xref: /rk3399_ARM-atf/plat/st/common/include/stm32mp_common.h (revision c8e1a2d9d27d4f7e3a919b7994e82f2a886f3e6a)
1c9d75b3cSYann Gautier /*
2*08252f9dSPatrick Delaunay  * Copyright (C) 2018-2025, STMicroelectronics - All Rights Reserved
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #ifndef STM32MP_COMMON_H
8c9d75b3cSYann Gautier #define STM32MP_COMMON_H
9c9d75b3cSYann Gautier 
103f9c9784SYann Gautier #include <stdbool.h>
113f9c9784SYann Gautier 
121e919529SYann Gautier #include <platform_def.h>
131e919529SYann Gautier 
143d201787SYann Gautier #define JEDEC_ST_BKID U(0x0)
153d201787SYann Gautier #define JEDEC_ST_MFID U(0x20)
163d201787SYann Gautier 
179cd784dbSYann Gautier #define STM32MP_CHIP_SEC_CLOSED		U(0x34D9CCC5)
189cd784dbSYann Gautier #define STM32MP_CHIP_SEC_OPEN		U(0xA764D182)
199cd784dbSYann Gautier 
20b4939befSYann Gautier /* FWU configuration (max supported value is 15) */
21b4939befSYann Gautier #define FWU_MAX_TRIAL_REBOOT		U(3)
22b4939befSYann Gautier 
239883833cSYann Gautier /* Define maximum page size for NAND devices */
249883833cSYann Gautier #define PLATFORM_MTD_MAX_PAGE_SIZE	U(0x1000)
259883833cSYann Gautier 
269883833cSYann Gautier /* Needed by STM32CubeProgrammer support */
279883833cSYann Gautier #define DWL_BUFFER_SIZE			U(0x01000000)
289883833cSYann Gautier 
29c9d75b3cSYann Gautier /* Functions to save and get boot context address given by ROM code */
303f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address);
313f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void);
327e87ba25SYann Gautier uint16_t stm32mp_get_boot_itf_selected(void);
33c9d75b3cSYann Gautier 
34b2182cdeSYann Gautier bool stm32mp_is_single_core(void);
3549abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void);
369cd784dbSYann Gautier uint32_t stm32mp_check_closed_device(void);
37b2182cdeSYann Gautier 
387ae58c6bSYann Gautier /* Return the base address of the DDR controller */
397ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void);
407ae58c6bSYann Gautier 
417ae58c6bSYann Gautier /* Return the base address of the DDR PHY */
427ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void);
437ae58c6bSYann Gautier 
447ae58c6bSYann Gautier /* Return the base address of the PWR peripheral */
457ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void);
467ae58c6bSYann Gautier 
477ae58c6bSYann Gautier /* Return the base address of the RCC peripheral */
487ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void);
497ae58c6bSYann Gautier 
50c27d8c00SYann Gautier void stm32mp_gic_pcpu_init(void);
51c27d8c00SYann Gautier void stm32mp_gic_init(void);
52c27d8c00SYann Gautier 
53e463d3f4SYann Gautier /* Check MMU status to allow spinlock use */
54e463d3f4SYann Gautier bool stm32mp_lock_available(void);
55e463d3f4SYann Gautier 
56ae3ce8b2SLionel Debieve int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx,
57ae3ce8b2SLionel Debieve 			uint32_t *otp_len);
58ae3ce8b2SLionel Debieve int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val);
59ae3ce8b2SLionel Debieve int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val);
60*08252f9dSPatrick Delaunay /* update UID_WORD_NB array */
61*08252f9dSPatrick Delaunay int stm32_get_uid_otp(uint32_t uid[]);
62ae3ce8b2SLionel Debieve 
6373680c23SYann Gautier /* Get IWDG platform instance ID from peripheral IO memory base address */
6473680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base);
6573680c23SYann Gautier 
6673680c23SYann Gautier /* Return bitflag mask for expected IWDG configuration from OTP content */
6773680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
6873680c23SYann Gautier 
6973680c23SYann Gautier #if defined(IMAGE_BL2)
7073680c23SYann Gautier /* Update OTP shadow registers with IWDG configuration from device tree */
7173680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
7273680c23SYann Gautier #endif
7373680c23SYann Gautier 
74acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
759083fa11SPatrick Delaunay /* Get the UART address from its instance number */
769083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb);
779083fa11SPatrick Delaunay #endif
789083fa11SPatrick Delaunay 
7953612f72SYann Gautier /* Setup the UART console */
8053612f72SYann Gautier int stm32mp_uart_console_setup(void);
8153612f72SYann Gautier 
8287cd847cSYann Gautier bool stm32mp_is_wakeup_from_standby(void);
8387cd847cSYann Gautier 
84c9d75b3cSYann Gautier /*
85c9d75b3cSYann Gautier  * Platform util functions for the GPIO driver
86c9d75b3cSYann Gautier  * @bank: Target GPIO bank ID as per DT bindings
87c9d75b3cSYann Gautier  *
88c9d75b3cSYann Gautier  * Platform shall implement these functions to provide to stm32_gpio
89c9d75b3cSYann Gautier  * driver the resource reference for a target GPIO bank. That are
90c9d75b3cSYann Gautier  * memory mapped interface base address, interface offset (see below)
91c9d75b3cSYann Gautier  * and clock identifier.
92c9d75b3cSYann Gautier  *
93c9d75b3cSYann Gautier  * stm32_get_gpio_bank_offset() returns a bank offset that is used to
94c9d75b3cSYann Gautier  * check DT configuration matches platform implementation of the banks
95c9d75b3cSYann Gautier  * description.
96c9d75b3cSYann Gautier  */
97c9d75b3cSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
98c9d75b3cSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
99c9d75b3cSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
100737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank);
101c9d75b3cSYann Gautier 
102ccc199edSEtienne Carriere /* Return node offset for target GPIO bank ID @bank or a FDT error code */
103ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
104ccc199edSEtienne Carriere 
10592661e01SYann Gautier /* Get the chip revision */
10692661e01SYann Gautier uint32_t stm32mp_get_chip_version(void);
10792661e01SYann Gautier /* Get the chip device ID */
10892661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void);
10992661e01SYann Gautier 
11092661e01SYann Gautier /* Get SOC name */
11192661e01SYann Gautier #define STM32_SOC_NAME_SIZE 20
11292661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
11392661e01SYann Gautier 
114dec286ddSYann Gautier /* Print CPU information */
115dec286ddSYann Gautier void stm32mp_print_cpuinfo(void);
116dec286ddSYann Gautier 
11710e7a9e9SYann Gautier /* Print board information */
11810e7a9e9SYann Gautier void stm32mp_print_boardinfo(void);
11910e7a9e9SYann Gautier 
120c9d75b3cSYann Gautier /* Initialise the IO layer and register platform IO devices */
1213f9c9784SYann Gautier void stm32mp_io_setup(void);
122c9d75b3cSYann Gautier 
12384686ba3SYann Gautier /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
12484686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void);
12584686ba3SYann Gautier int stm32mp_unmap_ddr(void);
12684686ba3SYann Gautier 
12752f530d3SMaxime Méré /* Functions to map RETRAM, and unmap it */
12852f530d3SMaxime Méré int stm32mp_map_retram(void);
12952f530d3SMaxime Méré int stm32mp_unmap_retram(void);
13052f530d3SMaxime Méré 
131d8da13e5SYann Gautier /* Function to save boot info */
132d8da13e5SYann Gautier void stm32_save_boot_info(boot_api_context_t *boot_context);
133d8da13e5SYann Gautier /* Function to get boot peripheral info */
134a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance);
135d8da13e5SYann Gautier /* Function to get BOOT_MODE backup register address */
136d8da13e5SYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void);
137ab2b325cSIgor Opaniuk 
138992dba08SYann Gautier /* Display board information from the value found in OTP fuse */
139992dba08SYann Gautier void stm32_display_board_info(uint32_t board_id);
140992dba08SYann Gautier 
141981b9dcbSYann Gautier #if PSA_FWU_SUPPORT
142b91c7f5eSYann Gautier uintptr_t stm32_get_bkpr_fwu_info_addr(void);
143b91c7f5eSYann Gautier void stm32_fwu_set_boot_idx(void);
144f87de907SNicolas Toromanoff uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void);
145f87de907SNicolas Toromanoff void stm32_set_max_fwu_trial_boot_cnt(void);
1466e99fee4SSughosh Ganu void stm32_clear_fwu_trial_boot_cnt(void);
147981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */
148ba02add9SSughosh Ganu 
149c9d75b3cSYann Gautier #endif /* STM32MP_COMMON_H */
150