1c9d75b3cSYann Gautier /* 2c9d75b3cSYann Gautier * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 7c9d75b3cSYann Gautier #include <assert.h> 8c9d75b3cSYann Gautier #include <string.h> 9c9d75b3cSYann Gautier 10c9d75b3cSYann Gautier #include <platform_def.h> 11c9d75b3cSYann Gautier 12c9d75b3cSYann Gautier #include <arch_helpers.h> 13c9d75b3cSYann Gautier #include <common/debug.h> 14c9d75b3cSYann Gautier #include <drivers/io/io_block.h> 15c9d75b3cSYann Gautier #include <drivers/io/io_driver.h> 16c9d75b3cSYann Gautier #include <drivers/io/io_dummy.h> 17*12e21dfdSLionel Debieve #include <drivers/io/io_mtd.h> 18c9d75b3cSYann Gautier #include <drivers/io/io_storage.h> 19c9d75b3cSYann Gautier #include <drivers/mmc.h> 20c9d75b3cSYann Gautier #include <drivers/partition/partition.h> 21*12e21dfdSLionel Debieve #include <drivers/raw_nand.h> 22c9d75b3cSYann Gautier #include <drivers/st/io_mmc.h> 23c9d75b3cSYann Gautier #include <drivers/st/io_stm32image.h> 24*12e21dfdSLionel Debieve #include <drivers/st/stm32_fmc2_nand.h> 25c9d75b3cSYann Gautier #include <drivers/st/stm32_sdmmc2.h> 26c9d75b3cSYann Gautier #include <lib/mmio.h> 27c9d75b3cSYann Gautier #include <lib/utils.h> 28c9d75b3cSYann Gautier #include <plat/common/platform.h> 29c9d75b3cSYann Gautier 30c9d75b3cSYann Gautier /* IO devices */ 31c9d75b3cSYann Gautier static const io_dev_connector_t *dummy_dev_con; 32c9d75b3cSYann Gautier static uintptr_t dummy_dev_handle; 33c9d75b3cSYann Gautier static uintptr_t dummy_dev_spec; 34c9d75b3cSYann Gautier 35c9d75b3cSYann Gautier static uintptr_t image_dev_handle; 3646554b64SNicolas Le Bayon static uintptr_t storage_dev_handle; 37c9d75b3cSYann Gautier 3846554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC 39c9d75b3cSYann Gautier static io_block_spec_t gpt_block_spec = { 40c9d75b3cSYann Gautier .offset = 0, 41c9d75b3cSYann Gautier .length = 34 * MMC_BLOCK_SIZE, /* Size of GPT table */ 42c9d75b3cSYann Gautier }; 43c9d75b3cSYann Gautier 44c9d75b3cSYann Gautier static uint32_t block_buffer[MMC_BLOCK_SIZE] __aligned(MMC_BLOCK_SIZE); 45c9d75b3cSYann Gautier 46c9d75b3cSYann Gautier static const io_block_dev_spec_t mmc_block_dev_spec = { 47c9d75b3cSYann Gautier /* It's used as temp buffer in block driver */ 48c9d75b3cSYann Gautier .buffer = { 49c9d75b3cSYann Gautier .offset = (size_t)&block_buffer, 50c9d75b3cSYann Gautier .length = MMC_BLOCK_SIZE, 51c9d75b3cSYann Gautier }, 52c9d75b3cSYann Gautier .ops = { 53c9d75b3cSYann Gautier .read = mmc_read_blocks, 54c9d75b3cSYann Gautier .write = NULL, 55c9d75b3cSYann Gautier }, 56c9d75b3cSYann Gautier .block_size = MMC_BLOCK_SIZE, 57c9d75b3cSYann Gautier }; 58c9d75b3cSYann Gautier 59c9d75b3cSYann Gautier static const io_dev_connector_t *mmc_dev_con; 6046554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 61c9d75b3cSYann Gautier 62*12e21dfdSLionel Debieve #if STM32MP_RAW_NAND 63*12e21dfdSLionel Debieve static io_mtd_dev_spec_t nand_dev_spec = { 64*12e21dfdSLionel Debieve .ops = { 65*12e21dfdSLionel Debieve .init = nand_raw_init, 66*12e21dfdSLionel Debieve .read = nand_read, 67*12e21dfdSLionel Debieve }, 68*12e21dfdSLionel Debieve }; 69*12e21dfdSLionel Debieve 70*12e21dfdSLionel Debieve static const io_dev_connector_t *nand_dev_con; 71*12e21dfdSLionel Debieve #endif 72*12e21dfdSLionel Debieve 731989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 741989a19cSYann Gautier static const struct stm32image_part_info optee_header_partition_spec = { 751989a19cSYann Gautier .name = OPTEE_HEADER_IMAGE_NAME, 761989a19cSYann Gautier .binary_type = OPTEE_HEADER_BINARY_TYPE, 771989a19cSYann Gautier }; 781989a19cSYann Gautier 791989a19cSYann Gautier static const struct stm32image_part_info optee_pager_partition_spec = { 801989a19cSYann Gautier .name = OPTEE_PAGER_IMAGE_NAME, 811989a19cSYann Gautier .binary_type = OPTEE_PAGER_BINARY_TYPE, 821989a19cSYann Gautier }; 831989a19cSYann Gautier 841989a19cSYann Gautier static const struct stm32image_part_info optee_paged_partition_spec = { 851989a19cSYann Gautier .name = OPTEE_PAGED_IMAGE_NAME, 861989a19cSYann Gautier .binary_type = OPTEE_PAGED_BINARY_TYPE, 871989a19cSYann Gautier }; 881989a19cSYann Gautier #else 89c9d75b3cSYann Gautier static const io_block_spec_t bl32_block_spec = { 90c9d75b3cSYann Gautier .offset = BL32_BASE, 913f9c9784SYann Gautier .length = STM32MP_BL32_SIZE 92c9d75b3cSYann Gautier }; 931989a19cSYann Gautier #endif 94c9d75b3cSYann Gautier 95c9d75b3cSYann Gautier static const io_block_spec_t bl2_block_spec = { 96c9d75b3cSYann Gautier .offset = BL2_BASE, 973f9c9784SYann Gautier .length = STM32MP_BL2_SIZE, 98c9d75b3cSYann Gautier }; 99c9d75b3cSYann Gautier 100c9d75b3cSYann Gautier static const struct stm32image_part_info bl33_partition_spec = { 101c9d75b3cSYann Gautier .name = BL33_IMAGE_NAME, 102c9d75b3cSYann Gautier .binary_type = BL33_BINARY_TYPE, 103c9d75b3cSYann Gautier }; 104c9d75b3cSYann Gautier 105c9d75b3cSYann Gautier enum { 106c9d75b3cSYann Gautier IMG_IDX_BL33, 1071989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1081989a19cSYann Gautier IMG_IDX_OPTEE_HEADER, 1091989a19cSYann Gautier IMG_IDX_OPTEE_PAGER, 1101989a19cSYann Gautier IMG_IDX_OPTEE_PAGED, 1111989a19cSYann Gautier #endif 112c9d75b3cSYann Gautier IMG_IDX_NUM 113c9d75b3cSYann Gautier }; 114c9d75b3cSYann Gautier 11546554b64SNicolas Le Bayon static struct stm32image_device_info stm32image_dev_info_spec __unused = { 116c9d75b3cSYann Gautier .lba_size = MMC_BLOCK_SIZE, 117c9d75b3cSYann Gautier .part_info[IMG_IDX_BL33] = { 118c9d75b3cSYann Gautier .name = BL33_IMAGE_NAME, 119c9d75b3cSYann Gautier .binary_type = BL33_BINARY_TYPE, 120c9d75b3cSYann Gautier }, 1211989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1221989a19cSYann Gautier .part_info[IMG_IDX_OPTEE_HEADER] = { 1231989a19cSYann Gautier .name = OPTEE_HEADER_IMAGE_NAME, 1241989a19cSYann Gautier .binary_type = OPTEE_HEADER_BINARY_TYPE, 1251989a19cSYann Gautier }, 1261989a19cSYann Gautier .part_info[IMG_IDX_OPTEE_PAGER] = { 1271989a19cSYann Gautier .name = OPTEE_PAGER_IMAGE_NAME, 1281989a19cSYann Gautier .binary_type = OPTEE_PAGER_BINARY_TYPE, 1291989a19cSYann Gautier }, 1301989a19cSYann Gautier .part_info[IMG_IDX_OPTEE_PAGED] = { 1311989a19cSYann Gautier .name = OPTEE_PAGED_IMAGE_NAME, 1321989a19cSYann Gautier .binary_type = OPTEE_PAGED_BINARY_TYPE, 1331989a19cSYann Gautier }, 1341989a19cSYann Gautier #endif 135c9d75b3cSYann Gautier }; 136c9d75b3cSYann Gautier 137c9d75b3cSYann Gautier static io_block_spec_t stm32image_block_spec = { 138c9d75b3cSYann Gautier .offset = 0, 139c9d75b3cSYann Gautier .length = 0, 140c9d75b3cSYann Gautier }; 141c9d75b3cSYann Gautier 14246554b64SNicolas Le Bayon static const io_dev_connector_t *stm32image_dev_con __unused; 143c9d75b3cSYann Gautier 144c9d75b3cSYann Gautier static int open_dummy(const uintptr_t spec); 145c9d75b3cSYann Gautier static int open_image(const uintptr_t spec); 146c9d75b3cSYann Gautier static int open_storage(const uintptr_t spec); 147c9d75b3cSYann Gautier 148c9d75b3cSYann Gautier struct plat_io_policy { 149c9d75b3cSYann Gautier uintptr_t *dev_handle; 150c9d75b3cSYann Gautier uintptr_t image_spec; 151c9d75b3cSYann Gautier int (*check)(const uintptr_t spec); 152c9d75b3cSYann Gautier }; 153c9d75b3cSYann Gautier 154c9d75b3cSYann Gautier static const struct plat_io_policy policies[] = { 155c9d75b3cSYann Gautier [BL2_IMAGE_ID] = { 156c9d75b3cSYann Gautier .dev_handle = &dummy_dev_handle, 157c9d75b3cSYann Gautier .image_spec = (uintptr_t)&bl2_block_spec, 158c9d75b3cSYann Gautier .check = open_dummy 159c9d75b3cSYann Gautier }, 1601989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1611989a19cSYann Gautier [BL32_IMAGE_ID] = { 1621989a19cSYann Gautier .dev_handle = &image_dev_handle, 1631989a19cSYann Gautier .image_spec = (uintptr_t)&optee_header_partition_spec, 1641989a19cSYann Gautier .check = open_image 1651989a19cSYann Gautier }, 1661989a19cSYann Gautier [BL32_EXTRA1_IMAGE_ID] = { 1671989a19cSYann Gautier .dev_handle = &image_dev_handle, 1681989a19cSYann Gautier .image_spec = (uintptr_t)&optee_pager_partition_spec, 1691989a19cSYann Gautier .check = open_image 1701989a19cSYann Gautier }, 1711989a19cSYann Gautier [BL32_EXTRA2_IMAGE_ID] = { 1721989a19cSYann Gautier .dev_handle = &image_dev_handle, 1731989a19cSYann Gautier .image_spec = (uintptr_t)&optee_paged_partition_spec, 1741989a19cSYann Gautier .check = open_image 1751989a19cSYann Gautier }, 1761989a19cSYann Gautier #else 177c9d75b3cSYann Gautier [BL32_IMAGE_ID] = { 178c9d75b3cSYann Gautier .dev_handle = &dummy_dev_handle, 179c9d75b3cSYann Gautier .image_spec = (uintptr_t)&bl32_block_spec, 180c9d75b3cSYann Gautier .check = open_dummy 181c9d75b3cSYann Gautier }, 1821989a19cSYann Gautier #endif 183c9d75b3cSYann Gautier [BL33_IMAGE_ID] = { 184c9d75b3cSYann Gautier .dev_handle = &image_dev_handle, 185c9d75b3cSYann Gautier .image_spec = (uintptr_t)&bl33_partition_spec, 186c9d75b3cSYann Gautier .check = open_image 187c9d75b3cSYann Gautier }, 18846554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC 189c9d75b3cSYann Gautier [GPT_IMAGE_ID] = { 190c9d75b3cSYann Gautier .dev_handle = &storage_dev_handle, 191c9d75b3cSYann Gautier .image_spec = (uintptr_t)&gpt_block_spec, 192c9d75b3cSYann Gautier .check = open_storage 193c9d75b3cSYann Gautier }, 19446554b64SNicolas Le Bayon #endif 195c9d75b3cSYann Gautier [STM32_IMAGE_ID] = { 196c9d75b3cSYann Gautier .dev_handle = &storage_dev_handle, 197c9d75b3cSYann Gautier .image_spec = (uintptr_t)&stm32image_block_spec, 198c9d75b3cSYann Gautier .check = open_storage 199c9d75b3cSYann Gautier } 200c9d75b3cSYann Gautier }; 201c9d75b3cSYann Gautier 202c9d75b3cSYann Gautier static int open_dummy(const uintptr_t spec) 203c9d75b3cSYann Gautier { 204c9d75b3cSYann Gautier return io_dev_init(dummy_dev_handle, 0); 205c9d75b3cSYann Gautier } 206c9d75b3cSYann Gautier 207c9d75b3cSYann Gautier static int open_image(const uintptr_t spec) 208c9d75b3cSYann Gautier { 209c9d75b3cSYann Gautier return io_dev_init(image_dev_handle, 0); 210c9d75b3cSYann Gautier } 211c9d75b3cSYann Gautier 212c9d75b3cSYann Gautier static int open_storage(const uintptr_t spec) 213c9d75b3cSYann Gautier { 214c9d75b3cSYann Gautier return io_dev_init(storage_dev_handle, 0); 215c9d75b3cSYann Gautier } 216c9d75b3cSYann Gautier 217c9d75b3cSYann Gautier static void print_boot_device(boot_api_context_t *boot_context) 218c9d75b3cSYann Gautier { 219c9d75b3cSYann Gautier switch (boot_context->boot_interface_selected) { 220c9d75b3cSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 221c9d75b3cSYann Gautier INFO("Using SDMMC\n"); 222c9d75b3cSYann Gautier break; 223c9d75b3cSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 224c9d75b3cSYann Gautier INFO("Using EMMC\n"); 225c9d75b3cSYann Gautier break; 226*12e21dfdSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 227*12e21dfdSLionel Debieve INFO("Using FMC NAND\n"); 228*12e21dfdSLionel Debieve break; 229c9d75b3cSYann Gautier default: 230c9d75b3cSYann Gautier ERROR("Boot interface not found\n"); 231c9d75b3cSYann Gautier panic(); 232c9d75b3cSYann Gautier break; 233c9d75b3cSYann Gautier } 234c9d75b3cSYann Gautier 235c9d75b3cSYann Gautier if (boot_context->boot_interface_instance != 0U) { 236c9d75b3cSYann Gautier INFO(" Instance %d\n", boot_context->boot_interface_instance); 237c9d75b3cSYann Gautier } 238c9d75b3cSYann Gautier } 239c9d75b3cSYann Gautier 24046554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC 2410b1aa772SYann Gautier static void boot_mmc(enum mmc_device_type mmc_dev_type, 2420b1aa772SYann Gautier uint16_t boot_interface_instance) 243c9d75b3cSYann Gautier { 244c9d75b3cSYann Gautier int io_result __unused; 245c9d75b3cSYann Gautier uint8_t idx; 246c9d75b3cSYann Gautier struct stm32image_part_info *part; 247c9d75b3cSYann Gautier struct stm32_sdmmc2_params params; 248c9d75b3cSYann Gautier struct mmc_device_info device_info; 249c9d75b3cSYann Gautier const partition_entry_t *entry; 250c9d75b3cSYann Gautier 25142beea8dSYann Gautier zeromem(&device_info, sizeof(struct mmc_device_info)); 25242beea8dSYann Gautier zeromem(¶ms, sizeof(struct stm32_sdmmc2_params)); 253c9d75b3cSYann Gautier 2540b1aa772SYann Gautier device_info.mmc_dev_type = mmc_dev_type; 255c9d75b3cSYann Gautier 2560b1aa772SYann Gautier switch (boot_interface_instance) { 257c9d75b3cSYann Gautier case 1: 2583f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC1_BASE; 259c9d75b3cSYann Gautier break; 260c9d75b3cSYann Gautier case 2: 2613f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC2_BASE; 262c9d75b3cSYann Gautier break; 263c9d75b3cSYann Gautier case 3: 2643f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC3_BASE; 265c9d75b3cSYann Gautier break; 266c9d75b3cSYann Gautier default: 267c9d75b3cSYann Gautier WARN("SDMMC instance not found, using default\n"); 2680b1aa772SYann Gautier if (mmc_dev_type == MMC_IS_SD) { 2690b1aa772SYann Gautier params.reg_base = STM32MP_SDMMC1_BASE; 2700b1aa772SYann Gautier } else { 2710b1aa772SYann Gautier params.reg_base = STM32MP_SDMMC2_BASE; 2720b1aa772SYann Gautier } 273c9d75b3cSYann Gautier break; 274c9d75b3cSYann Gautier } 275c9d75b3cSYann Gautier 276c9d75b3cSYann Gautier params.device_info = &device_info; 277c9d75b3cSYann Gautier if (stm32_sdmmc2_mmc_init(¶ms) != 0) { 2780b1aa772SYann Gautier ERROR("SDMMC%u init failed\n", boot_interface_instance); 279c9d75b3cSYann Gautier panic(); 280c9d75b3cSYann Gautier } 281c9d75b3cSYann Gautier 282c9d75b3cSYann Gautier /* Open MMC as a block device to read GPT table */ 283c9d75b3cSYann Gautier io_result = register_io_dev_block(&mmc_dev_con); 284c9d75b3cSYann Gautier if (io_result != 0) { 285c9d75b3cSYann Gautier panic(); 286c9d75b3cSYann Gautier } 287c9d75b3cSYann Gautier 2880b1aa772SYann Gautier io_result = io_dev_open(mmc_dev_con, (uintptr_t)&mmc_block_dev_spec, 289c9d75b3cSYann Gautier &storage_dev_handle); 290c9d75b3cSYann Gautier assert(io_result == 0); 291c9d75b3cSYann Gautier 292c9d75b3cSYann Gautier partition_init(GPT_IMAGE_ID); 293c9d75b3cSYann Gautier 294c9d75b3cSYann Gautier io_result = io_dev_close(storage_dev_handle); 295c9d75b3cSYann Gautier assert(io_result == 0); 296c9d75b3cSYann Gautier 297c9d75b3cSYann Gautier stm32image_dev_info_spec.device_size = 298c9d75b3cSYann Gautier stm32_sdmmc2_mmc_get_device_size(); 299c9d75b3cSYann Gautier 300c9d75b3cSYann Gautier for (idx = 0U; idx < IMG_IDX_NUM; idx++) { 301c9d75b3cSYann Gautier part = &stm32image_dev_info_spec.part_info[idx]; 302c9d75b3cSYann Gautier entry = get_partition_entry(part->name); 303c9d75b3cSYann Gautier if (entry == NULL) { 3040b1aa772SYann Gautier ERROR("Partition %s not found\n", part->name); 305c9d75b3cSYann Gautier panic(); 306c9d75b3cSYann Gautier } 307c9d75b3cSYann Gautier 308c9d75b3cSYann Gautier part->part_offset = entry->start; 309c9d75b3cSYann Gautier part->bkp_offset = 0U; 310c9d75b3cSYann Gautier } 311c9d75b3cSYann Gautier 312c9d75b3cSYann Gautier /* 313c9d75b3cSYann Gautier * Re-open MMC with io_mmc, for better perfs compared to 314c9d75b3cSYann Gautier * io_block. 315c9d75b3cSYann Gautier */ 316c9d75b3cSYann Gautier io_result = register_io_dev_mmc(&mmc_dev_con); 317c9d75b3cSYann Gautier assert(io_result == 0); 318c9d75b3cSYann Gautier 319c9d75b3cSYann Gautier io_result = io_dev_open(mmc_dev_con, 0, &storage_dev_handle); 320c9d75b3cSYann Gautier assert(io_result == 0); 321c9d75b3cSYann Gautier 322c9d75b3cSYann Gautier io_result = register_io_dev_stm32image(&stm32image_dev_con); 323c9d75b3cSYann Gautier assert(io_result == 0); 324c9d75b3cSYann Gautier 325c9d75b3cSYann Gautier io_result = io_dev_open(stm32image_dev_con, 326c9d75b3cSYann Gautier (uintptr_t)&stm32image_dev_info_spec, 327c9d75b3cSYann Gautier &image_dev_handle); 328c9d75b3cSYann Gautier assert(io_result == 0); 3290b1aa772SYann Gautier } 33046554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 3310b1aa772SYann Gautier 332*12e21dfdSLionel Debieve #if STM32MP_RAW_NAND 333*12e21dfdSLionel Debieve static void boot_fmc2_nand(boot_api_context_t *boot_context) 334*12e21dfdSLionel Debieve { 335*12e21dfdSLionel Debieve int io_result __unused; 336*12e21dfdSLionel Debieve uint8_t idx; 337*12e21dfdSLionel Debieve struct stm32image_part_info *part; 338*12e21dfdSLionel Debieve 339*12e21dfdSLionel Debieve io_result = stm32_fmc2_init(); 340*12e21dfdSLionel Debieve assert(io_result == 0); 341*12e21dfdSLionel Debieve 342*12e21dfdSLionel Debieve /* Register the IO device on this platform */ 343*12e21dfdSLionel Debieve io_result = register_io_dev_mtd(&nand_dev_con); 344*12e21dfdSLionel Debieve assert(io_result == 0); 345*12e21dfdSLionel Debieve 346*12e21dfdSLionel Debieve /* Open connections to device */ 347*12e21dfdSLionel Debieve io_result = io_dev_open(nand_dev_con, (uintptr_t)&nand_dev_spec, 348*12e21dfdSLionel Debieve &storage_dev_handle); 349*12e21dfdSLionel Debieve assert(io_result == 0); 350*12e21dfdSLionel Debieve 351*12e21dfdSLionel Debieve stm32image_dev_info_spec.device_size = nand_dev_spec.device_size; 352*12e21dfdSLionel Debieve 353*12e21dfdSLionel Debieve idx = IMG_IDX_BL33; 354*12e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 355*12e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_BL33_OFFSET; 356*12e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 357*12e21dfdSLionel Debieve 358*12e21dfdSLionel Debieve #ifdef AARCH32_SP_OPTEE 359*12e21dfdSLionel Debieve idx = IMG_IDX_OPTEE_HEADER; 360*12e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 361*12e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_TEEH_OFFSET; 362*12e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 363*12e21dfdSLionel Debieve 364*12e21dfdSLionel Debieve idx = IMG_IDX_OPTEE_PAGED; 365*12e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 366*12e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_TEED_OFFSET; 367*12e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 368*12e21dfdSLionel Debieve 369*12e21dfdSLionel Debieve idx = IMG_IDX_OPTEE_PAGER; 370*12e21dfdSLionel Debieve part = &stm32image_dev_info_spec.part_info[idx]; 371*12e21dfdSLionel Debieve part->part_offset = STM32MP_NAND_TEEX_OFFSET; 372*12e21dfdSLionel Debieve part->bkp_offset = nand_dev_spec.erase_size; 373*12e21dfdSLionel Debieve #endif 374*12e21dfdSLionel Debieve 375*12e21dfdSLionel Debieve io_result = register_io_dev_stm32image(&stm32image_dev_con); 376*12e21dfdSLionel Debieve assert(io_result == 0); 377*12e21dfdSLionel Debieve 378*12e21dfdSLionel Debieve io_result = io_dev_open(stm32image_dev_con, 379*12e21dfdSLionel Debieve (uintptr_t)&stm32image_dev_info_spec, 380*12e21dfdSLionel Debieve &image_dev_handle); 381*12e21dfdSLionel Debieve assert(io_result == 0); 382*12e21dfdSLionel Debieve } 383*12e21dfdSLionel Debieve #endif /* STM32MP_RAW_NAND */ 384*12e21dfdSLionel Debieve 3850b1aa772SYann Gautier void stm32mp_io_setup(void) 3860b1aa772SYann Gautier { 3870b1aa772SYann Gautier int io_result __unused; 3880b1aa772SYann Gautier boot_api_context_t *boot_context = 3890b1aa772SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 3900b1aa772SYann Gautier 3910b1aa772SYann Gautier print_boot_device(boot_context); 3920b1aa772SYann Gautier 3930b1aa772SYann Gautier if ((boot_context->boot_partition_used_toboot == 1U) || 3940b1aa772SYann Gautier (boot_context->boot_partition_used_toboot == 2U)) { 3950b1aa772SYann Gautier INFO("Boot used partition fsbl%d\n", 3960b1aa772SYann Gautier boot_context->boot_partition_used_toboot); 3970b1aa772SYann Gautier } 3980b1aa772SYann Gautier 3990b1aa772SYann Gautier io_result = register_io_dev_dummy(&dummy_dev_con); 4000b1aa772SYann Gautier assert(io_result == 0); 4010b1aa772SYann Gautier 4020b1aa772SYann Gautier io_result = io_dev_open(dummy_dev_con, dummy_dev_spec, 4030b1aa772SYann Gautier &dummy_dev_handle); 4040b1aa772SYann Gautier assert(io_result == 0); 4050b1aa772SYann Gautier 4060b1aa772SYann Gautier switch (boot_context->boot_interface_selected) { 40746554b64SNicolas Le Bayon #if STM32MP_SDMMC 4080b1aa772SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 4090b1aa772SYann Gautier dmbsy(); 4100b1aa772SYann Gautier boot_mmc(MMC_IS_SD, boot_context->boot_interface_instance); 4110b1aa772SYann Gautier break; 41246554b64SNicolas Le Bayon #endif 41346554b64SNicolas Le Bayon #if STM32MP_EMMC 4140b1aa772SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 4150b1aa772SYann Gautier dmbsy(); 4160b1aa772SYann Gautier boot_mmc(MMC_IS_EMMC, boot_context->boot_interface_instance); 417c9d75b3cSYann Gautier break; 41846554b64SNicolas Le Bayon #endif 419*12e21dfdSLionel Debieve #if STM32MP_RAW_NAND 420*12e21dfdSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 421*12e21dfdSLionel Debieve dmbsy(); 422*12e21dfdSLionel Debieve boot_fmc2_nand(boot_context); 423*12e21dfdSLionel Debieve break; 424*12e21dfdSLionel Debieve #endif 425c9d75b3cSYann Gautier 426c9d75b3cSYann Gautier default: 427c9d75b3cSYann Gautier ERROR("Boot interface %d not supported\n", 428c9d75b3cSYann Gautier boot_context->boot_interface_selected); 429c9d75b3cSYann Gautier break; 430c9d75b3cSYann Gautier } 431c9d75b3cSYann Gautier } 432c9d75b3cSYann Gautier 433c9d75b3cSYann Gautier /* 434c9d75b3cSYann Gautier * Return an IO device handle and specification which can be used to access 435c9d75b3cSYann Gautier * an image. Use this to enforce platform load policy. 436c9d75b3cSYann Gautier */ 437c9d75b3cSYann Gautier int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle, 438c9d75b3cSYann Gautier uintptr_t *image_spec) 439c9d75b3cSYann Gautier { 440c9d75b3cSYann Gautier int rc; 441c9d75b3cSYann Gautier const struct plat_io_policy *policy; 442c9d75b3cSYann Gautier 443c9d75b3cSYann Gautier assert(image_id < ARRAY_SIZE(policies)); 444c9d75b3cSYann Gautier 445c9d75b3cSYann Gautier policy = &policies[image_id]; 446c9d75b3cSYann Gautier rc = policy->check(policy->image_spec); 447c9d75b3cSYann Gautier if (rc == 0) { 448c9d75b3cSYann Gautier *image_spec = policy->image_spec; 449c9d75b3cSYann Gautier *dev_handle = *(policy->dev_handle); 450c9d75b3cSYann Gautier } 451c9d75b3cSYann Gautier 452c9d75b3cSYann Gautier return rc; 453c9d75b3cSYann Gautier } 454