1c9d75b3cSYann Gautier /*
2ef39709cSPatrick Delaunay * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier *
4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier */
6c9d75b3cSYann Gautier
7c9d75b3cSYann Gautier #include <assert.h>
8c9d75b3cSYann Gautier #include <string.h>
9c9d75b3cSYann Gautier
10c9d75b3cSYann Gautier #include <arch_helpers.h>
11c9d75b3cSYann Gautier #include <common/debug.h>
1218b415beSYann Gautier #include <common/desc_image_load.h>
138dd75531SSughosh Ganu #include <drivers/fwu/fwu.h>
148dd75531SSughosh Ganu #include <drivers/fwu/fwu_metadata.h>
15c9d75b3cSYann Gautier #include <drivers/io/io_block.h>
16c9d75b3cSYann Gautier #include <drivers/io/io_driver.h>
17cd791164SLionel Debieve #include <drivers/io/io_encrypted.h>
181d204ee4SYann Gautier #include <drivers/io/io_fip.h>
19fa92fef0SPatrick Delaunay #include <drivers/io/io_memmap.h>
2012e21dfdSLionel Debieve #include <drivers/io/io_mtd.h>
21c9d75b3cSYann Gautier #include <drivers/io/io_storage.h>
22c9d75b3cSYann Gautier #include <drivers/mmc.h>
238dd75531SSughosh Ganu #include <drivers/partition/efi.h>
24c9d75b3cSYann Gautier #include <drivers/partition/partition.h>
2512e21dfdSLionel Debieve #include <drivers/raw_nand.h>
2657044228SLionel Debieve #include <drivers/spi_nand.h>
27b1b218fbSLionel Debieve #include <drivers/spi_nor.h>
2812e21dfdSLionel Debieve #include <drivers/st/stm32_fmc2_nand.h>
2957044228SLionel Debieve #include <drivers/st/stm32_qspi.h>
30c9d75b3cSYann Gautier #include <drivers/st/stm32_sdmmc2.h>
31fa92fef0SPatrick Delaunay #include <drivers/usb_device.h>
32d5a84eeaSYann Gautier #include <lib/fconf/fconf.h>
33c9d75b3cSYann Gautier #include <lib/mmio.h>
34c9d75b3cSYann Gautier #include <lib/utils.h>
35c9d75b3cSYann Gautier #include <plat/common/platform.h>
361d204ee4SYann Gautier #include <tools_share/firmware_image_package.h>
371d204ee4SYann Gautier #include <platform_def.h>
38fa92fef0SPatrick Delaunay #include <stm32cubeprogrammer.h>
391dab28f9SLionel Debieve #include <stm32mp_efi.h>
40d5a84eeaSYann Gautier #include <stm32mp_fconf_getter.h>
41b1391b29SYann Gautier #include <stm32mp_io_storage.h>
42fa92fef0SPatrick Delaunay #include <usb_dfu.h>
43c9d75b3cSYann Gautier
44c9d75b3cSYann Gautier /* IO devices */
451d204ee4SYann Gautier uintptr_t fip_dev_handle;
461d204ee4SYann Gautier uintptr_t storage_dev_handle;
47c9d75b3cSYann Gautier
481d204ee4SYann Gautier static const io_dev_connector_t *fip_dev_con;
49ae81d48dSYann Gautier static uint32_t nand_block_sz __maybe_unused;
50c9d75b3cSYann Gautier
51cd791164SLionel Debieve #ifndef DECRYPTION_SUPPORT_none
52cd791164SLionel Debieve static const io_dev_connector_t *enc_dev_con;
53cd791164SLionel Debieve uintptr_t enc_dev_handle;
54cd791164SLionel Debieve #endif
55cd791164SLionel Debieve
5646554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC
57cddf1bd7SYann Gautier static struct mmc_device_info mmc_info;
58c9d75b3cSYann Gautier
59a2500ab7SYann Gautier static uint8_t block_buffer[MMC_BLOCK_SIZE] __aligned(MMC_BLOCK_SIZE);
60c9d75b3cSYann Gautier
6118b415beSYann Gautier static io_block_dev_spec_t mmc_block_dev_spec = {
62c9d75b3cSYann Gautier /* It's used as temp buffer in block driver */
63c9d75b3cSYann Gautier .buffer = {
64c9d75b3cSYann Gautier .offset = (size_t)&block_buffer,
65c9d75b3cSYann Gautier .length = MMC_BLOCK_SIZE,
66c9d75b3cSYann Gautier },
67c9d75b3cSYann Gautier .ops = {
68c9d75b3cSYann Gautier .read = mmc_read_blocks,
69c9d75b3cSYann Gautier .write = NULL,
70c9d75b3cSYann Gautier },
71c9d75b3cSYann Gautier .block_size = MMC_BLOCK_SIZE,
72c9d75b3cSYann Gautier };
73c9d75b3cSYann Gautier
74c9d75b3cSYann Gautier static const io_dev_connector_t *mmc_dev_con;
7546554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */
76c9d75b3cSYann Gautier
77b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
78b1b218fbSLionel Debieve static io_mtd_dev_spec_t spi_nor_dev_spec = {
79b1b218fbSLionel Debieve .ops = {
80b1b218fbSLionel Debieve .init = spi_nor_init,
81b1b218fbSLionel Debieve .read = spi_nor_read,
82b1b218fbSLionel Debieve },
83b1b218fbSLionel Debieve };
84b1b218fbSLionel Debieve #endif
85b1b218fbSLionel Debieve
8612e21dfdSLionel Debieve #if STM32MP_RAW_NAND
8712e21dfdSLionel Debieve static io_mtd_dev_spec_t nand_dev_spec = {
8812e21dfdSLionel Debieve .ops = {
8912e21dfdSLionel Debieve .init = nand_raw_init,
9012e21dfdSLionel Debieve .read = nand_read,
911d204ee4SYann Gautier .seek = nand_seek_bb
9212e21dfdSLionel Debieve },
9312e21dfdSLionel Debieve };
9412e21dfdSLionel Debieve
9512e21dfdSLionel Debieve static const io_dev_connector_t *nand_dev_con;
9612e21dfdSLionel Debieve #endif
9712e21dfdSLionel Debieve
9857044228SLionel Debieve #if STM32MP_SPI_NAND
9957044228SLionel Debieve static io_mtd_dev_spec_t spi_nand_dev_spec = {
10057044228SLionel Debieve .ops = {
10157044228SLionel Debieve .init = spi_nand_init,
10257044228SLionel Debieve .read = nand_read,
1031d204ee4SYann Gautier .seek = nand_seek_bb
10457044228SLionel Debieve },
10557044228SLionel Debieve };
106b1b218fbSLionel Debieve #endif
10757044228SLionel Debieve
108b1b218fbSLionel Debieve #if STM32MP_SPI_NAND || STM32MP_SPI_NOR
10957044228SLionel Debieve static const io_dev_connector_t *spi_dev_con;
11057044228SLionel Debieve #endif
11157044228SLionel Debieve
1129083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
113fa92fef0SPatrick Delaunay static const io_dev_connector_t *memmap_dev_con;
114fa92fef0SPatrick Delaunay #endif
115fa92fef0SPatrick Delaunay
116d5a84eeaSYann Gautier io_block_spec_t image_block_spec = {
1171d204ee4SYann Gautier .offset = 0U,
1181d204ee4SYann Gautier .length = 0U,
119c9d75b3cSYann Gautier };
120c9d75b3cSYann Gautier
open_fip(const uintptr_t spec)121d5a84eeaSYann Gautier int open_fip(const uintptr_t spec)
122c9d75b3cSYann Gautier {
1231d204ee4SYann Gautier return io_dev_init(fip_dev_handle, (uintptr_t)FIP_IMAGE_ID);
124c9d75b3cSYann Gautier }
125c9d75b3cSYann Gautier
126cd791164SLionel Debieve #ifndef DECRYPTION_SUPPORT_none
open_enc_fip(const uintptr_t spec)127cd791164SLionel Debieve int open_enc_fip(const uintptr_t spec)
128cd791164SLionel Debieve {
129cd791164SLionel Debieve int result;
130cd791164SLionel Debieve uintptr_t local_image_handle;
131cd791164SLionel Debieve
132cd791164SLionel Debieve result = io_dev_init(enc_dev_handle, (uintptr_t)ENC_IMAGE_ID);
133cd791164SLionel Debieve if (result != 0) {
134cd791164SLionel Debieve return result;
135cd791164SLionel Debieve }
136cd791164SLionel Debieve
137cd791164SLionel Debieve result = io_open(enc_dev_handle, spec, &local_image_handle);
138cd791164SLionel Debieve if (result != 0) {
139cd791164SLionel Debieve return result;
140cd791164SLionel Debieve }
141cd791164SLionel Debieve
142cd791164SLionel Debieve VERBOSE("Using encrypted FIP\n");
143cd791164SLionel Debieve io_close(local_image_handle);
144cd791164SLionel Debieve
145cd791164SLionel Debieve return 0;
146cd791164SLionel Debieve }
147cd791164SLionel Debieve #endif
148cd791164SLionel Debieve
open_storage(const uintptr_t spec)149d5a84eeaSYann Gautier int open_storage(const uintptr_t spec)
150c9d75b3cSYann Gautier {
151c9d75b3cSYann Gautier return io_dev_init(storage_dev_handle, 0);
152c9d75b3cSYann Gautier }
153c9d75b3cSYann Gautier
15495e4908eSAhmad Fatoum #if STM32MP_EMMC_BOOT
get_boot_part_fip_header(void)15595e4908eSAhmad Fatoum static uint32_t get_boot_part_fip_header(void)
15695e4908eSAhmad Fatoum {
15795e4908eSAhmad Fatoum io_block_spec_t emmc_boot_fip_block_spec = {
15895e4908eSAhmad Fatoum .offset = STM32MP_EMMC_BOOT_FIP_OFFSET,
15995e4908eSAhmad Fatoum .length = MMC_BLOCK_SIZE, /* We are interested only in first 4 bytes */
16095e4908eSAhmad Fatoum };
16195e4908eSAhmad Fatoum uint32_t magic = 0U;
16295e4908eSAhmad Fatoum int io_result;
16395e4908eSAhmad Fatoum size_t bytes_read;
16495e4908eSAhmad Fatoum uintptr_t fip_hdr_handle;
16595e4908eSAhmad Fatoum
16695e4908eSAhmad Fatoum io_result = io_open(storage_dev_handle, (uintptr_t)&emmc_boot_fip_block_spec,
16795e4908eSAhmad Fatoum &fip_hdr_handle);
16895e4908eSAhmad Fatoum assert(io_result == 0);
16995e4908eSAhmad Fatoum
17095e4908eSAhmad Fatoum io_result = io_read(fip_hdr_handle, (uintptr_t)&magic, sizeof(magic),
17195e4908eSAhmad Fatoum &bytes_read);
17295e4908eSAhmad Fatoum if ((io_result != 0) || (bytes_read != sizeof(magic))) {
17395e4908eSAhmad Fatoum panic();
17495e4908eSAhmad Fatoum }
17595e4908eSAhmad Fatoum
17695e4908eSAhmad Fatoum io_close(fip_hdr_handle);
17795e4908eSAhmad Fatoum
17895e4908eSAhmad Fatoum VERBOSE("%s: eMMC boot magic at offset 256K: %08x\n",
17995e4908eSAhmad Fatoum __func__, magic);
18095e4908eSAhmad Fatoum
18195e4908eSAhmad Fatoum return magic;
18295e4908eSAhmad Fatoum }
18395e4908eSAhmad Fatoum #endif
18495e4908eSAhmad Fatoum
print_boot_device(boot_api_context_t * boot_context)185c9d75b3cSYann Gautier static void print_boot_device(boot_api_context_t *boot_context)
186c9d75b3cSYann Gautier {
187c9d75b3cSYann Gautier switch (boot_context->boot_interface_selected) {
188c9d75b3cSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
189c9d75b3cSYann Gautier INFO("Using SDMMC\n");
190c9d75b3cSYann Gautier break;
191c9d75b3cSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
192c9d75b3cSYann Gautier INFO("Using EMMC\n");
193c9d75b3cSYann Gautier break;
194b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
195b0ce4024SYann Gautier INFO("Using SPI NOR\n");
196b1b218fbSLionel Debieve break;
19712e21dfdSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
19812e21dfdSLionel Debieve INFO("Using FMC NAND\n");
19912e21dfdSLionel Debieve break;
200b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
20157044228SLionel Debieve INFO("Using SPI NAND\n");
20257044228SLionel Debieve break;
2039083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
2049083fa11SPatrick Delaunay INFO("Using UART\n");
2059083fa11SPatrick Delaunay break;
206fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
207fa92fef0SPatrick Delaunay INFO("Using USB\n");
208fa92fef0SPatrick Delaunay break;
209c9d75b3cSYann Gautier default:
2101d204ee4SYann Gautier ERROR("Boot interface %u not found\n",
2111d204ee4SYann Gautier boot_context->boot_interface_selected);
212c9d75b3cSYann Gautier panic();
213c9d75b3cSYann Gautier break;
214c9d75b3cSYann Gautier }
215c9d75b3cSYann Gautier
216c9d75b3cSYann Gautier if (boot_context->boot_interface_instance != 0U) {
217c9d75b3cSYann Gautier INFO(" Instance %d\n", boot_context->boot_interface_instance);
218c9d75b3cSYann Gautier }
219c9d75b3cSYann Gautier }
220c9d75b3cSYann Gautier
22146554b64SNicolas Le Bayon #if STM32MP_SDMMC || STM32MP_EMMC
boot_mmc(enum mmc_device_type mmc_dev_type,uint16_t boot_interface_instance)2220b1aa772SYann Gautier static void boot_mmc(enum mmc_device_type mmc_dev_type,
2230b1aa772SYann Gautier uint16_t boot_interface_instance)
224c9d75b3cSYann Gautier {
225dfbadfd9SNicolas Toromanoff int io_result __maybe_unused;
226c9d75b3cSYann Gautier struct stm32_sdmmc2_params params;
227c9d75b3cSYann Gautier
22842beea8dSYann Gautier zeromem(¶ms, sizeof(struct stm32_sdmmc2_params));
229c9d75b3cSYann Gautier
230cddf1bd7SYann Gautier mmc_info.mmc_dev_type = mmc_dev_type;
231c9d75b3cSYann Gautier
2320b1aa772SYann Gautier switch (boot_interface_instance) {
233c9d75b3cSYann Gautier case 1:
2343f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC1_BASE;
235c9d75b3cSYann Gautier break;
236c9d75b3cSYann Gautier case 2:
2373f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC2_BASE;
238c9d75b3cSYann Gautier break;
239c9d75b3cSYann Gautier case 3:
2403f9c9784SYann Gautier params.reg_base = STM32MP_SDMMC3_BASE;
241c9d75b3cSYann Gautier break;
242c9d75b3cSYann Gautier default:
243c9d75b3cSYann Gautier WARN("SDMMC instance not found, using default\n");
2440b1aa772SYann Gautier if (mmc_dev_type == MMC_IS_SD) {
2450b1aa772SYann Gautier params.reg_base = STM32MP_SDMMC1_BASE;
2460b1aa772SYann Gautier } else {
2470b1aa772SYann Gautier params.reg_base = STM32MP_SDMMC2_BASE;
2480b1aa772SYann Gautier }
249c9d75b3cSYann Gautier break;
250c9d75b3cSYann Gautier }
251c9d75b3cSYann Gautier
25253d5b8ffSYann Gautier if (mmc_dev_type != MMC_IS_EMMC) {
25353d5b8ffSYann Gautier params.flags = MMC_FLAG_SD_CMD6;
25453d5b8ffSYann Gautier }
25553d5b8ffSYann Gautier
256cddf1bd7SYann Gautier params.device_info = &mmc_info;
257c9d75b3cSYann Gautier if (stm32_sdmmc2_mmc_init(¶ms) != 0) {
2580b1aa772SYann Gautier ERROR("SDMMC%u init failed\n", boot_interface_instance);
259c9d75b3cSYann Gautier panic();
260c9d75b3cSYann Gautier }
261c9d75b3cSYann Gautier
26295e4908eSAhmad Fatoum /* Open MMC as a block device to read FIP */
263c9d75b3cSYann Gautier io_result = register_io_dev_block(&mmc_dev_con);
264c9d75b3cSYann Gautier if (io_result != 0) {
265c9d75b3cSYann Gautier panic();
266c9d75b3cSYann Gautier }
267c9d75b3cSYann Gautier
2680b1aa772SYann Gautier io_result = io_dev_open(mmc_dev_con, (uintptr_t)&mmc_block_dev_spec,
269c9d75b3cSYann Gautier &storage_dev_handle);
270c9d75b3cSYann Gautier assert(io_result == 0);
27195e4908eSAhmad Fatoum
27295e4908eSAhmad Fatoum #if STM32MP_EMMC_BOOT
27395e4908eSAhmad Fatoum if (mmc_dev_type == MMC_IS_EMMC) {
27495e4908eSAhmad Fatoum io_result = mmc_part_switch_current_boot();
27595e4908eSAhmad Fatoum assert(io_result == 0);
27695e4908eSAhmad Fatoum
27795e4908eSAhmad Fatoum if (get_boot_part_fip_header() != TOC_HEADER_NAME) {
27895e4908eSAhmad Fatoum WARN("%s: Can't find FIP header on eMMC boot partition. Trying GPT\n",
27995e4908eSAhmad Fatoum __func__);
28095e4908eSAhmad Fatoum io_result = mmc_part_switch_user();
28195e4908eSAhmad Fatoum assert(io_result == 0);
28295e4908eSAhmad Fatoum return;
28395e4908eSAhmad Fatoum }
28495e4908eSAhmad Fatoum
28595e4908eSAhmad Fatoum VERBOSE("%s: FIP header found on eMMC boot partition\n",
28695e4908eSAhmad Fatoum __func__);
28795e4908eSAhmad Fatoum image_block_spec.offset = STM32MP_EMMC_BOOT_FIP_OFFSET;
288e7cb4a86SYann Gautier image_block_spec.length = mmc_boot_part_size() - STM32MP_EMMC_BOOT_FIP_OFFSET;
28995e4908eSAhmad Fatoum }
29095e4908eSAhmad Fatoum #endif
2910b1aa772SYann Gautier }
29246554b64SNicolas Le Bayon #endif /* STM32MP_SDMMC || STM32MP_EMMC */
2930b1aa772SYann Gautier
294b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
boot_spi_nor(boot_api_context_t * boot_context)295b1b218fbSLionel Debieve static void boot_spi_nor(boot_api_context_t *boot_context)
296b1b218fbSLionel Debieve {
297dfbadfd9SNicolas Toromanoff int io_result __maybe_unused;
298b1b218fbSLionel Debieve
299b1b218fbSLionel Debieve io_result = stm32_qspi_init();
300b1b218fbSLionel Debieve assert(io_result == 0);
301b1b218fbSLionel Debieve
302b1b218fbSLionel Debieve io_result = register_io_dev_mtd(&spi_dev_con);
303b1b218fbSLionel Debieve assert(io_result == 0);
304b1b218fbSLionel Debieve
305b1b218fbSLionel Debieve /* Open connections to device */
306b1b218fbSLionel Debieve io_result = io_dev_open(spi_dev_con,
307b1b218fbSLionel Debieve (uintptr_t)&spi_nor_dev_spec,
308b1b218fbSLionel Debieve &storage_dev_handle);
309b1b218fbSLionel Debieve assert(io_result == 0);
310b1b218fbSLionel Debieve }
311b1b218fbSLionel Debieve #endif /* STM32MP_SPI_NOR */
312b1b218fbSLionel Debieve
313ae81d48dSYann Gautier #if STM32MP_RAW_NAND || STM32MP_SPI_NAND
314ae81d48dSYann Gautier /*
315ae81d48dSYann Gautier * This function returns 0 if it can find an alternate
316ae81d48dSYann Gautier * image to be loaded or a negative errno otherwise.
317ae81d48dSYann Gautier */
try_nand_backup_partitions(unsigned int image_id)318ae81d48dSYann Gautier static int try_nand_backup_partitions(unsigned int image_id)
319ae81d48dSYann Gautier {
320ae81d48dSYann Gautier static unsigned int backup_id;
321ae81d48dSYann Gautier static unsigned int backup_block_nb;
322ae81d48dSYann Gautier
323ae81d48dSYann Gautier /* Check if NAND storage used */
324ae81d48dSYann Gautier if (nand_block_sz == 0U) {
325ae81d48dSYann Gautier return -ENODEV;
326ae81d48dSYann Gautier }
327ae81d48dSYann Gautier
328ae81d48dSYann Gautier if (backup_id != image_id) {
329ae81d48dSYann Gautier backup_block_nb = PLATFORM_MTD_MAX_PART_SIZE / nand_block_sz;
330ae81d48dSYann Gautier backup_id = image_id;
331ae81d48dSYann Gautier }
332ae81d48dSYann Gautier
333ae81d48dSYann Gautier if (backup_block_nb-- == 0U) {
334ae81d48dSYann Gautier return -ENOSPC;
335ae81d48dSYann Gautier }
336ae81d48dSYann Gautier
337795a559bSYann Gautier #if PSA_FWU_SUPPORT
338795a559bSYann Gautier if (((image_block_spec.offset < STM32MP_NAND_FIP_B_OFFSET) &&
339795a559bSYann Gautier ((image_block_spec.offset + nand_block_sz) >= STM32MP_NAND_FIP_B_OFFSET)) ||
340795a559bSYann Gautier (image_block_spec.offset + nand_block_sz >= STM32MP_NAND_FIP_B_MAX_OFFSET)) {
341795a559bSYann Gautier return 0;
342795a559bSYann Gautier }
343795a559bSYann Gautier #endif
344795a559bSYann Gautier
345ae81d48dSYann Gautier image_block_spec.offset += nand_block_sz;
346ae81d48dSYann Gautier
347ae81d48dSYann Gautier return 0;
348ae81d48dSYann Gautier }
349ae81d48dSYann Gautier
350ae81d48dSYann Gautier static const struct plat_try_images_ops try_img_ops = {
351ae81d48dSYann Gautier .next_instance = try_nand_backup_partitions,
352ae81d48dSYann Gautier };
353ae81d48dSYann Gautier #endif /* STM32MP_RAW_NAND || STM32MP_SPI_NAND */
354ae81d48dSYann Gautier
35512e21dfdSLionel Debieve #if STM32MP_RAW_NAND
boot_fmc2_nand(boot_api_context_t * boot_context)35612e21dfdSLionel Debieve static void boot_fmc2_nand(boot_api_context_t *boot_context)
35712e21dfdSLionel Debieve {
358dfbadfd9SNicolas Toromanoff int io_result __maybe_unused;
35912e21dfdSLionel Debieve
360ae81d48dSYann Gautier plat_setup_try_img_ops(&try_img_ops);
361ae81d48dSYann Gautier
36212e21dfdSLionel Debieve io_result = stm32_fmc2_init();
36312e21dfdSLionel Debieve assert(io_result == 0);
36412e21dfdSLionel Debieve
36512e21dfdSLionel Debieve /* Register the IO device on this platform */
36612e21dfdSLionel Debieve io_result = register_io_dev_mtd(&nand_dev_con);
36712e21dfdSLionel Debieve assert(io_result == 0);
36812e21dfdSLionel Debieve
36912e21dfdSLionel Debieve /* Open connections to device */
37012e21dfdSLionel Debieve io_result = io_dev_open(nand_dev_con, (uintptr_t)&nand_dev_spec,
37112e21dfdSLionel Debieve &storage_dev_handle);
37212e21dfdSLionel Debieve assert(io_result == 0);
373ae81d48dSYann Gautier
374ae81d48dSYann Gautier nand_block_sz = nand_dev_spec.erase_size;
37512e21dfdSLionel Debieve }
37612e21dfdSLionel Debieve #endif /* STM32MP_RAW_NAND */
37712e21dfdSLionel Debieve
37857044228SLionel Debieve #if STM32MP_SPI_NAND
boot_spi_nand(boot_api_context_t * boot_context)37957044228SLionel Debieve static void boot_spi_nand(boot_api_context_t *boot_context)
38057044228SLionel Debieve {
381dfbadfd9SNicolas Toromanoff int io_result __maybe_unused;
38257044228SLionel Debieve
383ae81d48dSYann Gautier plat_setup_try_img_ops(&try_img_ops);
384ae81d48dSYann Gautier
38557044228SLionel Debieve io_result = stm32_qspi_init();
38657044228SLionel Debieve assert(io_result == 0);
38757044228SLionel Debieve
38857044228SLionel Debieve io_result = register_io_dev_mtd(&spi_dev_con);
38957044228SLionel Debieve assert(io_result == 0);
39057044228SLionel Debieve
39157044228SLionel Debieve /* Open connections to device */
39257044228SLionel Debieve io_result = io_dev_open(spi_dev_con,
39357044228SLionel Debieve (uintptr_t)&spi_nand_dev_spec,
39457044228SLionel Debieve &storage_dev_handle);
39557044228SLionel Debieve assert(io_result == 0);
396ae81d48dSYann Gautier
397ae81d48dSYann Gautier nand_block_sz = spi_nand_dev_spec.erase_size;
39857044228SLionel Debieve }
39957044228SLionel Debieve #endif /* STM32MP_SPI_NAND */
40057044228SLionel Debieve
4019083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
mmap_io_setup(void)402fa92fef0SPatrick Delaunay static void mmap_io_setup(void)
403fa92fef0SPatrick Delaunay {
404dfbadfd9SNicolas Toromanoff int io_result __maybe_unused;
405fa92fef0SPatrick Delaunay
406fa92fef0SPatrick Delaunay io_result = register_io_dev_memmap(&memmap_dev_con);
407fa92fef0SPatrick Delaunay assert(io_result == 0);
408fa92fef0SPatrick Delaunay
409fa92fef0SPatrick Delaunay io_result = io_dev_open(memmap_dev_con, (uintptr_t)NULL,
410fa92fef0SPatrick Delaunay &storage_dev_handle);
411fa92fef0SPatrick Delaunay assert(io_result == 0);
412fa92fef0SPatrick Delaunay }
413fa92fef0SPatrick Delaunay
4149083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER
stm32cubeprogrammer_uart(uint8_t phase,uintptr_t base,size_t len)415ef39709cSPatrick Delaunay static void stm32cubeprogrammer_uart(uint8_t phase, uintptr_t base, size_t len)
4169083fa11SPatrick Delaunay {
417dfbadfd9SNicolas Toromanoff int ret __maybe_unused;
4189083fa11SPatrick Delaunay boot_api_context_t *boot_context =
4199083fa11SPatrick Delaunay (boot_api_context_t *)stm32mp_get_boot_ctx_address();
4209083fa11SPatrick Delaunay uintptr_t uart_base;
4219083fa11SPatrick Delaunay
4229083fa11SPatrick Delaunay uart_base = get_uart_address(boot_context->boot_interface_instance);
423ef39709cSPatrick Delaunay ret = stm32cubeprog_uart_load(uart_base, phase, base, len);
4249083fa11SPatrick Delaunay assert(ret == 0);
4259083fa11SPatrick Delaunay }
4269083fa11SPatrick Delaunay #endif
4279083fa11SPatrick Delaunay
4289083fa11SPatrick Delaunay #if STM32MP_USB_PROGRAMMER
stm32cubeprogrammer_usb(uint8_t phase,uintptr_t base,size_t len)429ef39709cSPatrick Delaunay static void stm32cubeprogrammer_usb(uint8_t phase, uintptr_t base, size_t len)
430fa92fef0SPatrick Delaunay {
431dfbadfd9SNicolas Toromanoff int ret __maybe_unused;
432*eb43024cSPatrick Delaunay static struct usb_handle *pdev;
433fa92fef0SPatrick Delaunay
434fa92fef0SPatrick Delaunay /* Init USB on platform */
435*eb43024cSPatrick Delaunay if (pdev == NULL) {
436fa92fef0SPatrick Delaunay pdev = usb_dfu_plat_init();
437*eb43024cSPatrick Delaunay }
438fa92fef0SPatrick Delaunay
439ef39709cSPatrick Delaunay ret = stm32cubeprog_usb_load(pdev, phase, base, len);
440fa92fef0SPatrick Delaunay assert(ret == 0);
441fa92fef0SPatrick Delaunay }
442fa92fef0SPatrick Delaunay #endif
4439083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
4449083fa11SPatrick Delaunay
stm32mp_io_setup(void)4450b1aa772SYann Gautier void stm32mp_io_setup(void)
4460b1aa772SYann Gautier {
447dfbadfd9SNicolas Toromanoff int io_result __maybe_unused;
4480b1aa772SYann Gautier boot_api_context_t *boot_context =
4490b1aa772SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address();
4500b1aa772SYann Gautier
4510b1aa772SYann Gautier print_boot_device(boot_context);
4520b1aa772SYann Gautier
4530b1aa772SYann Gautier if ((boot_context->boot_partition_used_toboot == 1U) ||
4540b1aa772SYann Gautier (boot_context->boot_partition_used_toboot == 2U)) {
4551d204ee4SYann Gautier INFO("Boot used partition fsbl%u\n",
4560b1aa772SYann Gautier boot_context->boot_partition_used_toboot);
4570b1aa772SYann Gautier }
4580b1aa772SYann Gautier
4591d204ee4SYann Gautier io_result = register_io_dev_fip(&fip_dev_con);
4600b1aa772SYann Gautier assert(io_result == 0);
4610b1aa772SYann Gautier
462ef39709cSPatrick Delaunay io_result = io_dev_open(fip_dev_con, (uintptr_t)NULL, &fip_dev_handle);
4630b1aa772SYann Gautier
464cd791164SLionel Debieve #ifndef DECRYPTION_SUPPORT_none
465cd791164SLionel Debieve io_result = register_io_dev_enc(&enc_dev_con);
466cd791164SLionel Debieve assert(io_result == 0);
467cd791164SLionel Debieve
468ef39709cSPatrick Delaunay io_result = io_dev_open(enc_dev_con, (uintptr_t)NULL, &enc_dev_handle);
469cd791164SLionel Debieve assert(io_result == 0);
470cd791164SLionel Debieve #endif
471cd791164SLionel Debieve
4720b1aa772SYann Gautier switch (boot_context->boot_interface_selected) {
47346554b64SNicolas Le Bayon #if STM32MP_SDMMC
4740b1aa772SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
4750b1aa772SYann Gautier dmbsy();
4760b1aa772SYann Gautier boot_mmc(MMC_IS_SD, boot_context->boot_interface_instance);
4770b1aa772SYann Gautier break;
47846554b64SNicolas Le Bayon #endif
47946554b64SNicolas Le Bayon #if STM32MP_EMMC
4800b1aa772SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
4810b1aa772SYann Gautier dmbsy();
4820b1aa772SYann Gautier boot_mmc(MMC_IS_EMMC, boot_context->boot_interface_instance);
483c9d75b3cSYann Gautier break;
48446554b64SNicolas Le Bayon #endif
485b1b218fbSLionel Debieve #if STM32MP_SPI_NOR
486b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
487b1b218fbSLionel Debieve dmbsy();
488b1b218fbSLionel Debieve boot_spi_nor(boot_context);
489b1b218fbSLionel Debieve break;
490b1b218fbSLionel Debieve #endif
49112e21dfdSLionel Debieve #if STM32MP_RAW_NAND
49212e21dfdSLionel Debieve case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
49312e21dfdSLionel Debieve dmbsy();
49412e21dfdSLionel Debieve boot_fmc2_nand(boot_context);
49512e21dfdSLionel Debieve break;
49612e21dfdSLionel Debieve #endif
49757044228SLionel Debieve #if STM32MP_SPI_NAND
498b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
49957044228SLionel Debieve dmbsy();
50057044228SLionel Debieve boot_spi_nand(boot_context);
50157044228SLionel Debieve break;
50257044228SLionel Debieve #endif
5039083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
5049083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER
5059083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
5069083fa11SPatrick Delaunay #endif
507fa92fef0SPatrick Delaunay #if STM32MP_USB_PROGRAMMER
508fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
5099083fa11SPatrick Delaunay #endif
510fa92fef0SPatrick Delaunay dmbsy();
511fa92fef0SPatrick Delaunay mmap_io_setup();
512fa92fef0SPatrick Delaunay break;
513fa92fef0SPatrick Delaunay #endif
514c9d75b3cSYann Gautier
515c9d75b3cSYann Gautier default:
516c9d75b3cSYann Gautier ERROR("Boot interface %d not supported\n",
517c9d75b3cSYann Gautier boot_context->boot_interface_selected);
51871693a66SYann Gautier panic();
519c9d75b3cSYann Gautier break;
520c9d75b3cSYann Gautier }
521c9d75b3cSYann Gautier }
522c9d75b3cSYann Gautier
bl2_plat_handle_pre_image_load(unsigned int image_id)5231d204ee4SYann Gautier int bl2_plat_handle_pre_image_load(unsigned int image_id)
5241d204ee4SYann Gautier {
525dfbadfd9SNicolas Toromanoff static bool gpt_init_done __maybe_unused;
5261d204ee4SYann Gautier uint16_t boot_itf = stm32mp_get_boot_itf_selected();
5271d204ee4SYann Gautier
5281d204ee4SYann Gautier switch (boot_itf) {
5291d204ee4SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
5301d204ee4SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
53195e4908eSAhmad Fatoum #if STM32MP_EMMC_BOOT
53295e4908eSAhmad Fatoum if (image_block_spec.offset == STM32MP_EMMC_BOOT_FIP_OFFSET) {
53395e4908eSAhmad Fatoum break;
53495e4908eSAhmad Fatoum }
53595e4908eSAhmad Fatoum #endif
53695e4908eSAhmad Fatoum /* fallthrough */
53795e4908eSAhmad Fatoum case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
5381d204ee4SYann Gautier if (!gpt_init_done) {
5398dd75531SSughosh Ganu /*
5408dd75531SSughosh Ganu * With FWU Multi Bank feature enabled, the selection of
5418dd75531SSughosh Ganu * the image to boot will be done by fwu_init calling the
5428dd75531SSughosh Ganu * platform hook, plat_fwu_set_images_source.
5438dd75531SSughosh Ganu */
5448dd75531SSughosh Ganu #if !PSA_FWU_SUPPORT
5451d204ee4SYann Gautier const partition_entry_t *entry;
5468d08a1dfSSughosh Ganu const struct efi_guid fip_guid = STM32MP_FIP_GUID;
5471d204ee4SYann Gautier
5481d204ee4SYann Gautier partition_init(GPT_IMAGE_ID);
5498d08a1dfSSughosh Ganu entry = get_partition_entry_by_type(&fip_guid);
5501dab28f9SLionel Debieve if (entry == NULL) {
5511d204ee4SYann Gautier entry = get_partition_entry(FIP_IMAGE_NAME);
5521d204ee4SYann Gautier if (entry == NULL) {
5531d204ee4SYann Gautier ERROR("Could NOT find the %s partition!\n",
5541d204ee4SYann Gautier FIP_IMAGE_NAME);
5551dab28f9SLionel Debieve
5561d204ee4SYann Gautier return -ENOENT;
5571d204ee4SYann Gautier }
5581dab28f9SLionel Debieve }
5591d204ee4SYann Gautier
5601d204ee4SYann Gautier image_block_spec.offset = entry->start;
5611d204ee4SYann Gautier image_block_spec.length = entry->length;
5628dd75531SSughosh Ganu #endif
5631d204ee4SYann Gautier gpt_init_done = true;
56418b415beSYann Gautier } else {
56518b415beSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
566dfbadfd9SNicolas Toromanoff
5672deff904SYann Gautier assert(bl_mem_params != NULL);
56818b415beSYann Gautier
56918b415beSYann Gautier mmc_block_dev_spec.buffer.offset = bl_mem_params->image_info.image_base;
57018b415beSYann Gautier mmc_block_dev_spec.buffer.length = bl_mem_params->image_info.image_max_size;
5711d204ee4SYann Gautier }
5721d204ee4SYann Gautier
5731d204ee4SYann Gautier break;
5741d204ee4SYann Gautier #endif
5751d204ee4SYann Gautier
5761d204ee4SYann Gautier #if STM32MP_RAW_NAND || STM32MP_SPI_NAND
5771d204ee4SYann Gautier #if STM32MP_RAW_NAND
5781d204ee4SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
5791d204ee4SYann Gautier #endif
5801d204ee4SYann Gautier #if STM32MP_SPI_NAND
581b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
5821d204ee4SYann Gautier #endif
583795a559bSYann Gautier /*
584795a559bSYann Gautier * With FWU Multi Bank feature enabled, the selection of
585795a559bSYann Gautier * the image to boot will be done by fwu_init calling the
586795a559bSYann Gautier * platform hook, plat_fwu_set_images_source.
587795a559bSYann Gautier */
588795a559bSYann Gautier #if !PSA_FWU_SUPPORT
5891d204ee4SYann Gautier image_block_spec.offset = STM32MP_NAND_FIP_OFFSET;
590795a559bSYann Gautier #endif
5911d204ee4SYann Gautier break;
5921d204ee4SYann Gautier #endif
5931d204ee4SYann Gautier
5941d204ee4SYann Gautier #if STM32MP_SPI_NOR
595b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
596dfbadfd9SNicolas Toromanoff /*
597dfbadfd9SNicolas Toromanoff * With FWU Multi Bank feature enabled, the selection of
598dfbadfd9SNicolas Toromanoff * the image to boot will be done by fwu_init calling the
599dfbadfd9SNicolas Toromanoff * platform hook, plat_fwu_set_images_source.
600dfbadfd9SNicolas Toromanoff */
601dfbadfd9SNicolas Toromanoff #if !PSA_FWU_SUPPORT
6021d204ee4SYann Gautier image_block_spec.offset = STM32MP_NOR_FIP_OFFSET;
603dfbadfd9SNicolas Toromanoff #endif
6041d204ee4SYann Gautier break;
6051d204ee4SYann Gautier #endif
6061d204ee4SYann Gautier
6079083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER
6089083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
609*eb43024cSPatrick Delaunay #if STM32MP_DDR_FIP_IO_STORAGE
610*eb43024cSPatrick Delaunay if (image_id == DDR_FW_ID) {
611*eb43024cSPatrick Delaunay stm32cubeprogrammer_uart(PHASE_DDR_FW,
612*eb43024cSPatrick Delaunay DWL_DDR_BUFFER_BASE,
613*eb43024cSPatrick Delaunay DWL_DDR_BUFFER_SIZE);
614*eb43024cSPatrick Delaunay /* FIP loaded at DWL address */
615*eb43024cSPatrick Delaunay image_block_spec.offset = DWL_DDR_BUFFER_BASE;
616*eb43024cSPatrick Delaunay image_block_spec.length = DWL_DDR_BUFFER_SIZE;
617*eb43024cSPatrick Delaunay }
618*eb43024cSPatrick Delaunay #endif
6199083fa11SPatrick Delaunay if (image_id == FW_CONFIG_ID) {
620ef39709cSPatrick Delaunay stm32cubeprogrammer_uart(PHASE_SSBL, DWL_BUFFER_BASE,
621ef39709cSPatrick Delaunay DWL_BUFFER_SIZE);
6229083fa11SPatrick Delaunay /* FIP loaded at DWL address */
6239083fa11SPatrick Delaunay image_block_spec.offset = DWL_BUFFER_BASE;
6249083fa11SPatrick Delaunay image_block_spec.length = DWL_BUFFER_SIZE;
6259083fa11SPatrick Delaunay }
6269083fa11SPatrick Delaunay break;
6279083fa11SPatrick Delaunay #endif
628fa92fef0SPatrick Delaunay #if STM32MP_USB_PROGRAMMER
629fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
630*eb43024cSPatrick Delaunay #if STM32MP_DDR_FIP_IO_STORAGE
631*eb43024cSPatrick Delaunay if (image_id == DDR_FW_ID) {
632*eb43024cSPatrick Delaunay stm32cubeprogrammer_usb(PHASE_DDR_FW,
633*eb43024cSPatrick Delaunay DWL_DDR_BUFFER_BASE,
634*eb43024cSPatrick Delaunay DWL_DDR_BUFFER_SIZE);
635*eb43024cSPatrick Delaunay /* FIP loaded at DWL address */
636*eb43024cSPatrick Delaunay image_block_spec.offset = DWL_DDR_BUFFER_BASE;
637*eb43024cSPatrick Delaunay image_block_spec.length = DWL_DDR_BUFFER_SIZE;
638*eb43024cSPatrick Delaunay }
639*eb43024cSPatrick Delaunay #endif
640fa92fef0SPatrick Delaunay if (image_id == FW_CONFIG_ID) {
641ef39709cSPatrick Delaunay stm32cubeprogrammer_usb(PHASE_SSBL, DWL_BUFFER_BASE,
642ef39709cSPatrick Delaunay DWL_BUFFER_SIZE);
643fa92fef0SPatrick Delaunay /* FIP loaded at DWL address */
644fa92fef0SPatrick Delaunay image_block_spec.offset = DWL_BUFFER_BASE;
645fa92fef0SPatrick Delaunay image_block_spec.length = DWL_BUFFER_SIZE;
646fa92fef0SPatrick Delaunay }
647fa92fef0SPatrick Delaunay break;
648fa92fef0SPatrick Delaunay #endif
649fa92fef0SPatrick Delaunay
6501d204ee4SYann Gautier default:
6511d204ee4SYann Gautier ERROR("FIP Not found\n");
6521d204ee4SYann Gautier panic();
6531d204ee4SYann Gautier }
6541d204ee4SYann Gautier
6551d204ee4SYann Gautier return 0;
6561d204ee4SYann Gautier }
6571d204ee4SYann Gautier
658c9d75b3cSYann Gautier /*
659c9d75b3cSYann Gautier * Return an IO device handle and specification which can be used to access
660c9d75b3cSYann Gautier * an image. Use this to enforce platform load policy.
661c9d75b3cSYann Gautier */
plat_get_image_source(unsigned int image_id,uintptr_t * dev_handle,uintptr_t * image_spec)662c9d75b3cSYann Gautier int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle,
663c9d75b3cSYann Gautier uintptr_t *image_spec)
664c9d75b3cSYann Gautier {
665c9d75b3cSYann Gautier int rc;
666c9d75b3cSYann Gautier const struct plat_io_policy *policy;
667c9d75b3cSYann Gautier
668d5a84eeaSYann Gautier policy = FCONF_GET_PROPERTY(stm32mp, io_policies, image_id);
669c9d75b3cSYann Gautier rc = policy->check(policy->image_spec);
670c9d75b3cSYann Gautier if (rc == 0) {
671c9d75b3cSYann Gautier *image_spec = policy->image_spec;
672c9d75b3cSYann Gautier *dev_handle = *(policy->dev_handle);
673c9d75b3cSYann Gautier }
674c9d75b3cSYann Gautier
675c9d75b3cSYann Gautier return rc;
676c9d75b3cSYann Gautier }
6778dd75531SSughosh Ganu
678795a559bSYann Gautier #if PSA_FWU_SUPPORT
6798dd75531SSughosh Ganu /*
680f87de907SNicolas Toromanoff * In each boot in non-trial mode, we set the BKP register to
681f87de907SNicolas Toromanoff * FWU_MAX_TRIAL_REBOOT, and return the active_index from metadata.
682f87de907SNicolas Toromanoff *
683f87de907SNicolas Toromanoff * As long as the update agent didn't update the "accepted" field in metadata
684f87de907SNicolas Toromanoff * (i.e. we are in trial mode), we select the new active_index.
685f87de907SNicolas Toromanoff * To avoid infinite boot loop at trial boot we decrement a BKP register.
686f87de907SNicolas Toromanoff * If this counter is 0:
687f87de907SNicolas Toromanoff * - an unexpected TAMPER event raised (that resets the BKP registers to 0)
688f87de907SNicolas Toromanoff * - a power-off occurs before the update agent was able to update the
689f87de907SNicolas Toromanoff * "accepted' field
690f87de907SNicolas Toromanoff * - we already boot FWU_MAX_TRIAL_REBOOT times in trial mode.
691f87de907SNicolas Toromanoff * we select the previous_active_index.
6928dd75531SSughosh Ganu */
plat_fwu_get_boot_idx(void)6938dd75531SSughosh Ganu uint32_t plat_fwu_get_boot_idx(void)
6948dd75531SSughosh Ganu {
695f87de907SNicolas Toromanoff /*
696f87de907SNicolas Toromanoff * Select boot index and update boot counter only once per boot
697f87de907SNicolas Toromanoff * even if this function is called several times.
698f87de907SNicolas Toromanoff */
699f87de907SNicolas Toromanoff static uint32_t boot_idx = INVALID_BOOT_IDX;
7008dd75531SSughosh Ganu
701f87de907SNicolas Toromanoff if (boot_idx == INVALID_BOOT_IDX) {
70261660514SSughosh Ganu const struct fwu_metadata *data = fwu_get_metadata();
70361660514SSughosh Ganu
704f87de907SNicolas Toromanoff boot_idx = data->active_index;
70561660514SSughosh Ganu
706588b01b5SSughosh Ganu if (data->bank_state[boot_idx] == FWU_BANK_STATE_VALID) {
707f87de907SNicolas Toromanoff if (stm32_get_and_dec_fwu_trial_boot_cnt() == 0U) {
708f87de907SNicolas Toromanoff WARN("Trial FWU fails %u times\n",
709f87de907SNicolas Toromanoff FWU_MAX_TRIAL_REBOOT);
71061660514SSughosh Ganu boot_idx = fwu_get_alternate_boot_bank();
711f87de907SNicolas Toromanoff }
71261660514SSughosh Ganu } else if (data->bank_state[boot_idx] ==
71361660514SSughosh Ganu FWU_BANK_STATE_ACCEPTED) {
714f87de907SNicolas Toromanoff stm32_set_max_fwu_trial_boot_cnt();
71561660514SSughosh Ganu } else {
71661660514SSughosh Ganu ERROR("The active bank(%u) of the platform is in Invalid State.\n",
71761660514SSughosh Ganu boot_idx);
71861660514SSughosh Ganu boot_idx = fwu_get_alternate_boot_bank();
71961660514SSughosh Ganu stm32_clear_fwu_trial_boot_cnt();
720f87de907SNicolas Toromanoff }
721f87de907SNicolas Toromanoff }
722f87de907SNicolas Toromanoff
723f87de907SNicolas Toromanoff return boot_idx;
7248dd75531SSughosh Ganu }
7258dd75531SSughosh Ganu
stm32_get_image_spec(const struct efi_guid * img_type_guid)7268d08a1dfSSughosh Ganu static void *stm32_get_image_spec(const struct efi_guid *img_type_guid)
7278dd75531SSughosh Ganu {
7288dd75531SSughosh Ganu unsigned int i;
7298dd75531SSughosh Ganu
7308dd75531SSughosh Ganu for (i = 0U; i < MAX_NUMBER_IDS; i++) {
7318d08a1dfSSughosh Ganu if ((guidcmp(&policies[i].img_type_guid, img_type_guid)) == 0) {
7328dd75531SSughosh Ganu return (void *)policies[i].image_spec;
7338dd75531SSughosh Ganu }
7348dd75531SSughosh Ganu }
7358dd75531SSughosh Ganu
7368dd75531SSughosh Ganu return NULL;
7378dd75531SSughosh Ganu }
7388dd75531SSughosh Ganu
plat_fwu_set_images_source(const struct fwu_metadata * metadata)7398dd75531SSughosh Ganu void plat_fwu_set_images_source(const struct fwu_metadata *metadata)
7408dd75531SSughosh Ganu {
7418dd75531SSughosh Ganu unsigned int i;
7428dd75531SSughosh Ganu uint32_t boot_idx;
743dfbadfd9SNicolas Toromanoff const partition_entry_t *entry __maybe_unused;
7448d08a1dfSSughosh Ganu const struct fwu_image_entry *img_entry;
7458d08a1dfSSughosh Ganu const void *img_type_guid;
7468d08a1dfSSughosh Ganu const void *img_guid;
7478dd75531SSughosh Ganu io_block_spec_t *image_spec;
748dfbadfd9SNicolas Toromanoff const uint16_t boot_itf = stm32mp_get_boot_itf_selected();
7498dd75531SSughosh Ganu
7508dd75531SSughosh Ganu boot_idx = plat_fwu_get_boot_idx();
7518dd75531SSughosh Ganu assert(boot_idx < NR_OF_FW_BANKS);
75261660514SSughosh Ganu VERBOSE("Selecting to boot from bank %u\n", boot_idx);
7538dd75531SSughosh Ganu
7548d08a1dfSSughosh Ganu img_entry = (void *)&metadata->fw_desc.img_entry;
7558dd75531SSughosh Ganu for (i = 0U; i < NR_OF_IMAGES_IN_FW_BANK; i++) {
7568d08a1dfSSughosh Ganu img_type_guid = &img_entry[i].img_type_guid;
757dfbadfd9SNicolas Toromanoff
7588d08a1dfSSughosh Ganu img_guid = &img_entry[i].img_bank_info[boot_idx].img_guid;
759dfbadfd9SNicolas Toromanoff
7608d08a1dfSSughosh Ganu image_spec = stm32_get_image_spec(img_type_guid);
7618dd75531SSughosh Ganu if (image_spec == NULL) {
7628dd75531SSughosh Ganu ERROR("Unable to get image spec for the image in the metadata\n");
7638dd75531SSughosh Ganu panic();
7648dd75531SSughosh Ganu }
7658dd75531SSughosh Ganu
766dfbadfd9SNicolas Toromanoff switch (boot_itf) {
767dfbadfd9SNicolas Toromanoff #if (STM32MP_SDMMC || STM32MP_EMMC)
768dfbadfd9SNicolas Toromanoff case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
769dfbadfd9SNicolas Toromanoff case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
7708d08a1dfSSughosh Ganu entry = get_partition_entry_by_guid(img_guid);
7718dd75531SSughosh Ganu if (entry == NULL) {
772dfbadfd9SNicolas Toromanoff ERROR("No partition with the uuid mentioned in metadata\n");
7738dd75531SSughosh Ganu panic();
7748dd75531SSughosh Ganu }
7758dd75531SSughosh Ganu
7768dd75531SSughosh Ganu image_spec->offset = entry->start;
7778dd75531SSughosh Ganu image_spec->length = entry->length;
778dfbadfd9SNicolas Toromanoff break;
779dfbadfd9SNicolas Toromanoff #endif
780dfbadfd9SNicolas Toromanoff #if STM32MP_SPI_NOR
781b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
7828d08a1dfSSughosh Ganu if (guidcmp(img_guid, &STM32MP_NOR_FIP_A_GUID) == 0) {
783dfbadfd9SNicolas Toromanoff image_spec->offset = STM32MP_NOR_FIP_A_OFFSET;
7848d08a1dfSSughosh Ganu } else if (guidcmp(img_guid, &STM32MP_NOR_FIP_B_GUID) == 0) {
785dfbadfd9SNicolas Toromanoff image_spec->offset = STM32MP_NOR_FIP_B_OFFSET;
786dfbadfd9SNicolas Toromanoff } else {
787dfbadfd9SNicolas Toromanoff ERROR("Invalid uuid mentioned in metadata\n");
788dfbadfd9SNicolas Toromanoff panic();
789dfbadfd9SNicolas Toromanoff }
790dfbadfd9SNicolas Toromanoff break;
791dfbadfd9SNicolas Toromanoff #endif
792795a559bSYann Gautier #if (STM32MP_RAW_NAND || STM32MP_SPI_NAND)
793795a559bSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
794795a559bSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
795795a559bSYann Gautier if (guidcmp(img_guid, &STM32MP_NAND_FIP_A_GUID) == 0) {
796795a559bSYann Gautier image_spec->offset = STM32MP_NAND_FIP_A_OFFSET;
797795a559bSYann Gautier } else if (guidcmp(img_guid, &STM32MP_NAND_FIP_B_GUID) == 0) {
798795a559bSYann Gautier image_spec->offset = STM32MP_NAND_FIP_B_OFFSET;
799795a559bSYann Gautier } else {
800795a559bSYann Gautier ERROR("Invalid uuid mentioned in metadata\n");
801795a559bSYann Gautier panic();
802795a559bSYann Gautier }
803795a559bSYann Gautier break;
804795a559bSYann Gautier #endif
805dfbadfd9SNicolas Toromanoff default:
806dfbadfd9SNicolas Toromanoff panic();
807dfbadfd9SNicolas Toromanoff break;
808dfbadfd9SNicolas Toromanoff }
8098dd75531SSughosh Ganu }
8108dd75531SSughosh Ganu }
8110ca180f6SSughosh Ganu
set_metadata_image_source(unsigned int image_id,uintptr_t * handle,uintptr_t * image_spec)812729286dcSYann Gautier static int set_metadata_image_source(unsigned int image_id,
8130ca180f6SSughosh Ganu uintptr_t *handle,
814dfbadfd9SNicolas Toromanoff uintptr_t *image_spec)
8150ca180f6SSughosh Ganu {
8160ca180f6SSughosh Ganu struct plat_io_policy *policy;
817dfbadfd9SNicolas Toromanoff io_block_spec_t *spec __maybe_unused;
818dfbadfd9SNicolas Toromanoff const partition_entry_t *entry __maybe_unused;
819dfbadfd9SNicolas Toromanoff const uint16_t boot_itf = stm32mp_get_boot_itf_selected();
820dfbadfd9SNicolas Toromanoff
821dfbadfd9SNicolas Toromanoff policy = &policies[image_id];
822dfbadfd9SNicolas Toromanoff spec = (io_block_spec_t *)policy->image_spec;
823dfbadfd9SNicolas Toromanoff
824dfbadfd9SNicolas Toromanoff switch (boot_itf) {
825dfbadfd9SNicolas Toromanoff #if (STM32MP_SDMMC || STM32MP_EMMC)
826dfbadfd9SNicolas Toromanoff case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
827dfbadfd9SNicolas Toromanoff case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
828dfbadfd9SNicolas Toromanoff partition_init(GPT_IMAGE_ID);
829dfbadfd9SNicolas Toromanoff
830dfbadfd9SNicolas Toromanoff if (image_id == FWU_METADATA_IMAGE_ID) {
831dfbadfd9SNicolas Toromanoff entry = get_partition_entry(METADATA_PART_1);
832dfbadfd9SNicolas Toromanoff } else {
833dfbadfd9SNicolas Toromanoff entry = get_partition_entry(METADATA_PART_2);
834dfbadfd9SNicolas Toromanoff }
8350ca180f6SSughosh Ganu
8360ca180f6SSughosh Ganu if (entry == NULL) {
837dfbadfd9SNicolas Toromanoff ERROR("Unable to find a metadata partition\n");
8380ca180f6SSughosh Ganu return -ENOENT;
8390ca180f6SSughosh Ganu }
8400ca180f6SSughosh Ganu
8410ca180f6SSughosh Ganu spec->offset = entry->start;
8420ca180f6SSughosh Ganu spec->length = entry->length;
843dfbadfd9SNicolas Toromanoff break;
844dfbadfd9SNicolas Toromanoff #endif
845dfbadfd9SNicolas Toromanoff
846dfbadfd9SNicolas Toromanoff #if STM32MP_SPI_NOR
847b0ce4024SYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
848dfbadfd9SNicolas Toromanoff if (image_id == FWU_METADATA_IMAGE_ID) {
849dfbadfd9SNicolas Toromanoff spec->offset = STM32MP_NOR_METADATA1_OFFSET;
850dfbadfd9SNicolas Toromanoff } else {
851dfbadfd9SNicolas Toromanoff spec->offset = STM32MP_NOR_METADATA2_OFFSET;
852dfbadfd9SNicolas Toromanoff }
853dfbadfd9SNicolas Toromanoff
854dfbadfd9SNicolas Toromanoff spec->length = sizeof(struct fwu_metadata);
855dfbadfd9SNicolas Toromanoff break;
856dfbadfd9SNicolas Toromanoff #endif
857795a559bSYann Gautier
858795a559bSYann Gautier #if (STM32MP_RAW_NAND || STM32MP_SPI_NAND)
859795a559bSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
860795a559bSYann Gautier case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
861795a559bSYann Gautier if (image_id == FWU_METADATA_IMAGE_ID) {
862795a559bSYann Gautier spec->offset = STM32MP_NAND_METADATA1_OFFSET;
863795a559bSYann Gautier } else {
864795a559bSYann Gautier spec->offset = STM32MP_NAND_METADATA2_OFFSET;
865795a559bSYann Gautier }
866795a559bSYann Gautier
867795a559bSYann Gautier spec->length = sizeof(struct fwu_metadata);
868795a559bSYann Gautier break;
869795a559bSYann Gautier #endif
870dfbadfd9SNicolas Toromanoff default:
871dfbadfd9SNicolas Toromanoff panic();
872dfbadfd9SNicolas Toromanoff break;
873dfbadfd9SNicolas Toromanoff }
8740ca180f6SSughosh Ganu
8750ca180f6SSughosh Ganu *image_spec = policy->image_spec;
8760ca180f6SSughosh Ganu *handle = *policy->dev_handle;
8770ca180f6SSughosh Ganu
8780ca180f6SSughosh Ganu return 0;
8790ca180f6SSughosh Ganu }
8800ca180f6SSughosh Ganu
plat_fwu_set_metadata_image_source(unsigned int image_id,uintptr_t * handle,uintptr_t * image_spec)8810ca180f6SSughosh Ganu int plat_fwu_set_metadata_image_source(unsigned int image_id,
8820ca180f6SSughosh Ganu uintptr_t *handle,
8830ca180f6SSughosh Ganu uintptr_t *image_spec)
8840ca180f6SSughosh Ganu {
8850ca180f6SSughosh Ganu assert((image_id == FWU_METADATA_IMAGE_ID) ||
8860ca180f6SSughosh Ganu (image_id == BKUP_FWU_METADATA_IMAGE_ID));
8870ca180f6SSughosh Ganu
888729286dcSYann Gautier return set_metadata_image_source(image_id, handle, image_spec);
8890ca180f6SSughosh Ganu }
890795a559bSYann Gautier #endif /* PSA_FWU_SUPPORT */
891