1d8e919c7SMasahiro Yamada /* 2b79b3177SMasahiro Yamada * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved. 3d8e919c7SMasahiro Yamada * 4d8e919c7SMasahiro Yamada * SPDX-License-Identifier: BSD-3-Clause 5d8e919c7SMasahiro Yamada */ 6d8e919c7SMasahiro Yamada 7d8e919c7SMasahiro Yamada #include <assert.h> 893c78ed2SAntonio Nino Diaz #include <stdint.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <drivers/io/io_block.h> 1409d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1509d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 16d8e919c7SMasahiro Yamada 17d8e919c7SMasahiro Yamada #include "uniphier.h" 18d8e919c7SMasahiro Yamada 19d8e919c7SMasahiro Yamada #define MMC_CMD_SWITCH 6 20d8e919c7SMasahiro Yamada #define MMC_CMD_SELECT_CARD 7 21d8e919c7SMasahiro Yamada #define MMC_CMD_SEND_CSD 9 22d8e919c7SMasahiro Yamada #define MMC_CMD_READ_MULTIPLE_BLOCK 18 23d8e919c7SMasahiro Yamada 24d8e919c7SMasahiro Yamada #define EXT_CSD_PART_CONF 179 /* R/W */ 25d8e919c7SMasahiro Yamada 26d8e919c7SMasahiro Yamada #define MMC_RSP_PRESENT BIT(0) 27d8e919c7SMasahiro Yamada #define MMC_RSP_136 BIT(1) /* 136 bit response */ 28d8e919c7SMasahiro Yamada #define MMC_RSP_CRC BIT(2) /* expect valid crc */ 29d8e919c7SMasahiro Yamada #define MMC_RSP_BUSY BIT(3) /* card may send busy */ 30d8e919c7SMasahiro Yamada #define MMC_RSP_OPCODE BIT(4) /* response contains opcode */ 31d8e919c7SMasahiro Yamada 32d8e919c7SMasahiro Yamada #define MMC_RSP_NONE (0) 33d8e919c7SMasahiro Yamada #define MMC_RSP_R1 (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE) 34d8e919c7SMasahiro Yamada #define MMC_RSP_R1b (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE | \ 35d8e919c7SMasahiro Yamada MMC_RSP_BUSY) 36d8e919c7SMasahiro Yamada #define MMC_RSP_R2 (MMC_RSP_PRESENT | MMC_RSP_136 | MMC_RSP_CRC) 37d8e919c7SMasahiro Yamada #define MMC_RSP_R3 (MMC_RSP_PRESENT) 38d8e919c7SMasahiro Yamada #define MMC_RSP_R4 (MMC_RSP_PRESENT) 39d8e919c7SMasahiro Yamada #define MMC_RSP_R5 (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE) 40d8e919c7SMasahiro Yamada #define MMC_RSP_R6 (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE) 41d8e919c7SMasahiro Yamada #define MMC_RSP_R7 (MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE) 42d8e919c7SMasahiro Yamada 43d8e919c7SMasahiro Yamada #define SDHCI_DMA_ADDRESS 0x00 44d8e919c7SMasahiro Yamada #define SDHCI_BLOCK_SIZE 0x04 45d8e919c7SMasahiro Yamada #define SDHCI_MAKE_BLKSZ(dma, blksz) ((((dma) & 0x7) << 12) | ((blksz) & 0xFFF)) 46d8e919c7SMasahiro Yamada #define SDHCI_BLOCK_COUNT 0x06 47d8e919c7SMasahiro Yamada #define SDHCI_ARGUMENT 0x08 48d8e919c7SMasahiro Yamada #define SDHCI_TRANSFER_MODE 0x0C 49d8e919c7SMasahiro Yamada #define SDHCI_TRNS_DMA BIT(0) 50d8e919c7SMasahiro Yamada #define SDHCI_TRNS_BLK_CNT_EN BIT(1) 51d8e919c7SMasahiro Yamada #define SDHCI_TRNS_ACMD12 BIT(2) 52d8e919c7SMasahiro Yamada #define SDHCI_TRNS_READ BIT(4) 53d8e919c7SMasahiro Yamada #define SDHCI_TRNS_MULTI BIT(5) 54d8e919c7SMasahiro Yamada #define SDHCI_COMMAND 0x0E 55d8e919c7SMasahiro Yamada #define SDHCI_CMD_RESP_MASK 0x03 56d8e919c7SMasahiro Yamada #define SDHCI_CMD_CRC 0x08 57d8e919c7SMasahiro Yamada #define SDHCI_CMD_INDEX 0x10 58d8e919c7SMasahiro Yamada #define SDHCI_CMD_DATA 0x20 59d8e919c7SMasahiro Yamada #define SDHCI_CMD_ABORTCMD 0xC0 60d8e919c7SMasahiro Yamada #define SDHCI_CMD_RESP_NONE 0x00 61d8e919c7SMasahiro Yamada #define SDHCI_CMD_RESP_LONG 0x01 62d8e919c7SMasahiro Yamada #define SDHCI_CMD_RESP_SHORT 0x02 63d8e919c7SMasahiro Yamada #define SDHCI_CMD_RESP_SHORT_BUSY 0x03 64d8e919c7SMasahiro Yamada #define SDHCI_MAKE_CMD(c, f) ((((c) & 0xff) << 8) | ((f) & 0xff)) 65d8e919c7SMasahiro Yamada #define SDHCI_RESPONSE 0x10 66d8e919c7SMasahiro Yamada #define SDHCI_HOST_CONTROL 0x28 67d8e919c7SMasahiro Yamada #define SDHCI_CTRL_DMA_MASK 0x18 68d8e919c7SMasahiro Yamada #define SDHCI_CTRL_SDMA 0x00 69d8e919c7SMasahiro Yamada #define SDHCI_BLOCK_GAP_CONTROL 0x2A 70d8e919c7SMasahiro Yamada #define SDHCI_SOFTWARE_RESET 0x2F 71d8e919c7SMasahiro Yamada #define SDHCI_RESET_CMD 0x02 72d8e919c7SMasahiro Yamada #define SDHCI_RESET_DATA 0x04 73d8e919c7SMasahiro Yamada #define SDHCI_INT_STATUS 0x30 74d8e919c7SMasahiro Yamada #define SDHCI_INT_RESPONSE BIT(0) 75d8e919c7SMasahiro Yamada #define SDHCI_INT_DATA_END BIT(1) 76d8e919c7SMasahiro Yamada #define SDHCI_INT_DMA_END BIT(3) 77d8e919c7SMasahiro Yamada #define SDHCI_INT_ERROR BIT(15) 78d8e919c7SMasahiro Yamada #define SDHCI_SIGNAL_ENABLE 0x38 79d8e919c7SMasahiro Yamada 80d8e919c7SMasahiro Yamada /* RCA assigned by Boot ROM */ 81d8e919c7SMasahiro Yamada #define UNIPHIER_EMMC_RCA 0x1000 82d8e919c7SMasahiro Yamada 83d8e919c7SMasahiro Yamada struct uniphier_mmc_cmd { 84d8e919c7SMasahiro Yamada unsigned int cmdidx; 85d8e919c7SMasahiro Yamada unsigned int resp_type; 86d8e919c7SMasahiro Yamada unsigned int cmdarg; 87d8e919c7SMasahiro Yamada unsigned int is_data; 88d8e919c7SMasahiro Yamada }; 89d8e919c7SMasahiro Yamada 90070dcbf5SMasahiro Yamada struct uniphier_emmc_host { 91070dcbf5SMasahiro Yamada uintptr_t base; 92070dcbf5SMasahiro Yamada bool is_block_addressing; 93070dcbf5SMasahiro Yamada }; 94070dcbf5SMasahiro Yamada 95070dcbf5SMasahiro Yamada static struct uniphier_emmc_host uniphier_emmc_host; 96d8e919c7SMasahiro Yamada 97d8e919c7SMasahiro Yamada static int uniphier_emmc_send_cmd(uintptr_t host_base, 98d8e919c7SMasahiro Yamada struct uniphier_mmc_cmd *cmd) 99d8e919c7SMasahiro Yamada { 100d8e919c7SMasahiro Yamada uint32_t mode = 0; 101d8e919c7SMasahiro Yamada uint32_t end_bit; 102d8e919c7SMasahiro Yamada uint32_t stat, flags, dma_addr; 103d8e919c7SMasahiro Yamada 104d8e919c7SMasahiro Yamada mmio_write_32(host_base + SDHCI_INT_STATUS, -1); 105d8e919c7SMasahiro Yamada mmio_write_32(host_base + SDHCI_SIGNAL_ENABLE, 0); 106d8e919c7SMasahiro Yamada mmio_write_32(host_base + SDHCI_ARGUMENT, cmd->cmdarg); 107d8e919c7SMasahiro Yamada 108d8e919c7SMasahiro Yamada if (cmd->is_data) 109d8e919c7SMasahiro Yamada mode = SDHCI_TRNS_DMA | SDHCI_TRNS_BLK_CNT_EN | 110d8e919c7SMasahiro Yamada SDHCI_TRNS_ACMD12 | SDHCI_TRNS_READ | 111d8e919c7SMasahiro Yamada SDHCI_TRNS_MULTI; 112d8e919c7SMasahiro Yamada 113d8e919c7SMasahiro Yamada mmio_write_16(host_base + SDHCI_TRANSFER_MODE, mode); 114d8e919c7SMasahiro Yamada 115d8e919c7SMasahiro Yamada if (!(cmd->resp_type & MMC_RSP_PRESENT)) 116d8e919c7SMasahiro Yamada flags = SDHCI_CMD_RESP_NONE; 117d8e919c7SMasahiro Yamada else if (cmd->resp_type & MMC_RSP_136) 118d8e919c7SMasahiro Yamada flags = SDHCI_CMD_RESP_LONG; 119d8e919c7SMasahiro Yamada else if (cmd->resp_type & MMC_RSP_BUSY) 120d8e919c7SMasahiro Yamada flags = SDHCI_CMD_RESP_SHORT_BUSY; 121d8e919c7SMasahiro Yamada else 122d8e919c7SMasahiro Yamada flags = SDHCI_CMD_RESP_SHORT; 123d8e919c7SMasahiro Yamada 124d8e919c7SMasahiro Yamada if (cmd->resp_type & MMC_RSP_CRC) 125d8e919c7SMasahiro Yamada flags |= SDHCI_CMD_CRC; 126d8e919c7SMasahiro Yamada if (cmd->resp_type & MMC_RSP_OPCODE) 127d8e919c7SMasahiro Yamada flags |= SDHCI_CMD_INDEX; 128d8e919c7SMasahiro Yamada if (cmd->is_data) 129d8e919c7SMasahiro Yamada flags |= SDHCI_CMD_DATA; 130d8e919c7SMasahiro Yamada 131d8e919c7SMasahiro Yamada if (cmd->resp_type & MMC_RSP_BUSY || cmd->is_data) 132d8e919c7SMasahiro Yamada end_bit = SDHCI_INT_DATA_END; 133d8e919c7SMasahiro Yamada else 134d8e919c7SMasahiro Yamada end_bit = SDHCI_INT_RESPONSE; 135d8e919c7SMasahiro Yamada 136d8e919c7SMasahiro Yamada mmio_write_16(host_base + SDHCI_COMMAND, 137d8e919c7SMasahiro Yamada SDHCI_MAKE_CMD(cmd->cmdidx, flags)); 138d8e919c7SMasahiro Yamada 139d8e919c7SMasahiro Yamada do { 140d8e919c7SMasahiro Yamada stat = mmio_read_32(host_base + SDHCI_INT_STATUS); 141d8e919c7SMasahiro Yamada if (stat & SDHCI_INT_ERROR) 142d8e919c7SMasahiro Yamada return -EIO; 143d8e919c7SMasahiro Yamada 144d8e919c7SMasahiro Yamada if (stat & SDHCI_INT_DMA_END) { 145d8e919c7SMasahiro Yamada mmio_write_32(host_base + SDHCI_INT_STATUS, stat); 146d8e919c7SMasahiro Yamada dma_addr = mmio_read_32(host_base + SDHCI_DMA_ADDRESS); 147d8e919c7SMasahiro Yamada mmio_write_32(host_base + SDHCI_DMA_ADDRESS, dma_addr); 148d8e919c7SMasahiro Yamada } 149d8e919c7SMasahiro Yamada } while (!(stat & end_bit)); 150d8e919c7SMasahiro Yamada 151d8e919c7SMasahiro Yamada return 0; 152d8e919c7SMasahiro Yamada } 153d8e919c7SMasahiro Yamada 154d8e919c7SMasahiro Yamada static int uniphier_emmc_switch_part(uintptr_t host_base, int part_num) 155d8e919c7SMasahiro Yamada { 156d8e919c7SMasahiro Yamada struct uniphier_mmc_cmd cmd = {0}; 157d8e919c7SMasahiro Yamada 158d8e919c7SMasahiro Yamada cmd.cmdidx = MMC_CMD_SWITCH; 159d8e919c7SMasahiro Yamada cmd.resp_type = MMC_RSP_R1b; 160d8e919c7SMasahiro Yamada cmd.cmdarg = (EXT_CSD_PART_CONF << 16) | (part_num << 8) | (3 << 24); 161d8e919c7SMasahiro Yamada 162d8e919c7SMasahiro Yamada return uniphier_emmc_send_cmd(host_base, &cmd); 163d8e919c7SMasahiro Yamada } 164d8e919c7SMasahiro Yamada 165*1046c1caSMasahiro Yamada static int uniphier_emmc_check_device_size(uintptr_t host_base, 166*1046c1caSMasahiro Yamada bool *is_block_addressing) 167d8e919c7SMasahiro Yamada { 168d8e919c7SMasahiro Yamada struct uniphier_mmc_cmd cmd = {0}; 169d8e919c7SMasahiro Yamada uint32_t csd40, csd72; /* CSD[71:40], CSD[103:72] */ 170d8e919c7SMasahiro Yamada int ret; 171d8e919c7SMasahiro Yamada 172d8e919c7SMasahiro Yamada cmd.cmdidx = MMC_CMD_SEND_CSD; 173d8e919c7SMasahiro Yamada cmd.resp_type = MMC_RSP_R2; 174d8e919c7SMasahiro Yamada cmd.cmdarg = UNIPHIER_EMMC_RCA << 16; 175d8e919c7SMasahiro Yamada 176d8e919c7SMasahiro Yamada ret = uniphier_emmc_send_cmd(host_base, &cmd); 177d8e919c7SMasahiro Yamada if (ret) 178d8e919c7SMasahiro Yamada return ret; 179d8e919c7SMasahiro Yamada 180d8e919c7SMasahiro Yamada csd40 = mmio_read_32(host_base + SDHCI_RESPONSE + 4); 181d8e919c7SMasahiro Yamada csd72 = mmio_read_32(host_base + SDHCI_RESPONSE + 8); 182d8e919c7SMasahiro Yamada 183*1046c1caSMasahiro Yamada /* C_SIZE == 0xfff && C_SIZE_MULT == 0x7 ? */ 184*1046c1caSMasahiro Yamada *is_block_addressing = !(~csd40 & 0xffc00380) && !(~csd72 & 0x3); 185*1046c1caSMasahiro Yamada 186*1046c1caSMasahiro Yamada return 0; 187d8e919c7SMasahiro Yamada } 188d8e919c7SMasahiro Yamada 189d8e919c7SMasahiro Yamada static int uniphier_emmc_load_image(uintptr_t host_base, 190d8e919c7SMasahiro Yamada uint32_t dev_addr, 191d8e919c7SMasahiro Yamada unsigned long load_addr, 192d8e919c7SMasahiro Yamada uint32_t block_cnt) 193d8e919c7SMasahiro Yamada { 194d8e919c7SMasahiro Yamada struct uniphier_mmc_cmd cmd = {0}; 195d8e919c7SMasahiro Yamada uint8_t tmp; 196d8e919c7SMasahiro Yamada 197d8e919c7SMasahiro Yamada assert((load_addr >> 32) == 0); 198d8e919c7SMasahiro Yamada 199d8e919c7SMasahiro Yamada mmio_write_32(host_base + SDHCI_DMA_ADDRESS, load_addr); 200d8e919c7SMasahiro Yamada mmio_write_16(host_base + SDHCI_BLOCK_SIZE, SDHCI_MAKE_BLKSZ(7, 512)); 201d8e919c7SMasahiro Yamada mmio_write_16(host_base + SDHCI_BLOCK_COUNT, block_cnt); 202d8e919c7SMasahiro Yamada 203d8e919c7SMasahiro Yamada tmp = mmio_read_8(host_base + SDHCI_HOST_CONTROL); 204d8e919c7SMasahiro Yamada tmp &= ~SDHCI_CTRL_DMA_MASK; 205d8e919c7SMasahiro Yamada tmp |= SDHCI_CTRL_SDMA; 206d8e919c7SMasahiro Yamada mmio_write_8(host_base + SDHCI_HOST_CONTROL, tmp); 207d8e919c7SMasahiro Yamada 208d8e919c7SMasahiro Yamada tmp = mmio_read_8(host_base + SDHCI_BLOCK_GAP_CONTROL); 209d8e919c7SMasahiro Yamada tmp &= ~1; /* clear Stop At Block Gap Request */ 210d8e919c7SMasahiro Yamada mmio_write_8(host_base + SDHCI_BLOCK_GAP_CONTROL, tmp); 211d8e919c7SMasahiro Yamada 212d8e919c7SMasahiro Yamada cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK; 213d8e919c7SMasahiro Yamada cmd.resp_type = MMC_RSP_R1; 214d8e919c7SMasahiro Yamada cmd.cmdarg = dev_addr; 215d8e919c7SMasahiro Yamada cmd.is_data = 1; 216d8e919c7SMasahiro Yamada 217d8e919c7SMasahiro Yamada return uniphier_emmc_send_cmd(host_base, &cmd); 218d8e919c7SMasahiro Yamada } 219d8e919c7SMasahiro Yamada 220d8e919c7SMasahiro Yamada static size_t uniphier_emmc_read(int lba, uintptr_t buf, size_t size) 221d8e919c7SMasahiro Yamada { 222d8e919c7SMasahiro Yamada int ret; 223d8e919c7SMasahiro Yamada 224d8e919c7SMasahiro Yamada inv_dcache_range(buf, size); 225d8e919c7SMasahiro Yamada 226070dcbf5SMasahiro Yamada if (!uniphier_emmc_host.is_block_addressing) 227d8e919c7SMasahiro Yamada lba *= 512; 228d8e919c7SMasahiro Yamada 229070dcbf5SMasahiro Yamada ret = uniphier_emmc_load_image(uniphier_emmc_host.base, 230070dcbf5SMasahiro Yamada lba, buf, size / 512); 231d8e919c7SMasahiro Yamada 232d8e919c7SMasahiro Yamada inv_dcache_range(buf, size); 233d8e919c7SMasahiro Yamada 234d8e919c7SMasahiro Yamada return ret ? 0 : size; 235d8e919c7SMasahiro Yamada } 236d8e919c7SMasahiro Yamada 237b79b3177SMasahiro Yamada static struct io_block_dev_spec uniphier_emmc_dev_spec = { 238d8e919c7SMasahiro Yamada .ops = { 239d8e919c7SMasahiro Yamada .read = uniphier_emmc_read, 240d8e919c7SMasahiro Yamada }, 241d8e919c7SMasahiro Yamada .block_size = 512, 242d8e919c7SMasahiro Yamada }; 243d8e919c7SMasahiro Yamada 244070dcbf5SMasahiro Yamada static int uniphier_emmc_hw_init(struct uniphier_emmc_host *host) 245d8e919c7SMasahiro Yamada { 246d8e919c7SMasahiro Yamada struct uniphier_mmc_cmd cmd = {0}; 247070dcbf5SMasahiro Yamada uintptr_t host_base = uniphier_emmc_host.base; 248d8e919c7SMasahiro Yamada int ret; 249d8e919c7SMasahiro Yamada 250d8e919c7SMasahiro Yamada /* 251d8e919c7SMasahiro Yamada * deselect card before SEND_CSD command. 252d8e919c7SMasahiro Yamada * Do not check the return code. It fails, but it is OK. 253d8e919c7SMasahiro Yamada */ 254d8e919c7SMasahiro Yamada cmd.cmdidx = MMC_CMD_SELECT_CARD; 255d8e919c7SMasahiro Yamada cmd.resp_type = MMC_RSP_R1; 256d8e919c7SMasahiro Yamada 257d8e919c7SMasahiro Yamada uniphier_emmc_send_cmd(host_base, &cmd); /* CMD7 (arg=0) */ 258d8e919c7SMasahiro Yamada 259d8e919c7SMasahiro Yamada /* reset CMD Line */ 260d8e919c7SMasahiro Yamada mmio_write_8(host_base + SDHCI_SOFTWARE_RESET, 261d8e919c7SMasahiro Yamada SDHCI_RESET_CMD | SDHCI_RESET_DATA); 262d8e919c7SMasahiro Yamada while (mmio_read_8(host_base + SDHCI_SOFTWARE_RESET)) 263d8e919c7SMasahiro Yamada ; 264d8e919c7SMasahiro Yamada 265*1046c1caSMasahiro Yamada ret = uniphier_emmc_check_device_size(host_base, 266070dcbf5SMasahiro Yamada &uniphier_emmc_host.is_block_addressing); 267*1046c1caSMasahiro Yamada if (ret) 268d8e919c7SMasahiro Yamada return ret; 269d8e919c7SMasahiro Yamada 270d8e919c7SMasahiro Yamada cmd.cmdarg = UNIPHIER_EMMC_RCA << 16; 271d8e919c7SMasahiro Yamada 272d8e919c7SMasahiro Yamada /* select card again */ 273d8e919c7SMasahiro Yamada ret = uniphier_emmc_send_cmd(host_base, &cmd); 274d8e919c7SMasahiro Yamada if (ret) 275d8e919c7SMasahiro Yamada return ret; 276d8e919c7SMasahiro Yamada 277d8e919c7SMasahiro Yamada /* switch to Boot Partition 1 */ 278d8e919c7SMasahiro Yamada ret = uniphier_emmc_switch_part(host_base, 1); 279d8e919c7SMasahiro Yamada if (ret) 280d8e919c7SMasahiro Yamada return ret; 281d8e919c7SMasahiro Yamada 282d8e919c7SMasahiro Yamada return 0; 283d8e919c7SMasahiro Yamada } 284d8e919c7SMasahiro Yamada 285070dcbf5SMasahiro Yamada static const uintptr_t uniphier_emmc_base[] = { 286070dcbf5SMasahiro Yamada [UNIPHIER_SOC_LD11] = 0x5a000200, 287070dcbf5SMasahiro Yamada [UNIPHIER_SOC_LD20] = 0x5a000200, 288070dcbf5SMasahiro Yamada [UNIPHIER_SOC_PXS3] = 0x5a000200, 289070dcbf5SMasahiro Yamada }; 290070dcbf5SMasahiro Yamada 291070dcbf5SMasahiro Yamada int uniphier_emmc_init(unsigned int soc, 292070dcbf5SMasahiro Yamada struct io_block_dev_spec **block_dev_spec) 293d8e919c7SMasahiro Yamada { 294d8e919c7SMasahiro Yamada int ret; 295d8e919c7SMasahiro Yamada 296070dcbf5SMasahiro Yamada assert(soc < ARRAY_SIZE(uniphier_emmc_base)); 297070dcbf5SMasahiro Yamada uniphier_emmc_host.base = uniphier_emmc_base[soc]; 298070dcbf5SMasahiro Yamada if (uniphier_emmc_host.base == 0UL) 299070dcbf5SMasahiro Yamada return -ENOTSUP; 300070dcbf5SMasahiro Yamada 301070dcbf5SMasahiro Yamada ret = uniphier_emmc_hw_init(&uniphier_emmc_host); 302d8e919c7SMasahiro Yamada if (ret) 303d8e919c7SMasahiro Yamada return ret; 304d8e919c7SMasahiro Yamada 305b79b3177SMasahiro Yamada *block_dev_spec = &uniphier_emmc_dev_spec; 306d8e919c7SMasahiro Yamada 307d8e919c7SMasahiro Yamada return 0; 308d8e919c7SMasahiro Yamada } 309