1c35d59a3SSumit Garg /* 2c35d59a3SSumit Garg * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3c35d59a3SSumit Garg * 4c35d59a3SSumit Garg * SPDX-License-Identifier: BSD-3-Clause 5c35d59a3SSumit Garg */ 6c35d59a3SSumit Garg 7c35d59a3SSumit Garg #ifndef __PLATFORM_DEF_H__ 8c35d59a3SSumit Garg #define __PLATFORM_DEF_H__ 9c35d59a3SSumit Garg 10c35d59a3SSumit Garg #include <common_def.h> 11c35d59a3SSumit Garg 12007a7a33SSumit Garg /* CPU topology */ 13007a7a33SSumit Garg #define PLAT_MAX_CORES_PER_CLUSTER 2 14007a7a33SSumit Garg #define PLAT_CLUSTER_COUNT 12 15007a7a33SSumit Garg #define PLATFORM_CORE_COUNT (PLAT_CLUSTER_COUNT * \ 16007a7a33SSumit Garg PLAT_MAX_CORES_PER_CLUSTER) 17007a7a33SSumit Garg 18*753701ccSSumit Garg #define PLAT_MAX_PWR_LVL 1 19*753701ccSSumit Garg #define PLAT_MAX_RET_STATE 1 20*753701ccSSumit Garg #define PLAT_MAX_OFF_STATE 2 21*753701ccSSumit Garg 22*753701ccSSumit Garg #define SQ_LOCAL_STATE_RUN 0 23*753701ccSSumit Garg #define SQ_LOCAL_STATE_RET 1 24*753701ccSSumit Garg #define SQ_LOCAL_STATE_OFF 2 25*753701ccSSumit Garg 26c35d59a3SSumit Garg #define CACHE_WRITEBACK_SHIFT 6 27c35d59a3SSumit Garg #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 28c35d59a3SSumit Garg 298cd37d7bSSumit Garg #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 308cd37d7bSSumit Garg #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 318cd37d7bSSumit Garg #define MAX_XLAT_TABLES 4 328cd37d7bSSumit Garg #define MAX_MMAP_REGIONS 6 338cd37d7bSSumit Garg 34c35d59a3SSumit Garg #define PLATFORM_STACK_SIZE 0x400 35c35d59a3SSumit Garg 36c35d59a3SSumit Garg #define BL31_BASE 0x04000000 37c35d59a3SSumit Garg #define BL31_SIZE 0x00080000 38c35d59a3SSumit Garg #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 39c35d59a3SSumit Garg 400eb275c9SSumit Garg #define PLAT_SQ_CCN_BASE 0x32000000 410eb275c9SSumit Garg #define PLAT_SQ_CLUSTER_TO_CCN_ID_MAP \ 420eb275c9SSumit Garg 0, /* Cluster 0 */ \ 430eb275c9SSumit Garg 18, /* Cluster 1 */ \ 440eb275c9SSumit Garg 11, /* Cluster 2 */ \ 450eb275c9SSumit Garg 29, /* Cluster 3 */ \ 460eb275c9SSumit Garg 35, /* Cluster 4 */ \ 470eb275c9SSumit Garg 17, /* Cluster 5 */ \ 480eb275c9SSumit Garg 12, /* Cluster 6 */ \ 490eb275c9SSumit Garg 30, /* Cluster 7 */ \ 500eb275c9SSumit Garg 14, /* Cluster 8 */ \ 510eb275c9SSumit Garg 32, /* Cluster 9 */ \ 520eb275c9SSumit Garg 15, /* Cluster 10 */ \ 530eb275c9SSumit Garg 33 /* Cluster 11 */ 540eb275c9SSumit Garg 5567b40070SSumit Garg /* UART related constants */ 5667b40070SSumit Garg #define PLAT_SQ_BOOT_UART_BASE 0x2A400000 5767b40070SSumit Garg #define PLAT_SQ_BOOT_UART_CLK_IN_HZ 62500000 5867b40070SSumit Garg #define SQ_CONSOLE_BAUDRATE 115200 5967b40070SSumit Garg 605931fdacSSumit Garg #define SQ_SYS_CNTCTL_BASE 0x2a430000 615931fdacSSumit Garg 625931fdacSSumit Garg #define SQ_SYS_TIMCTL_BASE 0x2a810000 635931fdacSSumit Garg #define PLAT_SQ_NSTIMER_FRAME_ID 0 645931fdacSSumit Garg 65cfe19f85SArd Biesheuvel #define DRAMINFO_BASE 0x2E00FFC0 66cfe19f85SArd Biesheuvel 6705377100SSumit Garg #define PLAT_SQ_MHU_BASE 0x45000000 6805377100SSumit Garg 69b7ad0444SSumit Garg #define PLAT_SQ_SCP_COM_SHARED_MEM_BASE 0x45400000 70b7ad0444SSumit Garg #define SCPI_CMD_GET_DRAMINFO 0x1 71b7ad0444SSumit Garg 7285427debSSumit Garg #define SQ_BOOT_CFG_ADDR 0x45410000 7385427debSSumit Garg #define PLAT_SQ_PRIMARY_CPU_SHIFT 8 7485427debSSumit Garg #define PLAT_SQ_PRIMARY_CPU_BIT_WIDTH 6 7585427debSSumit Garg 76b529799fSSumit Garg #define PLAT_SQ_GICD_BASE 0x30000000 77b529799fSSumit Garg #define PLAT_SQ_GICR_BASE 0x30400000 78b529799fSSumit Garg 79*753701ccSSumit Garg #define PLAT_SQ_GPIO_BASE 0x51000000 80*753701ccSSumit Garg 81c35d59a3SSumit Garg #endif /* __PLATFORM_DEF_H__ */ 82