1b67d2029SMasahisa Kojima /* 2b67d2029SMasahisa Kojima * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3b67d2029SMasahisa Kojima * 4b67d2029SMasahisa Kojima * SPDX-License-Identifier: BSD-3-Clause 5b67d2029SMasahisa Kojima */ 6b67d2029SMasahisa Kojima 7b67d2029SMasahisa Kojima #include <assert.h> 8b67d2029SMasahisa Kojima #include <string.h> 9b67d2029SMasahisa Kojima 10b67d2029SMasahisa Kojima #include <arch_helpers.h> 11b67d2029SMasahisa Kojima #include <common/debug.h> 12b67d2029SMasahisa Kojima #include <drivers/arm/css/css_mhu_doorbell.h> 13b67d2029SMasahisa Kojima #include <drivers/arm/css/css_scp.h> 14b67d2029SMasahisa Kojima #include <drivers/arm/css/scmi.h> 15b67d2029SMasahisa Kojima #include <plat/arm/css/common/css_pm.h> 16b67d2029SMasahisa Kojima #include <plat/common/platform.h> 17b67d2029SMasahisa Kojima #include <platform_def.h> 18b67d2029SMasahisa Kojima 19b67d2029SMasahisa Kojima #include <scmi_sq.h> 20b67d2029SMasahisa Kojima #include <sq_common.h> 21b67d2029SMasahisa Kojima 22b67d2029SMasahisa Kojima /* 23b67d2029SMasahisa Kojima * This file implements the SCP helper functions using SCMI protocol. 24b67d2029SMasahisa Kojima */ 25b67d2029SMasahisa Kojima 26b67d2029SMasahisa Kojima DEFINE_BAKERY_LOCK(sq_scmi_lock); 27b67d2029SMasahisa Kojima #define SQ_SCMI_LOCK_GET_INSTANCE (&sq_scmi_lock) 28b67d2029SMasahisa Kojima 29b67d2029SMasahisa Kojima #define SQ_SCMI_PAYLOAD_BASE PLAT_SQ_SCP_COM_SHARED_MEM_BASE 30b67d2029SMasahisa Kojima #define MHU_CPU_INTR_S_SET_OFFSET 0x308 31b67d2029SMasahisa Kojima 32b67d2029SMasahisa Kojima const uint32_t sq_core_pos_to_scmi_dmn_id_map[PLATFORM_CORE_COUNT] = { 33b67d2029SMasahisa Kojima 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 34b67d2029SMasahisa Kojima 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 35b67d2029SMasahisa Kojima }; 36b67d2029SMasahisa Kojima 37b67d2029SMasahisa Kojima static scmi_channel_plat_info_t sq_scmi_plat_info = { 38b67d2029SMasahisa Kojima .scmi_mbx_mem = SQ_SCMI_PAYLOAD_BASE, 39b67d2029SMasahisa Kojima .db_reg_addr = PLAT_SQ_MHU_BASE + MHU_CPU_INTR_S_SET_OFFSET, 40b67d2029SMasahisa Kojima .db_preserve_mask = 0xfffffffe, 41b67d2029SMasahisa Kojima .db_modify_mask = 0x1, 42b67d2029SMasahisa Kojima .ring_doorbell = &mhu_ring_doorbell, 43b67d2029SMasahisa Kojima }; 44b67d2029SMasahisa Kojima 45b67d2029SMasahisa Kojima /* 46b67d2029SMasahisa Kojima * SCMI power state parameter bit field encoding for SynQuacer platform. 47b67d2029SMasahisa Kojima * 48b67d2029SMasahisa Kojima * 31 20 19 16 15 12 11 8 7 4 3 0 49b67d2029SMasahisa Kojima * +-------------------------------------------------------------+ 50b67d2029SMasahisa Kojima * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 51b67d2029SMasahisa Kojima * | | | state | state | state | state | 52b67d2029SMasahisa Kojima * +-------------------------------------------------------------+ 53b67d2029SMasahisa Kojima * 54b67d2029SMasahisa Kojima * `Max level` encodes the highest level that has a valid power state 55b67d2029SMasahisa Kojima * encoded in the power state. 56b67d2029SMasahisa Kojima */ 57b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 58b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 59b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 60b67d2029SMasahisa Kojima ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 61b67d2029SMasahisa Kojima #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 62b67d2029SMasahisa Kojima (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 63b67d2029SMasahisa Kojima << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 64b67d2029SMasahisa Kojima #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 65b67d2029SMasahisa Kojima (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 66b67d2029SMasahisa Kojima & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 67b67d2029SMasahisa Kojima 68b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_LVL_WIDTH 4 69b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_LVL_MASK \ 70b67d2029SMasahisa Kojima ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 71b67d2029SMasahisa Kojima #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 72b67d2029SMasahisa Kojima (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 73b67d2029SMasahisa Kojima << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 74b67d2029SMasahisa Kojima #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 75b67d2029SMasahisa Kojima (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 76b67d2029SMasahisa Kojima SCMI_PWR_STATE_LVL_MASK) 77b67d2029SMasahisa Kojima 78b67d2029SMasahisa Kojima /* 79b67d2029SMasahisa Kojima * The SCMI power state enumeration for a power domain level 80b67d2029SMasahisa Kojima */ 81b67d2029SMasahisa Kojima typedef enum { 82b67d2029SMasahisa Kojima scmi_power_state_off = 0, 83b67d2029SMasahisa Kojima scmi_power_state_on = 1, 84b67d2029SMasahisa Kojima scmi_power_state_sleep = 2, 85b67d2029SMasahisa Kojima } scmi_power_state_t; 86b67d2029SMasahisa Kojima 87b67d2029SMasahisa Kojima /* 88b67d2029SMasahisa Kojima * The global handle for invoking the SCMI driver APIs after the driver 89b67d2029SMasahisa Kojima * has been initialized. 90b67d2029SMasahisa Kojima */ 91b67d2029SMasahisa Kojima static void *sq_scmi_handle; 92b67d2029SMasahisa Kojima 93b67d2029SMasahisa Kojima /* The SCMI channel global object */ 94b67d2029SMasahisa Kojima static scmi_channel_t channel; 95b67d2029SMasahisa Kojima 96b67d2029SMasahisa Kojima /* 97b67d2029SMasahisa Kojima * Helper function to turn off a CPU power domain and 98b67d2029SMasahisa Kojima * its parent power domains if applicable. 99b67d2029SMasahisa Kojima */ 100b67d2029SMasahisa Kojima void sq_scmi_off(const struct psci_power_state *target_state) 101b67d2029SMasahisa Kojima { 102b67d2029SMasahisa Kojima int lvl = 0, ret; 103b67d2029SMasahisa Kojima uint32_t scmi_pwr_state = 0; 104b67d2029SMasahisa Kojima 105b67d2029SMasahisa Kojima /* At-least the CPU level should be specified to be OFF */ 106b67d2029SMasahisa Kojima assert(target_state->pwr_domain_state[SQ_PWR_LVL0] == 107b67d2029SMasahisa Kojima SQ_LOCAL_STATE_OFF); 108b67d2029SMasahisa Kojima 109b67d2029SMasahisa Kojima for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 110b67d2029SMasahisa Kojima if (target_state->pwr_domain_state[lvl] == SQ_LOCAL_STATE_RUN) 111b67d2029SMasahisa Kojima break; 112b67d2029SMasahisa Kojima 113b67d2029SMasahisa Kojima assert(target_state->pwr_domain_state[lvl] == 114b67d2029SMasahisa Kojima SQ_LOCAL_STATE_OFF); 115b67d2029SMasahisa Kojima SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 116b67d2029SMasahisa Kojima scmi_power_state_off); 117b67d2029SMasahisa Kojima } 118b67d2029SMasahisa Kojima 119b67d2029SMasahisa Kojima SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 120b67d2029SMasahisa Kojima 121b67d2029SMasahisa Kojima ret = scmi_pwr_state_set(sq_scmi_handle, 122b67d2029SMasahisa Kojima sq_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()], 123b67d2029SMasahisa Kojima scmi_pwr_state); 124b67d2029SMasahisa Kojima 125b67d2029SMasahisa Kojima if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 126b67d2029SMasahisa Kojima ERROR("SCMI set power state command return 0x%x unexpected\n", 127b67d2029SMasahisa Kojima ret); 128b67d2029SMasahisa Kojima panic(); 129b67d2029SMasahisa Kojima } 130b67d2029SMasahisa Kojima } 131b67d2029SMasahisa Kojima 132b67d2029SMasahisa Kojima /* 133b67d2029SMasahisa Kojima * Helper function to turn ON a CPU power domain and 134b67d2029SMasahisa Kojima *its parent power domains if applicable. 135b67d2029SMasahisa Kojima */ 136b67d2029SMasahisa Kojima void sq_scmi_on(u_register_t mpidr) 137b67d2029SMasahisa Kojima { 138b67d2029SMasahisa Kojima int lvl = 0, ret, core_pos; 139b67d2029SMasahisa Kojima uint32_t scmi_pwr_state = 0; 140b67d2029SMasahisa Kojima 141b67d2029SMasahisa Kojima for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 142b67d2029SMasahisa Kojima SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 143b67d2029SMasahisa Kojima scmi_power_state_on); 144b67d2029SMasahisa Kojima 145b67d2029SMasahisa Kojima SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 146b67d2029SMasahisa Kojima 147b67d2029SMasahisa Kojima core_pos = plat_core_pos_by_mpidr(mpidr); 148b67d2029SMasahisa Kojima assert(core_pos >= 0 && core_pos < PLATFORM_CORE_COUNT); 149b67d2029SMasahisa Kojima 150b67d2029SMasahisa Kojima ret = scmi_pwr_state_set(sq_scmi_handle, 151b67d2029SMasahisa Kojima sq_core_pos_to_scmi_dmn_id_map[core_pos], 152b67d2029SMasahisa Kojima scmi_pwr_state); 153b67d2029SMasahisa Kojima 154b67d2029SMasahisa Kojima if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 155b67d2029SMasahisa Kojima ERROR("SCMI set power state command return 0x%x unexpected\n", 156b67d2029SMasahisa Kojima ret); 157b67d2029SMasahisa Kojima panic(); 158b67d2029SMasahisa Kojima } 159b67d2029SMasahisa Kojima } 160b67d2029SMasahisa Kojima 161b67d2029SMasahisa Kojima void __dead2 sq_scmi_system_off(int state) 162b67d2029SMasahisa Kojima { 163b67d2029SMasahisa Kojima int ret; 164b67d2029SMasahisa Kojima 165b67d2029SMasahisa Kojima /* 166b67d2029SMasahisa Kojima * Disable GIC CPU interface to prevent pending interrupt from waking 167b67d2029SMasahisa Kojima * up the AP from WFI. 168b67d2029SMasahisa Kojima */ 169b67d2029SMasahisa Kojima sq_gic_cpuif_disable(); 170b67d2029SMasahisa Kojima 171b67d2029SMasahisa Kojima /* 172b67d2029SMasahisa Kojima * Issue SCMI command. First issue a graceful 173b67d2029SMasahisa Kojima * request and if that fails force the request. 174b67d2029SMasahisa Kojima */ 175b67d2029SMasahisa Kojima ret = scmi_sys_pwr_state_set(sq_scmi_handle, 176b67d2029SMasahisa Kojima SCMI_SYS_PWR_FORCEFUL_REQ, 177b67d2029SMasahisa Kojima state); 178b67d2029SMasahisa Kojima 179b67d2029SMasahisa Kojima if (ret != SCMI_E_SUCCESS) { 180b67d2029SMasahisa Kojima ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 181b67d2029SMasahisa Kojima state, ret); 182b67d2029SMasahisa Kojima panic(); 183b67d2029SMasahisa Kojima } 184b67d2029SMasahisa Kojima wfi(); 185b67d2029SMasahisa Kojima ERROR("SCMI set power state: operation not handled.\n"); 186b67d2029SMasahisa Kojima panic(); 187b67d2029SMasahisa Kojima } 188b67d2029SMasahisa Kojima 189b67d2029SMasahisa Kojima /* 190b67d2029SMasahisa Kojima * Helper function to reset the system via SCMI. 191b67d2029SMasahisa Kojima */ 192*e01acbe9SMasahisa Kojima void __dead2 sq_scmi_sys_shutdown(void) 193*e01acbe9SMasahisa Kojima { 194*e01acbe9SMasahisa Kojima sq_scmi_system_off(SCMI_SYS_PWR_SHUTDOWN); 195*e01acbe9SMasahisa Kojima } 196*e01acbe9SMasahisa Kojima 197b67d2029SMasahisa Kojima void __dead2 sq_scmi_sys_reboot(void) 198b67d2029SMasahisa Kojima { 199b67d2029SMasahisa Kojima sq_scmi_system_off(SCMI_SYS_PWR_COLD_RESET); 200b67d2029SMasahisa Kojima } 201b67d2029SMasahisa Kojima 202b67d2029SMasahisa Kojima static int scmi_ap_core_init(scmi_channel_t *ch) 203b67d2029SMasahisa Kojima { 204b67d2029SMasahisa Kojima #if PROGRAMMABLE_RESET_ADDRESS 205b67d2029SMasahisa Kojima uint32_t version; 206b67d2029SMasahisa Kojima int ret; 207b67d2029SMasahisa Kojima 208b67d2029SMasahisa Kojima ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 209b67d2029SMasahisa Kojima if (ret != SCMI_E_SUCCESS) { 210b67d2029SMasahisa Kojima WARN("SCMI AP core protocol version message failed\n"); 211b67d2029SMasahisa Kojima return -1; 212b67d2029SMasahisa Kojima } 213b67d2029SMasahisa Kojima 214b67d2029SMasahisa Kojima if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 215b67d2029SMasahisa Kojima WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 216b67d2029SMasahisa Kojima version, SCMI_AP_CORE_PROTO_VER); 217b67d2029SMasahisa Kojima return -1; 218b67d2029SMasahisa Kojima } 219b67d2029SMasahisa Kojima INFO("SCMI AP core protocol version 0x%x detected\n", version); 220b67d2029SMasahisa Kojima #endif 221b67d2029SMasahisa Kojima return 0; 222b67d2029SMasahisa Kojima } 223b67d2029SMasahisa Kojima 224b67d2029SMasahisa Kojima void __init plat_sq_pwrc_setup(void) 225b67d2029SMasahisa Kojima { 226b67d2029SMasahisa Kojima channel.info = &sq_scmi_plat_info; 227b67d2029SMasahisa Kojima channel.lock = SQ_SCMI_LOCK_GET_INSTANCE; 228b67d2029SMasahisa Kojima sq_scmi_handle = scmi_init(&channel); 229b67d2029SMasahisa Kojima if (sq_scmi_handle == NULL) { 230b67d2029SMasahisa Kojima ERROR("SCMI Initialization failed\n"); 231b67d2029SMasahisa Kojima panic(); 232b67d2029SMasahisa Kojima } 233b67d2029SMasahisa Kojima if (scmi_ap_core_init(&channel) < 0) { 234b67d2029SMasahisa Kojima ERROR("SCMI AP core protocol initialization failed\n"); 235b67d2029SMasahisa Kojima panic(); 236b67d2029SMasahisa Kojima } 237b67d2029SMasahisa Kojima } 238b67d2029SMasahisa Kojima 239b67d2029SMasahisa Kojima uint32_t sq_scmi_get_draminfo(struct draminfo *info) 240b67d2029SMasahisa Kojima { 241b67d2029SMasahisa Kojima scmi_get_draminfo(sq_scmi_handle, info); 242b67d2029SMasahisa Kojima 243b67d2029SMasahisa Kojima return 0; 244b67d2029SMasahisa Kojima } 245