xref: /rk3399_ARM-atf/plat/socionext/synquacer/drivers/scp/sq_scmi.c (revision b67d20297fd67d29931283c6a01e4aab7898d570)
1*b67d2029SMasahisa Kojima /*
2*b67d2029SMasahisa Kojima  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*b67d2029SMasahisa Kojima  *
4*b67d2029SMasahisa Kojima  * SPDX-License-Identifier: BSD-3-Clause
5*b67d2029SMasahisa Kojima  */
6*b67d2029SMasahisa Kojima 
7*b67d2029SMasahisa Kojima #include <assert.h>
8*b67d2029SMasahisa Kojima #include <string.h>
9*b67d2029SMasahisa Kojima 
10*b67d2029SMasahisa Kojima #include <arch_helpers.h>
11*b67d2029SMasahisa Kojima #include <common/debug.h>
12*b67d2029SMasahisa Kojima #include <drivers/arm/css/css_mhu_doorbell.h>
13*b67d2029SMasahisa Kojima #include <drivers/arm/css/css_scp.h>
14*b67d2029SMasahisa Kojima #include <drivers/arm/css/scmi.h>
15*b67d2029SMasahisa Kojima #include <plat/arm/css/common/css_pm.h>
16*b67d2029SMasahisa Kojima #include <plat/common/platform.h>
17*b67d2029SMasahisa Kojima #include <platform_def.h>
18*b67d2029SMasahisa Kojima 
19*b67d2029SMasahisa Kojima #include <scmi_sq.h>
20*b67d2029SMasahisa Kojima #include <sq_common.h>
21*b67d2029SMasahisa Kojima 
22*b67d2029SMasahisa Kojima /*
23*b67d2029SMasahisa Kojima  * This file implements the SCP helper functions using SCMI protocol.
24*b67d2029SMasahisa Kojima  */
25*b67d2029SMasahisa Kojima 
26*b67d2029SMasahisa Kojima DEFINE_BAKERY_LOCK(sq_scmi_lock);
27*b67d2029SMasahisa Kojima #define SQ_SCMI_LOCK_GET_INSTANCE	(&sq_scmi_lock)
28*b67d2029SMasahisa Kojima 
29*b67d2029SMasahisa Kojima #define SQ_SCMI_PAYLOAD_BASE		PLAT_SQ_SCP_COM_SHARED_MEM_BASE
30*b67d2029SMasahisa Kojima #define MHU_CPU_INTR_S_SET_OFFSET	0x308
31*b67d2029SMasahisa Kojima 
32*b67d2029SMasahisa Kojima const uint32_t sq_core_pos_to_scmi_dmn_id_map[PLATFORM_CORE_COUNT] = {
33*b67d2029SMasahisa Kojima 	0,   1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11,
34*b67d2029SMasahisa Kojima 	12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23
35*b67d2029SMasahisa Kojima };
36*b67d2029SMasahisa Kojima 
37*b67d2029SMasahisa Kojima static scmi_channel_plat_info_t sq_scmi_plat_info = {
38*b67d2029SMasahisa Kojima 		.scmi_mbx_mem = SQ_SCMI_PAYLOAD_BASE,
39*b67d2029SMasahisa Kojima 		.db_reg_addr = PLAT_SQ_MHU_BASE + MHU_CPU_INTR_S_SET_OFFSET,
40*b67d2029SMasahisa Kojima 		.db_preserve_mask = 0xfffffffe,
41*b67d2029SMasahisa Kojima 		.db_modify_mask = 0x1,
42*b67d2029SMasahisa Kojima 		.ring_doorbell = &mhu_ring_doorbell,
43*b67d2029SMasahisa Kojima };
44*b67d2029SMasahisa Kojima 
45*b67d2029SMasahisa Kojima /*
46*b67d2029SMasahisa Kojima  * SCMI power state parameter bit field encoding for SynQuacer platform.
47*b67d2029SMasahisa Kojima  *
48*b67d2029SMasahisa Kojima  * 31  20 19       16 15      12 11       8 7        4 3         0
49*b67d2029SMasahisa Kojima  * +-------------------------------------------------------------+
50*b67d2029SMasahisa Kojima  * | SBZ | Max level |  Level 3 |  Level 2 |  Level 1 |  Level 0 |
51*b67d2029SMasahisa Kojima  * |     |           |   state  |   state  |   state  |   state  |
52*b67d2029SMasahisa Kojima  * +-------------------------------------------------------------+
53*b67d2029SMasahisa Kojima  *
54*b67d2029SMasahisa Kojima  * `Max level` encodes the highest level that has a valid power state
55*b67d2029SMasahisa Kojima  * encoded in the power state.
56*b67d2029SMasahisa Kojima  */
57*b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT	16
58*b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH	4
59*b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK		\
60*b67d2029SMasahisa Kojima 				((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1)
61*b67d2029SMasahisa Kojima #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level)		\
62*b67d2029SMasahisa Kojima 		(_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\
63*b67d2029SMasahisa Kojima 				<< SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT
64*b67d2029SMasahisa Kojima #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state)		\
65*b67d2029SMasahisa Kojima 		(((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT)	\
66*b67d2029SMasahisa Kojima 				& SCMI_PWR_STATE_MAX_PWR_LVL_MASK)
67*b67d2029SMasahisa Kojima 
68*b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_LVL_WIDTH		4
69*b67d2029SMasahisa Kojima #define SCMI_PWR_STATE_LVL_MASK			\
70*b67d2029SMasahisa Kojima 				((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1)
71*b67d2029SMasahisa Kojima #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state)		\
72*b67d2029SMasahisa Kojima 		(_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK)	\
73*b67d2029SMasahisa Kojima 				<< (SCMI_PWR_STATE_LVL_WIDTH * (_level))
74*b67d2029SMasahisa Kojima #define SCMI_GET_PWR_STATE_LVL(_power_state, _level)		\
75*b67d2029SMasahisa Kojima 		(((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) &	\
76*b67d2029SMasahisa Kojima 				SCMI_PWR_STATE_LVL_MASK)
77*b67d2029SMasahisa Kojima 
78*b67d2029SMasahisa Kojima /*
79*b67d2029SMasahisa Kojima  * The SCMI power state enumeration for a power domain level
80*b67d2029SMasahisa Kojima  */
81*b67d2029SMasahisa Kojima typedef enum {
82*b67d2029SMasahisa Kojima 	scmi_power_state_off = 0,
83*b67d2029SMasahisa Kojima 	scmi_power_state_on = 1,
84*b67d2029SMasahisa Kojima 	scmi_power_state_sleep = 2,
85*b67d2029SMasahisa Kojima } scmi_power_state_t;
86*b67d2029SMasahisa Kojima 
87*b67d2029SMasahisa Kojima /*
88*b67d2029SMasahisa Kojima  * The global handle for invoking the SCMI driver APIs after the driver
89*b67d2029SMasahisa Kojima  * has been initialized.
90*b67d2029SMasahisa Kojima  */
91*b67d2029SMasahisa Kojima static void *sq_scmi_handle;
92*b67d2029SMasahisa Kojima 
93*b67d2029SMasahisa Kojima /* The SCMI channel global object */
94*b67d2029SMasahisa Kojima static scmi_channel_t channel;
95*b67d2029SMasahisa Kojima 
96*b67d2029SMasahisa Kojima /*
97*b67d2029SMasahisa Kojima  * Helper function to turn off a CPU power domain and
98*b67d2029SMasahisa Kojima  * its parent power domains if applicable.
99*b67d2029SMasahisa Kojima  */
100*b67d2029SMasahisa Kojima void sq_scmi_off(const struct psci_power_state *target_state)
101*b67d2029SMasahisa Kojima {
102*b67d2029SMasahisa Kojima 	int lvl = 0, ret;
103*b67d2029SMasahisa Kojima 	uint32_t scmi_pwr_state = 0;
104*b67d2029SMasahisa Kojima 
105*b67d2029SMasahisa Kojima 	/* At-least the CPU level should be specified to be OFF */
106*b67d2029SMasahisa Kojima 	assert(target_state->pwr_domain_state[SQ_PWR_LVL0] ==
107*b67d2029SMasahisa Kojima 							SQ_LOCAL_STATE_OFF);
108*b67d2029SMasahisa Kojima 
109*b67d2029SMasahisa Kojima 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
110*b67d2029SMasahisa Kojima 		if (target_state->pwr_domain_state[lvl] == SQ_LOCAL_STATE_RUN)
111*b67d2029SMasahisa Kojima 			break;
112*b67d2029SMasahisa Kojima 
113*b67d2029SMasahisa Kojima 		assert(target_state->pwr_domain_state[lvl] ==
114*b67d2029SMasahisa Kojima 							SQ_LOCAL_STATE_OFF);
115*b67d2029SMasahisa Kojima 		SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl,
116*b67d2029SMasahisa Kojima 				scmi_power_state_off);
117*b67d2029SMasahisa Kojima 	}
118*b67d2029SMasahisa Kojima 
119*b67d2029SMasahisa Kojima 	SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1);
120*b67d2029SMasahisa Kojima 
121*b67d2029SMasahisa Kojima 	ret = scmi_pwr_state_set(sq_scmi_handle,
122*b67d2029SMasahisa Kojima 		sq_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()],
123*b67d2029SMasahisa Kojima 		scmi_pwr_state);
124*b67d2029SMasahisa Kojima 
125*b67d2029SMasahisa Kojima 	if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) {
126*b67d2029SMasahisa Kojima 		ERROR("SCMI set power state command return 0x%x unexpected\n",
127*b67d2029SMasahisa Kojima 				ret);
128*b67d2029SMasahisa Kojima 		panic();
129*b67d2029SMasahisa Kojima 	}
130*b67d2029SMasahisa Kojima }
131*b67d2029SMasahisa Kojima 
132*b67d2029SMasahisa Kojima /*
133*b67d2029SMasahisa Kojima  * Helper function to turn ON a CPU power domain and
134*b67d2029SMasahisa Kojima  *its parent power domains if applicable.
135*b67d2029SMasahisa Kojima  */
136*b67d2029SMasahisa Kojima void sq_scmi_on(u_register_t mpidr)
137*b67d2029SMasahisa Kojima {
138*b67d2029SMasahisa Kojima 	int lvl = 0, ret, core_pos;
139*b67d2029SMasahisa Kojima 	uint32_t scmi_pwr_state = 0;
140*b67d2029SMasahisa Kojima 
141*b67d2029SMasahisa Kojima 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
142*b67d2029SMasahisa Kojima 		SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl,
143*b67d2029SMasahisa Kojima 				scmi_power_state_on);
144*b67d2029SMasahisa Kojima 
145*b67d2029SMasahisa Kojima 	SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1);
146*b67d2029SMasahisa Kojima 
147*b67d2029SMasahisa Kojima 	core_pos = plat_core_pos_by_mpidr(mpidr);
148*b67d2029SMasahisa Kojima 	assert(core_pos >= 0 && core_pos < PLATFORM_CORE_COUNT);
149*b67d2029SMasahisa Kojima 
150*b67d2029SMasahisa Kojima 	ret = scmi_pwr_state_set(sq_scmi_handle,
151*b67d2029SMasahisa Kojima 		sq_core_pos_to_scmi_dmn_id_map[core_pos],
152*b67d2029SMasahisa Kojima 		scmi_pwr_state);
153*b67d2029SMasahisa Kojima 
154*b67d2029SMasahisa Kojima 	if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) {
155*b67d2029SMasahisa Kojima 		ERROR("SCMI set power state command return 0x%x unexpected\n",
156*b67d2029SMasahisa Kojima 				ret);
157*b67d2029SMasahisa Kojima 		panic();
158*b67d2029SMasahisa Kojima 	}
159*b67d2029SMasahisa Kojima }
160*b67d2029SMasahisa Kojima 
161*b67d2029SMasahisa Kojima void __dead2 sq_scmi_system_off(int state)
162*b67d2029SMasahisa Kojima {
163*b67d2029SMasahisa Kojima 	int ret;
164*b67d2029SMasahisa Kojima 
165*b67d2029SMasahisa Kojima 	/*
166*b67d2029SMasahisa Kojima 	 * Disable GIC CPU interface to prevent pending interrupt from waking
167*b67d2029SMasahisa Kojima 	 * up the AP from WFI.
168*b67d2029SMasahisa Kojima 	 */
169*b67d2029SMasahisa Kojima 	sq_gic_cpuif_disable();
170*b67d2029SMasahisa Kojima 
171*b67d2029SMasahisa Kojima 	/*
172*b67d2029SMasahisa Kojima 	 * Issue SCMI command. First issue a graceful
173*b67d2029SMasahisa Kojima 	 * request and if that fails force the request.
174*b67d2029SMasahisa Kojima 	 */
175*b67d2029SMasahisa Kojima 	ret = scmi_sys_pwr_state_set(sq_scmi_handle,
176*b67d2029SMasahisa Kojima 			SCMI_SYS_PWR_FORCEFUL_REQ,
177*b67d2029SMasahisa Kojima 			state);
178*b67d2029SMasahisa Kojima 
179*b67d2029SMasahisa Kojima 	if (ret != SCMI_E_SUCCESS) {
180*b67d2029SMasahisa Kojima 		ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n",
181*b67d2029SMasahisa Kojima 			state, ret);
182*b67d2029SMasahisa Kojima 		panic();
183*b67d2029SMasahisa Kojima 	}
184*b67d2029SMasahisa Kojima 	wfi();
185*b67d2029SMasahisa Kojima 	ERROR("SCMI set power state: operation not handled.\n");
186*b67d2029SMasahisa Kojima 	panic();
187*b67d2029SMasahisa Kojima }
188*b67d2029SMasahisa Kojima 
189*b67d2029SMasahisa Kojima /*
190*b67d2029SMasahisa Kojima  * Helper function to reset the system via SCMI.
191*b67d2029SMasahisa Kojima  */
192*b67d2029SMasahisa Kojima void __dead2 sq_scmi_sys_reboot(void)
193*b67d2029SMasahisa Kojima {
194*b67d2029SMasahisa Kojima 	sq_scmi_system_off(SCMI_SYS_PWR_COLD_RESET);
195*b67d2029SMasahisa Kojima }
196*b67d2029SMasahisa Kojima 
197*b67d2029SMasahisa Kojima static int scmi_ap_core_init(scmi_channel_t *ch)
198*b67d2029SMasahisa Kojima {
199*b67d2029SMasahisa Kojima #if PROGRAMMABLE_RESET_ADDRESS
200*b67d2029SMasahisa Kojima 	uint32_t version;
201*b67d2029SMasahisa Kojima 	int ret;
202*b67d2029SMasahisa Kojima 
203*b67d2029SMasahisa Kojima 	ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version);
204*b67d2029SMasahisa Kojima 	if (ret != SCMI_E_SUCCESS) {
205*b67d2029SMasahisa Kojima 		WARN("SCMI AP core protocol version message failed\n");
206*b67d2029SMasahisa Kojima 		return -1;
207*b67d2029SMasahisa Kojima 	}
208*b67d2029SMasahisa Kojima 
209*b67d2029SMasahisa Kojima 	if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) {
210*b67d2029SMasahisa Kojima 		WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n",
211*b67d2029SMasahisa Kojima 						version, SCMI_AP_CORE_PROTO_VER);
212*b67d2029SMasahisa Kojima 		return -1;
213*b67d2029SMasahisa Kojima 	}
214*b67d2029SMasahisa Kojima 	INFO("SCMI AP core protocol version 0x%x detected\n", version);
215*b67d2029SMasahisa Kojima #endif
216*b67d2029SMasahisa Kojima 	return 0;
217*b67d2029SMasahisa Kojima }
218*b67d2029SMasahisa Kojima 
219*b67d2029SMasahisa Kojima void __init plat_sq_pwrc_setup(void)
220*b67d2029SMasahisa Kojima {
221*b67d2029SMasahisa Kojima 	channel.info = &sq_scmi_plat_info;
222*b67d2029SMasahisa Kojima 	channel.lock = SQ_SCMI_LOCK_GET_INSTANCE;
223*b67d2029SMasahisa Kojima 	sq_scmi_handle = scmi_init(&channel);
224*b67d2029SMasahisa Kojima 	if (sq_scmi_handle == NULL) {
225*b67d2029SMasahisa Kojima 		ERROR("SCMI Initialization failed\n");
226*b67d2029SMasahisa Kojima 		panic();
227*b67d2029SMasahisa Kojima 	}
228*b67d2029SMasahisa Kojima 	if (scmi_ap_core_init(&channel) < 0) {
229*b67d2029SMasahisa Kojima 		ERROR("SCMI AP core protocol initialization failed\n");
230*b67d2029SMasahisa Kojima 		panic();
231*b67d2029SMasahisa Kojima 	}
232*b67d2029SMasahisa Kojima }
233*b67d2029SMasahisa Kojima 
234*b67d2029SMasahisa Kojima uint32_t sq_scmi_get_draminfo(struct draminfo *info)
235*b67d2029SMasahisa Kojima {
236*b67d2029SMasahisa Kojima 	scmi_get_draminfo(sq_scmi_handle, info);
237*b67d2029SMasahisa Kojima 
238*b67d2029SMasahisa Kojima 	return 0;
239*b67d2029SMasahisa Kojima }
240