xref: /rk3399_ARM-atf/plat/rpi/rpi5/include/platform_def.h (revision 5318255f12f88c91846b7261ce12254fb8395557)
1*f834b64fSMario Bălănică /*
2*f834b64fSMario Bălănică  * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
3*f834b64fSMario Bălănică  * Copyright (c) 2024, Mario Bălănică <mariobalanica02@gmail.com>
4*f834b64fSMario Bălănică  *
5*f834b64fSMario Bălănică  * SPDX-License-Identifier: BSD-3-Clause
6*f834b64fSMario Bălănică  */
7*f834b64fSMario Bălănică 
8*f834b64fSMario Bălănică #ifndef PLATFORM_DEF_H
9*f834b64fSMario Bălănică #define PLATFORM_DEF_H
10*f834b64fSMario Bălănică 
11*f834b64fSMario Bălănică #include <arch.h>
12*f834b64fSMario Bălănică #include <common/tbbr/tbbr_img_def.h>
13*f834b64fSMario Bălănică #include <lib/utils_def.h>
14*f834b64fSMario Bălănică #include <plat/common/common_def.h>
15*f834b64fSMario Bălănică 
16*f834b64fSMario Bălănică #include "rpi_hw.h"
17*f834b64fSMario Bălănică 
18*f834b64fSMario Bălănică /* Special value used to verify platform parameters from BL2 to BL31 */
19*f834b64fSMario Bălănică #define RPI3_BL31_PLAT_PARAM_VAL	ULL(0x0F1E2D3C4B5A6978)
20*f834b64fSMario Bălănică 
21*f834b64fSMario Bălănică #define PLATFORM_STACK_SIZE		ULL(0x1000)
22*f834b64fSMario Bălănică 
23*f834b64fSMario Bălănică #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(4)
24*f834b64fSMario Bălănică #define PLATFORM_CLUSTER_COUNT		U(1)
25*f834b64fSMario Bălănică #define PLATFORM_CLUSTER0_CORE_COUNT	PLATFORM_MAX_CPUS_PER_CLUSTER
26*f834b64fSMario Bălănică #define PLATFORM_CORE_COUNT		PLATFORM_CLUSTER0_CORE_COUNT
27*f834b64fSMario Bălănică 
28*f834b64fSMario Bălănică #define RPI_PRIMARY_CPU			U(0)
29*f834b64fSMario Bălănică 
30*f834b64fSMario Bălănică #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL1
31*f834b64fSMario Bălănică #define PLAT_NUM_PWR_DOMAINS		(PLATFORM_CLUSTER_COUNT + \
32*f834b64fSMario Bălănică 					 PLATFORM_CORE_COUNT)
33*f834b64fSMario Bălănică 
34*f834b64fSMario Bălănică #define PLAT_MAX_RET_STATE		U(1)
35*f834b64fSMario Bălănică #define PLAT_MAX_OFF_STATE		U(2)
36*f834b64fSMario Bălănică 
37*f834b64fSMario Bălănică /* Local power state for power domains in Run state. */
38*f834b64fSMario Bălănică #define PLAT_LOCAL_STATE_RUN		U(0)
39*f834b64fSMario Bălănică /* Local power state for retention. Valid only for CPU power domains */
40*f834b64fSMario Bălănică #define PLAT_LOCAL_STATE_RET		U(1)
41*f834b64fSMario Bălănică /*
42*f834b64fSMario Bălănică  * Local power state for OFF/power-down. Valid for CPU and cluster power
43*f834b64fSMario Bălănică  * domains.
44*f834b64fSMario Bălănică  */
45*f834b64fSMario Bălănică #define PLAT_LOCAL_STATE_OFF		U(2)
46*f834b64fSMario Bălănică 
47*f834b64fSMario Bălănică /*
48*f834b64fSMario Bălănică  * Macros used to parse state information from State-ID if it is using the
49*f834b64fSMario Bălănică  * recommended encoding for State-ID.
50*f834b64fSMario Bălănică  */
51*f834b64fSMario Bălănică #define PLAT_LOCAL_PSTATE_WIDTH		U(4)
52*f834b64fSMario Bălănică #define PLAT_LOCAL_PSTATE_MASK		((U(1) << PLAT_LOCAL_PSTATE_WIDTH) - 1)
53*f834b64fSMario Bălănică 
54*f834b64fSMario Bălănică /*
55*f834b64fSMario Bălănică  * Some data must be aligned on the biggest cache line size in the platform.
56*f834b64fSMario Bălănică  * This is known only to the platform as it might have a combination of
57*f834b64fSMario Bălănică  * integrated and external caches.
58*f834b64fSMario Bălănică  */
59*f834b64fSMario Bălănică #define CACHE_WRITEBACK_SHIFT		U(6)
60*f834b64fSMario Bălănică #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
61*f834b64fSMario Bălănică 
62*f834b64fSMario Bălănică /*
63*f834b64fSMario Bălănică  * I/O registers.
64*f834b64fSMario Bălănică  */
65*f834b64fSMario Bălănică #define DEVICE0_BASE			RPI_IO_BASE
66*f834b64fSMario Bălănică #define DEVICE0_SIZE			RPI_IO_SIZE
67*f834b64fSMario Bălănică 
68*f834b64fSMario Bălănică /*
69*f834b64fSMario Bălănică  * Mailbox to control the secondary cores. All secondary cores are held in a
70*f834b64fSMario Bălănică  * wait loop in cold boot. To release them perform the following steps (plus
71*f834b64fSMario Bălănică  * any additional barriers that may be needed):
72*f834b64fSMario Bălănică  *
73*f834b64fSMario Bălănică  *     uint64_t *entrypoint = (uint64_t *)PLAT_RPI3_TM_ENTRYPOINT;
74*f834b64fSMario Bălănică  *     *entrypoint = ADDRESS_TO_JUMP_TO;
75*f834b64fSMario Bălănică  *
76*f834b64fSMario Bălănică  *     uint64_t *mbox_entry = (uint64_t *)PLAT_RPI3_TM_HOLD_BASE;
77*f834b64fSMario Bălănică  *     mbox_entry[cpu_id] = PLAT_RPI3_TM_HOLD_STATE_GO;
78*f834b64fSMario Bălănică  *
79*f834b64fSMario Bălănică  *     sev();
80*f834b64fSMario Bălănică  */
81*f834b64fSMario Bălănică /* The secure entry point to be used on warm reset by all CPUs. */
82*f834b64fSMario Bălănică #define PLAT_RPI3_TM_ENTRYPOINT		0x100
83*f834b64fSMario Bălănică #define PLAT_RPI3_TM_ENTRYPOINT_SIZE	ULL(8)
84*f834b64fSMario Bălănică 
85*f834b64fSMario Bălănică /* Hold entries for each CPU. */
86*f834b64fSMario Bălănică #define PLAT_RPI3_TM_HOLD_BASE		(PLAT_RPI3_TM_ENTRYPOINT + \
87*f834b64fSMario Bălănică 					 PLAT_RPI3_TM_ENTRYPOINT_SIZE)
88*f834b64fSMario Bălănică #define PLAT_RPI3_TM_HOLD_ENTRY_SIZE	ULL(8)
89*f834b64fSMario Bălănică #define PLAT_RPI3_TM_HOLD_SIZE		(PLAT_RPI3_TM_HOLD_ENTRY_SIZE * \
90*f834b64fSMario Bălănică 					 PLATFORM_CORE_COUNT)
91*f834b64fSMario Bălănică 
92*f834b64fSMario Bălănică #define PLAT_RPI3_TRUSTED_MAILBOX_SIZE	(PLAT_RPI3_TM_ENTRYPOINT_SIZE + \
93*f834b64fSMario Bălănică 					 PLAT_RPI3_TM_HOLD_SIZE)
94*f834b64fSMario Bălănică 
95*f834b64fSMario Bălănică #define PLAT_RPI3_TM_HOLD_STATE_WAIT	ULL(0)
96*f834b64fSMario Bălănică #define PLAT_RPI3_TM_HOLD_STATE_GO	ULL(1)
97*f834b64fSMario Bălănică #define PLAT_RPI3_TM_HOLD_STATE_BSP_OFF	ULL(2)
98*f834b64fSMario Bălănică 
99*f834b64fSMario Bălănică /*
100*f834b64fSMario Bălănică  * BL31 specific defines.
101*f834b64fSMario Bălănică  *
102*f834b64fSMario Bălănică  * Put BL31 at the top of the Trusted SRAM. BL31_BASE is calculated using the
103*f834b64fSMario Bălănică  * current BL31 debug size plus a little space for growth.
104*f834b64fSMario Bălănică  */
105*f834b64fSMario Bălănică #define PLAT_MAX_BL31_SIZE		ULL(0x80000)
106*f834b64fSMario Bălănică 
107*f834b64fSMario Bălănică #define BL31_BASE			ULL(0x1000)
108*f834b64fSMario Bălănică #define BL31_LIMIT			ULL(0x80000)
109*f834b64fSMario Bălănică #define BL31_PROGBITS_LIMIT		ULL(0x80000)
110*f834b64fSMario Bălănică 
111*f834b64fSMario Bălănică #define SEC_SRAM_ID			0
112*f834b64fSMario Bălănică #define SEC_DRAM_ID			1
113*f834b64fSMario Bălănică 
114*f834b64fSMario Bălănică /*
115*f834b64fSMario Bălănică  * Other memory-related defines.
116*f834b64fSMario Bălănică  */
117*f834b64fSMario Bălănică #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 40)
118*f834b64fSMario Bălănică #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 40)
119*f834b64fSMario Bălănică 
120*f834b64fSMario Bălănică #define MAX_MMAP_REGIONS		8
121*f834b64fSMario Bălănică #define MAX_XLAT_TABLES			4
122*f834b64fSMario Bălănică 
123*f834b64fSMario Bălănică #define MAX_IO_DEVICES			U(3)
124*f834b64fSMario Bălănică #define MAX_IO_HANDLES			U(4)
125*f834b64fSMario Bălănică 
126*f834b64fSMario Bălănică #define MAX_IO_BLOCK_DEVICES		U(1)
127*f834b64fSMario Bălănică 
128*f834b64fSMario Bălănică /*
129*f834b64fSMario Bălănică  * Serial-related constants.
130*f834b64fSMario Bălănică  */
131*f834b64fSMario Bălănică #define PLAT_RPI_PL011_UART_BASE	RPI4_PL011_UART_BASE
132*f834b64fSMario Bălănică #define PLAT_RPI_PL011_UART_CLOCK	RPI4_PL011_UART_CLOCK
133*f834b64fSMario Bălănică #define PLAT_RPI_UART_BAUDRATE		ULL(115200)
134*f834b64fSMario Bălănică #define PLAT_RPI_CRASH_UART_BASE	PLAT_RPI_PL011_UART_BASE
135*f834b64fSMario Bălănică 
136*f834b64fSMario Bălănică /*
137*f834b64fSMario Bălănică  * System counter
138*f834b64fSMario Bălănică  */
139*f834b64fSMario Bălănică #define SYS_COUNTER_FREQ_IN_TICKS	ULL(54000000)
140*f834b64fSMario Bălănică 
141*f834b64fSMario Bălănică #endif /* PLATFORM_DEF_H */
142