xref: /rk3399_ARM-atf/plat/rockchip/rk3399/rk3399_def.h (revision 6fba6e0490584036fe1210986d6db439b22cb03e)
1*6fba6e04STony Xie /*
2*6fba6e04STony Xie  * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
3*6fba6e04STony Xie  *
4*6fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
5*6fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
6*6fba6e04STony Xie  *
7*6fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
8*6fba6e04STony Xie  * list of conditions and the following disclaimer.
9*6fba6e04STony Xie  *
10*6fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
11*6fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
12*6fba6e04STony Xie  * and/or other materials provided with the distribution.
13*6fba6e04STony Xie  *
14*6fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
15*6fba6e04STony Xie  * to endorse or promote products derived from this software without specific
16*6fba6e04STony Xie  * prior written permission.
17*6fba6e04STony Xie  *
18*6fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19*6fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20*6fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21*6fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22*6fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*6fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*6fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*6fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*6fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*6fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*6fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
29*6fba6e04STony Xie  */
30*6fba6e04STony Xie 
31*6fba6e04STony Xie #ifndef __PLAT_DEF_H__
32*6fba6e04STony Xie #define __PLAT_DEF_H__
33*6fba6e04STony Xie 
34*6fba6e04STony Xie #define RK3399_PRIMARY_CPU	0x0
35*6fba6e04STony Xie 
36*6fba6e04STony Xie /* Special value used to verify platform parameters from BL2 to BL3-1 */
37*6fba6e04STony Xie #define RK_BL31_PLAT_PARAM_VAL	0x0f1e2d3c4b5a6978ULL
38*6fba6e04STony Xie 
39*6fba6e04STony Xie #define SIZE_K(n)	((n) * 1024)
40*6fba6e04STony Xie #define SIZE_M(n)	((n) * 1024 * 1024)
41*6fba6e04STony Xie 
42*6fba6e04STony Xie #define CCI500_BASE		0xffb00000
43*6fba6e04STony Xie #define CCI500_SIZE		SIZE_M(1)
44*6fba6e04STony Xie 
45*6fba6e04STony Xie #define GIC500_BASE		0xfee00000
46*6fba6e04STony Xie #define GIC500_SIZE		SIZE_M(2)
47*6fba6e04STony Xie 
48*6fba6e04STony Xie #define STIME_BASE		0xff860000
49*6fba6e04STony Xie #define STIME_SIZE		SIZE_K(64)
50*6fba6e04STony Xie 
51*6fba6e04STony Xie #define CRUS_BASE		0xff750000
52*6fba6e04STony Xie #define CRUS_SIZE			SIZE_K(128)
53*6fba6e04STony Xie 
54*6fba6e04STony Xie #define SGRF_BASE		0xff330000
55*6fba6e04STony Xie #define SGRF_SIZE			SIZE_K(64)
56*6fba6e04STony Xie 
57*6fba6e04STony Xie #define PMU_BASE			0xff310000
58*6fba6e04STony Xie #define PMU_SIZE			SIZE_K(64)
59*6fba6e04STony Xie 
60*6fba6e04STony Xie #define PMUSRAM_BASE		0xff3b0000
61*6fba6e04STony Xie #define PMUSRAM_SIZE		SIZE_K(64)
62*6fba6e04STony Xie #define PMUSRAM_RSIZE		SIZE_K(8)
63*6fba6e04STony Xie 
64*6fba6e04STony Xie /*
65*6fba6e04STony Xie  * include i2c pmu/audio, pwm0-3 rkpwm0-3 uart_dbg,mailbox scr
66*6fba6e04STony Xie  * 0xff650000 -0xff6c0000
67*6fba6e04STony Xie  */
68*6fba6e04STony Xie #define PD_BUS0_BASE		0xff650000
69*6fba6e04STony Xie #define PD_BUS0_SIZE		0x70000
70*6fba6e04STony Xie 
71*6fba6e04STony Xie #define PMUCRU_BASE		0xff750000
72*6fba6e04STony Xie #define CRU_BASE			0xff760000
73*6fba6e04STony Xie 
74*6fba6e04STony Xie #define COLD_BOOT_BASE		0xffff0000
75*6fba6e04STony Xie 
76*6fba6e04STony Xie /**************************************************************************
77*6fba6e04STony Xie  * UART related constants
78*6fba6e04STony Xie  **************************************************************************/
79*6fba6e04STony Xie #define RK3399_UART2_BASE	(0xff1a0000)
80*6fba6e04STony Xie #define RK3399_UART2_SIZE	SIZE_K(64)
81*6fba6e04STony Xie 
82*6fba6e04STony Xie #define RK3399_BAUDRATE		(1500000)
83*6fba6e04STony Xie #define RK3399_UART_CLOCK	(24000000)
84*6fba6e04STony Xie 
85*6fba6e04STony Xie /******************************************************************************
86*6fba6e04STony Xie  * System counter frequency related constants
87*6fba6e04STony Xie  ******************************************************************************/
88*6fba6e04STony Xie #define SYS_COUNTER_FREQ_IN_TICKS	24000000
89*6fba6e04STony Xie #define SYS_COUNTER_FREQ_IN_MHZ		24
90*6fba6e04STony Xie 
91*6fba6e04STony Xie /* Base rockchip_platform compatible GIC memory map */
92*6fba6e04STony Xie #define BASE_GICD_BASE		(GIC500_BASE)
93*6fba6e04STony Xie #define BASE_GICR_BASE		(GIC500_BASE + SIZE_M(1))
94*6fba6e04STony Xie 
95*6fba6e04STony Xie /*****************************************************************************
96*6fba6e04STony Xie  * CCI-400 related constants
97*6fba6e04STony Xie  ******************************************************************************/
98*6fba6e04STony Xie #define PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX	0
99*6fba6e04STony Xie #define PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX	1
100*6fba6e04STony Xie 
101*6fba6e04STony Xie /******************************************************************************
102*6fba6e04STony Xie  * cpu up status
103*6fba6e04STony Xie  ******************************************************************************/
104*6fba6e04STony Xie #define PMU_CPU_HOTPLUG		0xdeadbeaf
105*6fba6e04STony Xie #define PMU_CPU_AUTO_PWRDN	0xabcdef12
106*6fba6e04STony Xie 
107*6fba6e04STony Xie /******************************************************************************
108*6fba6e04STony Xie  * sgi, ppi
109*6fba6e04STony Xie  ******************************************************************************/
110*6fba6e04STony Xie #define ARM_IRQ_SEC_PHY_TIMER		29
111*6fba6e04STony Xie 
112*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_0		8
113*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_1		9
114*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_2		10
115*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_3		11
116*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_4		12
117*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_5		13
118*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_6		14
119*6fba6e04STony Xie #define ARM_IRQ_SEC_SGI_7		15
120*6fba6e04STony Xie /*
121*6fba6e04STony Xie  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
122*6fba6e04STony Xie  * terminology. On a GICv2 system or mode, the lists will be merged and treated
123*6fba6e04STony Xie  * as Group 0 interrupts.
124*6fba6e04STony Xie  */
125*6fba6e04STony Xie #define RK3399_G1S_IRQS			ARM_IRQ_SEC_PHY_TIMER
126*6fba6e04STony Xie #define RK3399_G0_IRQS			ARM_IRQ_SEC_SGI_6
127*6fba6e04STony Xie 
128*6fba6e04STony Xie #endif /* __PLAT_DEF_H__ */
129