xref: /rk3399_ARM-atf/plat/rockchip/rk3399/include/shared/pmu_bits.h (revision 9d068f66b15e644df4961b74b965323c20f21f14)
11830f790SXing Zheng /*
21830f790SXing Zheng  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
31830f790SXing Zheng  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
51830f790SXing Zheng  */
61830f790SXing Zheng 
7*c3cf06f1SAntonio Nino Diaz #ifndef PMU_BITS_H
8*c3cf06f1SAntonio Nino Diaz #define PMU_BITS_H
91830f790SXing Zheng 
101830f790SXing Zheng enum pmu_powerdomain_id {
111830f790SXing Zheng 	PD_CPUL0 = 0,
121830f790SXing Zheng 	PD_CPUL1,
131830f790SXing Zheng 	PD_CPUL2,
141830f790SXing Zheng 	PD_CPUL3,
151830f790SXing Zheng 	PD_CPUB0,
161830f790SXing Zheng 	PD_CPUB1,
171830f790SXing Zheng 	PD_SCUL,
181830f790SXing Zheng 	PD_SCUB,
191830f790SXing Zheng 	PD_TCPD0,
201830f790SXing Zheng 	PD_TCPD1,
211830f790SXing Zheng 	PD_CCI,
221830f790SXing Zheng 	PD_PERILP,
231830f790SXing Zheng 	PD_PERIHP,
241830f790SXing Zheng 	PD_CENTER,
251830f790SXing Zheng 	PD_VIO,
261830f790SXing Zheng 	PD_GPU,
271830f790SXing Zheng 	PD_VCODEC,
281830f790SXing Zheng 	PD_VDU,
291830f790SXing Zheng 	PD_RGA,
301830f790SXing Zheng 	PD_IEP,
311830f790SXing Zheng 	PD_VO,
321830f790SXing Zheng 	PD_ISP0 = 22,
331830f790SXing Zheng 	PD_ISP1,
341830f790SXing Zheng 	PD_HDCP,
351830f790SXing Zheng 	PD_GMAC,
361830f790SXing Zheng 	PD_EMMC,
371830f790SXing Zheng 	PD_USB3,
381830f790SXing Zheng 	PD_EDP,
391830f790SXing Zheng 	PD_GIC,
401830f790SXing Zheng 	PD_SD,
411830f790SXing Zheng 	PD_SDIOAUDIO,
421830f790SXing Zheng 	PD_END
431830f790SXing Zheng };
441830f790SXing Zheng 
451830f790SXing Zheng enum powerdomain_state {
461830f790SXing Zheng 	PMU_POWER_ON = 0,
471830f790SXing Zheng 	PMU_POWER_OFF,
481830f790SXing Zheng };
491830f790SXing Zheng 
501830f790SXing Zheng enum pmu_bus_id {
511830f790SXing Zheng 	BUS_ID_GPU = 0,
521830f790SXing Zheng 	BUS_ID_PERILP,
531830f790SXing Zheng 	BUS_ID_PERIHP,
541830f790SXing Zheng 	BUS_ID_VCODEC,
551830f790SXing Zheng 	BUS_ID_VDU,
561830f790SXing Zheng 	BUS_ID_RGA,
571830f790SXing Zheng 	BUS_ID_IEP,
581830f790SXing Zheng 	BUS_ID_VOPB,
591830f790SXing Zheng 	BUS_ID_VOPL,
601830f790SXing Zheng 	BUS_ID_ISP0,
611830f790SXing Zheng 	BUS_ID_ISP1,
621830f790SXing Zheng 	BUS_ID_HDCP,
631830f790SXing Zheng 	BUS_ID_USB3,
641830f790SXing Zheng 	BUS_ID_PERILPM0,
651830f790SXing Zheng 	BUS_ID_CENTER,
661830f790SXing Zheng 	BUS_ID_CCIM0,
671830f790SXing Zheng 	BUS_ID_CCIM1,
681830f790SXing Zheng 	BUS_ID_VIO,
691830f790SXing Zheng 	BUS_ID_MSCH0,
701830f790SXing Zheng 	BUS_ID_MSCH1,
711830f790SXing Zheng 	BUS_ID_ALIVE,
721830f790SXing Zheng 	BUS_ID_PMU,
731830f790SXing Zheng 	BUS_ID_EDP,
741830f790SXing Zheng 	BUS_ID_GMAC,
751830f790SXing Zheng 	BUS_ID_EMMC,
761830f790SXing Zheng 	BUS_ID_CENTER1,
771830f790SXing Zheng 	BUS_ID_PMUM0,
781830f790SXing Zheng 	BUS_ID_GIC,
791830f790SXing Zheng 	BUS_ID_SD,
801830f790SXing Zheng 	BUS_ID_SDIOAUDIO,
811830f790SXing Zheng };
821830f790SXing Zheng 
831830f790SXing Zheng enum pmu_bus_state {
841830f790SXing Zheng 	BUS_ACTIVE,
851830f790SXing Zheng 	BUS_IDLE,
861830f790SXing Zheng };
871830f790SXing Zheng 
881830f790SXing Zheng /* pmu_cpuapm bit */
891830f790SXing Zheng enum pmu_cores_pm_by_wfi {
901830f790SXing Zheng 	core_pm_en = 0,
911830f790SXing Zheng 	core_pm_int_wakeup_en,
921830f790SXing Zheng 	core_pm_resv,
931830f790SXing Zheng 	core_pm_sft_wakeup_en
941830f790SXing Zheng };
951830f790SXing Zheng 
961830f790SXing Zheng enum pmu_wkup_cfg0 {
971830f790SXing Zheng 	PMU_GPIO0A_POSE_WKUP_EN = 0,
981830f790SXing Zheng 	PMU_GPIO0B_POSE_WKUP_EN = 8,
991830f790SXing Zheng 	PMU_GPIO0C_POSE_WKUP_EN = 16,
1001830f790SXing Zheng 	PMU_GPIO0D_POSE_WKUP_EN = 24,
1011830f790SXing Zheng };
1021830f790SXing Zheng 
1031830f790SXing Zheng enum pmu_wkup_cfg1 {
1041830f790SXing Zheng 	PMU_GPIO0A_NEGEDGE_WKUP_EN = 0,
1051830f790SXing Zheng 	PMU_GPIO0B_NEGEDGE_WKUP_EN = 7,
1061830f790SXing Zheng 	PMU_GPIO0C_NEGEDGE_WKUP_EN = 16,
1071830f790SXing Zheng 	PMU_GPIO0D_NEGEDGE_WKUP_EN = 24,
1081830f790SXing Zheng };
1091830f790SXing Zheng 
1101830f790SXing Zheng enum pmu_wkup_cfg2 {
1111830f790SXing Zheng 	PMU_GPIO1A_POSE_WKUP_EN = 0,
1121830f790SXing Zheng 	PMU_GPIO1B_POSE_WKUP_EN = 7,
1131830f790SXing Zheng 	PMU_GPIO1C_POSE_WKUP_EN = 16,
1141830f790SXing Zheng 	PMU_GPIO1D_POSE_WKUP_EN = 24,
1151830f790SXing Zheng };
1161830f790SXing Zheng 
1171830f790SXing Zheng enum pmu_wkup_cfg3 {
1181830f790SXing Zheng 	PMU_GPIO1A_NEGEDGE_WKUP_EN = 0,
1191830f790SXing Zheng 	PMU_GPIO1B_NEGEDGE_WKUP_EN = 7,
1201830f790SXing Zheng 	PMU_GPIO1C_NEGEDGE_WKUP_EN = 16,
1211830f790SXing Zheng 	PMU_GPIO1D_NEGEDGE_WKUP_EN = 24,
1221830f790SXing Zheng };
1231830f790SXing Zheng 
1241830f790SXing Zheng /* pmu_wkup_cfg4 */
1251830f790SXing Zheng enum pmu_wkup_cfg4 {
1261830f790SXing Zheng 	PMU_CLUSTER_L_WKUP_EN = 0,
1271830f790SXing Zheng 	PMU_CLUSTER_B_WKUP_EN,
1281830f790SXing Zheng 	PMU_GPIO_WKUP_EN,
1291830f790SXing Zheng 	PMU_SDIO_WKUP_EN,
1301830f790SXing Zheng 
1311830f790SXing Zheng 	PMU_SDMMC_WKUP_EN,
1321830f790SXing Zheng 	PMU_TIMER_WKUP_EN = 6,
1331830f790SXing Zheng 	PMU_USBDEV_WKUP_EN,
1341830f790SXing Zheng 
1351830f790SXing Zheng 	PMU_SFT_WKUP_EN,
1361830f790SXing Zheng 	PMU_M0_WDT_WKUP_EN,
1371830f790SXing Zheng 	PMU_TIMEOUT_WKUP_EN,
1381830f790SXing Zheng 	PMU_PWM_WKUP_EN,
1391830f790SXing Zheng 
1401830f790SXing Zheng 	PMU_PCIE_WKUP_EN = 13,
1411830f790SXing Zheng };
1421830f790SXing Zheng 
1431830f790SXing Zheng enum pmu_pwrdn_con {
1441830f790SXing Zheng 	PMU_A53_L0_PWRDWN_EN = 0,
1451830f790SXing Zheng 	PMU_A53_L1_PWRDWN_EN,
1461830f790SXing Zheng 	PMU_A53_L2_PWRDWN_EN,
1471830f790SXing Zheng 	PMU_A53_L3_PWRDWN_EN,
1481830f790SXing Zheng 
1491830f790SXing Zheng 	PMU_A72_B0_PWRDWN_EN,
1501830f790SXing Zheng 	PMU_A72_B1_PWRDWN_EN,
1511830f790SXing Zheng 	PMU_SCU_L_PWRDWN_EN,
1521830f790SXing Zheng 	PMU_SCU_B_PWRDWN_EN,
1531830f790SXing Zheng 
1541830f790SXing Zheng 	PMU_TCPD0_PWRDWN_EN,
1551830f790SXing Zheng 	PMU_TCPD1_PWRDWN_EN,
1561830f790SXing Zheng 	PMU_CCI_PWRDWN_EN,
1571830f790SXing Zheng 	PMU_PERILP_PWRDWN_EN,
1581830f790SXing Zheng 
1591830f790SXing Zheng 	PMU_PERIHP_PWRDWN_EN,
1601830f790SXing Zheng 	PMU_CENTER_PWRDWN_EN,
1611830f790SXing Zheng 	PMU_VIO_PWRDWN_EN,
1621830f790SXing Zheng 	PMU_GPU_PWRDWN_EN,
1631830f790SXing Zheng 
1641830f790SXing Zheng 	PMU_VCODEC_PWRDWN_EN,
1651830f790SXing Zheng 	PMU_VDU_PWRDWN_EN,
1661830f790SXing Zheng 	PMU_RGA_PWRDWN_EN,
1671830f790SXing Zheng 	PMU_IEP_PWRDWN_EN,
1681830f790SXing Zheng 
1691830f790SXing Zheng 	PMU_VO_PWRDWN_EN,
1701830f790SXing Zheng 	PMU_ISP0_PWRDWN_EN = 22,
1711830f790SXing Zheng 	PMU_ISP1_PWRDWN_EN,
1721830f790SXing Zheng 
1731830f790SXing Zheng 	PMU_HDCP_PWRDWN_EN,
1741830f790SXing Zheng 	PMU_GMAC_PWRDWN_EN,
1751830f790SXing Zheng 	PMU_EMMC_PWRDWN_EN,
1761830f790SXing Zheng 	PMU_USB3_PWRDWN_EN,
1771830f790SXing Zheng 
1781830f790SXing Zheng 	PMU_EDP_PWRDWN_EN,
1791830f790SXing Zheng 	PMU_GIC_PWRDWN_EN,
1801830f790SXing Zheng 	PMU_SD_PWRDWN_EN,
1811830f790SXing Zheng 	PMU_SDIOAUDIO_PWRDWN_EN,
1821830f790SXing Zheng };
1831830f790SXing Zheng 
1841830f790SXing Zheng enum pmu_pwrdn_st {
1851830f790SXing Zheng 	PMU_A53_L0_PWRDWN_ST = 0,
1861830f790SXing Zheng 	PMU_A53_L1_PWRDWN_ST,
1871830f790SXing Zheng 	PMU_A53_L2_PWRDWN_ST,
1881830f790SXing Zheng 	PMU_A53_L3_PWRDWN_ST,
1891830f790SXing Zheng 
1901830f790SXing Zheng 	PMU_A72_B0_PWRDWN_ST,
1911830f790SXing Zheng 	PMU_A72_B1_PWRDWN_ST,
1921830f790SXing Zheng 	PMU_SCU_L_PWRDWN_ST,
1931830f790SXing Zheng 	PMU_SCU_B_PWRDWN_ST,
1941830f790SXing Zheng 
1951830f790SXing Zheng 	PMU_TCPD0_PWRDWN_ST,
1961830f790SXing Zheng 	PMU_TCPD1_PWRDWN_ST,
1971830f790SXing Zheng 	PMU_CCI_PWRDWN_ST,
1981830f790SXing Zheng 	PMU_PERILP_PWRDWN_ST,
1991830f790SXing Zheng 
2001830f790SXing Zheng 	PMU_PERIHP_PWRDWN_ST,
2011830f790SXing Zheng 	PMU_CENTER_PWRDWN_ST,
2021830f790SXing Zheng 	PMU_VIO_PWRDWN_ST,
2031830f790SXing Zheng 	PMU_GPU_PWRDWN_ST,
2041830f790SXing Zheng 
2051830f790SXing Zheng 	PMU_VCODEC_PWRDWN_ST,
2061830f790SXing Zheng 	PMU_VDU_PWRDWN_ST,
2071830f790SXing Zheng 	PMU_RGA_PWRDWN_ST,
2081830f790SXing Zheng 	PMU_IEP_PWRDWN_ST,
2091830f790SXing Zheng 
2101830f790SXing Zheng 	PMU_VO_PWRDWN_ST,
2111830f790SXing Zheng 	PMU_ISP0_PWRDWN_ST = 22,
2121830f790SXing Zheng 	PMU_ISP1_PWRDWN_ST,
2131830f790SXing Zheng 
2141830f790SXing Zheng 	PMU_HDCP_PWRDWN_ST,
2151830f790SXing Zheng 	PMU_GMAC_PWRDWN_ST,
2161830f790SXing Zheng 	PMU_EMMC_PWRDWN_ST,
2171830f790SXing Zheng 	PMU_USB3_PWRDWN_ST,
2181830f790SXing Zheng 
2191830f790SXing Zheng 	PMU_EDP_PWRDWN_ST,
2201830f790SXing Zheng 	PMU_GIC_PWRDWN_ST,
2211830f790SXing Zheng 	PMU_SD_PWRDWN_ST,
2221830f790SXing Zheng 	PMU_SDIOAUDIO_PWRDWN_ST,
2231830f790SXing Zheng 
2241830f790SXing Zheng };
2251830f790SXing Zheng 
2261830f790SXing Zheng enum pmu_pll_con {
2271830f790SXing Zheng 	PMU_PLL_PD_CFG = 0,
2281830f790SXing Zheng 	PMU_SFT_PLL_PD = 8,
2291830f790SXing Zheng };
2301830f790SXing Zheng 
2311830f790SXing Zheng enum pmu_pwermode_con {
2321830f790SXing Zheng 	PMU_PWR_MODE_EN = 0,
2331830f790SXing Zheng 	PMU_WKUP_RST_EN,
2341830f790SXing Zheng 	PMU_INPUT_CLAMP_EN,
2351830f790SXing Zheng 	PMU_OSC_DIS,
2361830f790SXing Zheng 
2371830f790SXing Zheng 	PMU_ALIVE_USE_LF,
2381830f790SXing Zheng 	PMU_PMU_USE_LF,
2391830f790SXing Zheng 	PMU_POWER_OFF_REQ_CFG,
2401830f790SXing Zheng 	PMU_CHIP_PD_EN,
2411830f790SXing Zheng 
2421830f790SXing Zheng 	PMU_PLL_PD_EN,
2431830f790SXing Zheng 	PMU_CPU0_PD_EN,
2441830f790SXing Zheng 	PMU_L2_FLUSH_EN,
2451830f790SXing Zheng 	PMU_L2_IDLE_EN,
2461830f790SXing Zheng 
2471830f790SXing Zheng 	PMU_SCU_PD_EN,
2481830f790SXing Zheng 	PMU_CCI_PD_EN,
2491830f790SXing Zheng 	PMU_PERILP_PD_EN,
2501830f790SXing Zheng 	PMU_CENTER_PD_EN,
2511830f790SXing Zheng 
2521830f790SXing Zheng 	PMU_SREF0_ENTER_EN,
2531830f790SXing Zheng 	PMU_DDRC0_GATING_EN,
2541830f790SXing Zheng 	PMU_DDRIO0_RET_EN,
2551830f790SXing Zheng 	PMU_DDRIO0_RET_DE_REQ,
2561830f790SXing Zheng 
2571830f790SXing Zheng 	PMU_SREF1_ENTER_EN,
2581830f790SXing Zheng 	PMU_DDRC1_GATING_EN,
2591830f790SXing Zheng 	PMU_DDRIO1_RET_EN,
2601830f790SXing Zheng 	PMU_DDRIO1_RET_DE_REQ,
2611830f790SXing Zheng 
2621830f790SXing Zheng 	PMU_CLK_CENTER_SRC_GATE_EN = 26,
2631830f790SXing Zheng 	PMU_CLK_PERILP_SRC_GATE_EN,
2641830f790SXing Zheng 
2651830f790SXing Zheng 	PMU_CLK_CORE_SRC_GATE_EN,
2661830f790SXing Zheng 	PMU_DDRIO_RET_HW_DE_REQ,
2671830f790SXing Zheng 	PMU_SLP_OUTPUT_CFG,
2681830f790SXing Zheng 	PMU_MAIN_CLUSTER,
2691830f790SXing Zheng };
2701830f790SXing Zheng 
2711830f790SXing Zheng enum pmu_sft_con {
2721830f790SXing Zheng 	PMU_WKUP_SFT = 0,
2731830f790SXing Zheng 	PMU_INPUT_CLAMP_CFG,
2741830f790SXing Zheng 	PMU_OSC_DIS_CFG,
2751830f790SXing Zheng 	PMU_PMU_LF_EN_CFG,
2761830f790SXing Zheng 
2771830f790SXing Zheng 	PMU_ALIVE_LF_EN_CFG,
2781830f790SXing Zheng 	PMU_24M_EN_CFG,
2791830f790SXing Zheng 	PMU_DBG_PWRUP_L0_CFG,
2801830f790SXing Zheng 	PMU_WKUP_SFT_M0,
2811830f790SXing Zheng 
2821830f790SXing Zheng 	PMU_DDRCTL0_C_SYSREQ_CFG,
2831830f790SXing Zheng 	PMU_DDR0_IO_RET_CFG,
2841830f790SXing Zheng 
2851830f790SXing Zheng 	PMU_DDRCTL1_C_SYSREQ_CFG = 12,
2861830f790SXing Zheng 	PMU_DDR1_IO_RET_CFG,
2871830f790SXing Zheng 	DBG_PWRUP_B0_CFG = 15,
2881830f790SXing Zheng 
2891830f790SXing Zheng 	DBG_NOPWERDWN_L0_EN,
2901830f790SXing Zheng 	DBG_NOPWERDWN_L1_EN,
2911830f790SXing Zheng 	DBG_NOPWERDWN_L2_EN,
2921830f790SXing Zheng 	DBG_NOPWERDWN_L3_EN,
2931830f790SXing Zheng 
2941830f790SXing Zheng 	DBG_PWRUP_REQ_L_EN = 20,
2951830f790SXing Zheng 	CLUSTER_L_CLK_SRC_GATING_CFG,
2961830f790SXing Zheng 	L2_FLUSH_REQ_CLUSTER_L,
2971830f790SXing Zheng 	ACINACTM_CLUSTER_L_CFG,
2981830f790SXing Zheng 
2991830f790SXing Zheng 	DBG_NO_PWERDWN_B0_EN,
3001830f790SXing Zheng 	DBG_NO_PWERDWN_B1_EN,
3011830f790SXing Zheng 
3021830f790SXing Zheng 	DBG_PWRUP_REQ_B_EN = 28,
3031830f790SXing Zheng 	CLUSTER_B_CLK_SRC_GATING_CFG,
3041830f790SXing Zheng 	L2_FLUSH_REQ_CLUSTER_B,
3051830f790SXing Zheng 	ACINACTM_CLUSTER_B_CFG,
3061830f790SXing Zheng };
3071830f790SXing Zheng 
3081830f790SXing Zheng enum pmu_int_con {
3091830f790SXing Zheng 	PMU_PMU_INT_EN = 0,
3101830f790SXing Zheng 	PMU_PWRMD_WKUP_INT_EN,
3111830f790SXing Zheng 	PMU_WKUP_GPIO0_NEG_INT_EN,
3121830f790SXing Zheng 	PMU_WKUP_GPIO0_POS_INT_EN,
3131830f790SXing Zheng 	PMU_WKUP_GPIO1_NEG_INT_EN,
3141830f790SXing Zheng 	PMU_WKUP_GPIO1_POS_INT_EN,
3151830f790SXing Zheng };
3161830f790SXing Zheng 
3171830f790SXing Zheng enum pmu_int_st {
3181830f790SXing Zheng 	PMU_PWRMD_WKUP_INT_ST = 1,
3191830f790SXing Zheng 	PMU_WKUP_GPIO0_NEG_INT_ST,
3201830f790SXing Zheng 	PMU_WKUP_GPIO0_POS_INT_ST,
3211830f790SXing Zheng 	PMU_WKUP_GPIO1_NEG_INT_ST,
3221830f790SXing Zheng 	PMU_WKUP_GPIO1_POS_INT_ST,
3231830f790SXing Zheng };
3241830f790SXing Zheng 
3251830f790SXing Zheng enum pmu_gpio0_pos_int_con {
3261830f790SXing Zheng 	PMU_GPIO0A_POS_INT_EN = 0,
3271830f790SXing Zheng 	PMU_GPIO0B_POS_INT_EN = 8,
3281830f790SXing Zheng 	PMU_GPIO0C_POS_INT_EN = 16,
3291830f790SXing Zheng 	PMU_GPIO0D_POS_INT_EN = 24,
3301830f790SXing Zheng };
3311830f790SXing Zheng 
3321830f790SXing Zheng enum pmu_gpio0_neg_int_con {
3331830f790SXing Zheng 	PMU_GPIO0A_NEG_INT_EN = 0,
3341830f790SXing Zheng 	PMU_GPIO0B_NEG_INT_EN = 8,
3351830f790SXing Zheng 	PMU_GPIO0C_NEG_INT_EN = 16,
3361830f790SXing Zheng 	PMU_GPIO0D_NEG_INT_EN = 24,
3371830f790SXing Zheng };
3381830f790SXing Zheng 
3391830f790SXing Zheng enum pmu_gpio1_pos_int_con {
3401830f790SXing Zheng 	PMU_GPIO1A_POS_INT_EN = 0,
3411830f790SXing Zheng 	PMU_GPIO1B_POS_INT_EN = 8,
3421830f790SXing Zheng 	PMU_GPIO1C_POS_INT_EN = 16,
3431830f790SXing Zheng 	PMU_GPIO1D_POS_INT_EN = 24,
3441830f790SXing Zheng };
3451830f790SXing Zheng 
3461830f790SXing Zheng enum pmu_gpio1_neg_int_con {
3471830f790SXing Zheng 	PMU_GPIO1A_NEG_INT_EN = 0,
3481830f790SXing Zheng 	PMU_GPIO1B_NEG_INT_EN = 8,
3491830f790SXing Zheng 	PMU_GPIO1C_NEG_INT_EN = 16,
3501830f790SXing Zheng 	PMU_GPIO1D_NEG_INT_EN = 24,
3511830f790SXing Zheng };
3521830f790SXing Zheng 
3531830f790SXing Zheng enum pmu_gpio0_pos_int_st {
3541830f790SXing Zheng 	PMU_GPIO0A_POS_INT_ST = 0,
3551830f790SXing Zheng 	PMU_GPIO0B_POS_INT_ST = 8,
3561830f790SXing Zheng 	PMU_GPIO0C_POS_INT_ST = 16,
3571830f790SXing Zheng 	PMU_GPIO0D_POS_INT_ST = 24,
3581830f790SXing Zheng };
3591830f790SXing Zheng 
3601830f790SXing Zheng enum pmu_gpio0_neg_int_st {
3611830f790SXing Zheng 	PMU_GPIO0A_NEG_INT_ST = 0,
3621830f790SXing Zheng 	PMU_GPIO0B_NEG_INT_ST = 8,
3631830f790SXing Zheng 	PMU_GPIO0C_NEG_INT_ST = 16,
3641830f790SXing Zheng 	PMU_GPIO0D_NEG_INT_ST = 24,
3651830f790SXing Zheng };
3661830f790SXing Zheng 
3671830f790SXing Zheng enum pmu_gpio1_pos_int_st {
3681830f790SXing Zheng 	PMU_GPIO1A_POS_INT_ST = 0,
3691830f790SXing Zheng 	PMU_GPIO1B_POS_INT_ST = 8,
3701830f790SXing Zheng 	PMU_GPIO1C_POS_INT_ST = 16,
3711830f790SXing Zheng 	PMU_GPIO1D_POS_INT_ST = 24,
3721830f790SXing Zheng };
3731830f790SXing Zheng 
3741830f790SXing Zheng enum pmu_gpio1_neg_int_st {
3751830f790SXing Zheng 	PMU_GPIO1A_NEG_INT_ST = 0,
3761830f790SXing Zheng 	PMU_GPIO1B_NEG_INT_ST = 8,
3771830f790SXing Zheng 	PMU_GPIO1C_NEG_INT_ST = 16,
3781830f790SXing Zheng 	PMU_GPIO1D_NEG_INT_ST = 24,
3791830f790SXing Zheng };
3801830f790SXing Zheng 
3811830f790SXing Zheng /* pmu power down configure register 0x0050 */
3821830f790SXing Zheng enum pmu_pwrdn_inten {
3831830f790SXing Zheng 	PMU_A53_L0_PWR_SWITCH_INT_EN = 0,
3841830f790SXing Zheng 	PMU_A53_L1_PWR_SWITCH_INT_EN,
3851830f790SXing Zheng 	PMU_A53_L2_PWR_SWITCH_INT_EN,
3861830f790SXing Zheng 	PMU_A53_L3_PWR_SWITCH_INT_EN,
3871830f790SXing Zheng 
3881830f790SXing Zheng 	PMU_A72_B0_PWR_SWITCH_INT_EN,
3891830f790SXing Zheng 	PMU_A72_B1_PWR_SWITCH_INT_EN,
3901830f790SXing Zheng 	PMU_SCU_L_PWR_SWITCH_INT_EN,
3911830f790SXing Zheng 	PMU_SCU_B_PWR_SWITCH_INT_EN,
3921830f790SXing Zheng 
3931830f790SXing Zheng 	PMU_TCPD0_PWR_SWITCH_INT_EN,
3941830f790SXing Zheng 	PMU_TCPD1_PWR_SWITCH_INT_EN,
3951830f790SXing Zheng 	PMU_CCI_PWR_SWITCH_INT_EN,
3961830f790SXing Zheng 	PMU_PERILP_PWR_SWITCH_INT_EN,
3971830f790SXing Zheng 
3981830f790SXing Zheng 	PMU_PERIHP_PWR_SWITCH_INT_EN,
3991830f790SXing Zheng 	PMU_CENTER_PWR_SWITCH_INT_EN,
4001830f790SXing Zheng 	PMU_VIO_PWR_SWITCH_INT_EN,
4011830f790SXing Zheng 	PMU_GPU_PWR_SWITCH_INT_EN,
4021830f790SXing Zheng 
4031830f790SXing Zheng 	PMU_VCODEC_PWR_SWITCH_INT_EN,
4041830f790SXing Zheng 	PMU_VDU_PWR_SWITCH_INT_EN,
4051830f790SXing Zheng 	PMU_RGA_PWR_SWITCH_INT_EN,
4061830f790SXing Zheng 	PMU_IEP_PWR_SWITCH_INT_EN,
4071830f790SXing Zheng 
4081830f790SXing Zheng 	PMU_VO_PWR_SWITCH_INT_EN,
4091830f790SXing Zheng 	PMU_ISP0_PWR_SWITCH_INT_EN = 22,
4101830f790SXing Zheng 	PMU_ISP1_PWR_SWITCH_INT_EN,
4111830f790SXing Zheng 
4121830f790SXing Zheng 	PMU_HDCP_PWR_SWITCH_INT_EN,
4131830f790SXing Zheng 	PMU_GMAC_PWR_SWITCH_INT_EN,
4141830f790SXing Zheng 	PMU_EMMC_PWR_SWITCH_INT_EN,
4151830f790SXing Zheng 	PMU_USB3_PWR_SWITCH_INT_EN,
4161830f790SXing Zheng 
4171830f790SXing Zheng 	PMU_EDP_PWR_SWITCH_INT_EN,
4181830f790SXing Zheng 	PMU_GIC_PWR_SWITCH_INT_EN,
4191830f790SXing Zheng 	PMU_SD_PWR_SWITCH_INT_EN,
4201830f790SXing Zheng 	PMU_SDIOAUDIO_PWR_SWITCH_INT_EN,
4211830f790SXing Zheng };
4221830f790SXing Zheng 
4231830f790SXing Zheng enum pmu_wkup_status {
4241830f790SXing Zheng 	PMU_WKUP_BY_CLSTER_L_INT = 0,
4251830f790SXing Zheng 	PMU_WKUP_BY_CLSTER_b_INT,
4261830f790SXing Zheng 	PMU_WKUP_BY_GPIO_INT,
4271830f790SXing Zheng 	PMU_WKUP_BY_SDIO_DET,
4281830f790SXing Zheng 
4291830f790SXing Zheng 	PMU_WKUP_BY_SDMMC_DET,
4301830f790SXing Zheng 	PMU_WKUP_BY_TIMER = 6,
4311830f790SXing Zheng 	PMU_WKUP_BY_USBDEV_DET,
4321830f790SXing Zheng 
4331830f790SXing Zheng 	PMU_WKUP_BY_M0_SFT,
4341830f790SXing Zheng 	PMU_WKUP_BY_M0_WDT_INT,
4351830f790SXing Zheng 	PMU_WKUP_BY_TIMEOUT,
4361830f790SXing Zheng 	PMU_WKUP_BY_PWM,
4371830f790SXing Zheng 
4381830f790SXing Zheng 	PMU_WKUP_BY_PCIE = 13,
4391830f790SXing Zheng };
4401830f790SXing Zheng 
4411830f790SXing Zheng enum pmu_bus_clr {
4421830f790SXing Zheng 	PMU_CLR_GPU = 0,
4431830f790SXing Zheng 	PMU_CLR_PERILP,
4441830f790SXing Zheng 	PMU_CLR_PERIHP,
4451830f790SXing Zheng 	PMU_CLR_VCODEC,
4461830f790SXing Zheng 
4471830f790SXing Zheng 	PMU_CLR_VDU,
4481830f790SXing Zheng 	PMU_CLR_RGA,
4491830f790SXing Zheng 	PMU_CLR_IEP,
4501830f790SXing Zheng 	PMU_CLR_VOPB,
4511830f790SXing Zheng 
4521830f790SXing Zheng 	PMU_CLR_VOPL,
4531830f790SXing Zheng 	PMU_CLR_ISP0,
4541830f790SXing Zheng 	PMU_CLR_ISP1,
4551830f790SXing Zheng 	PMU_CLR_HDCP,
4561830f790SXing Zheng 
4571830f790SXing Zheng 	PMU_CLR_USB3,
4581830f790SXing Zheng 	PMU_CLR_PERILPM0,
4591830f790SXing Zheng 	PMU_CLR_CENTER,
4601830f790SXing Zheng 	PMU_CLR_CCIM1,
4611830f790SXing Zheng 
4621830f790SXing Zheng 	PMU_CLR_CCIM0,
4631830f790SXing Zheng 	PMU_CLR_VIO,
4641830f790SXing Zheng 	PMU_CLR_MSCH0,
4651830f790SXing Zheng 	PMU_CLR_MSCH1,
4661830f790SXing Zheng 
4671830f790SXing Zheng 	PMU_CLR_ALIVE,
4681830f790SXing Zheng 	PMU_CLR_PMU,
4691830f790SXing Zheng 	PMU_CLR_EDP,
4701830f790SXing Zheng 	PMU_CLR_GMAC,
4711830f790SXing Zheng 
4721830f790SXing Zheng 	PMU_CLR_EMMC,
4731830f790SXing Zheng 	PMU_CLR_CENTER1,
4741830f790SXing Zheng 	PMU_CLR_PMUM0,
4751830f790SXing Zheng 	PMU_CLR_GIC,
4761830f790SXing Zheng 
4771830f790SXing Zheng 	PMU_CLR_SD,
4781830f790SXing Zheng 	PMU_CLR_SDIOAUDIO,
4791830f790SXing Zheng };
4801830f790SXing Zheng 
4811830f790SXing Zheng /* PMU bus idle request register */
4821830f790SXing Zheng enum pmu_bus_idle_req {
4831830f790SXing Zheng 	PMU_IDLE_REQ_GPU = 0,
4841830f790SXing Zheng 	PMU_IDLE_REQ_PERILP,
4851830f790SXing Zheng 	PMU_IDLE_REQ_PERIHP,
4861830f790SXing Zheng 	PMU_IDLE_REQ_VCODEC,
4871830f790SXing Zheng 
4881830f790SXing Zheng 	PMU_IDLE_REQ_VDU,
4891830f790SXing Zheng 	PMU_IDLE_REQ_RGA,
4901830f790SXing Zheng 	PMU_IDLE_REQ_IEP,
4911830f790SXing Zheng 	PMU_IDLE_REQ_VOPB,
4921830f790SXing Zheng 
4931830f790SXing Zheng 	PMU_IDLE_REQ_VOPL,
4941830f790SXing Zheng 	PMU_IDLE_REQ_ISP0,
4951830f790SXing Zheng 	PMU_IDLE_REQ_ISP1,
4961830f790SXing Zheng 	PMU_IDLE_REQ_HDCP,
4971830f790SXing Zheng 
4981830f790SXing Zheng 	PMU_IDLE_REQ_USB3,
4991830f790SXing Zheng 	PMU_IDLE_REQ_PERILPM0,
5001830f790SXing Zheng 	PMU_IDLE_REQ_CENTER,
5011830f790SXing Zheng 	PMU_IDLE_REQ_CCIM0,
5021830f790SXing Zheng 
5031830f790SXing Zheng 	PMU_IDLE_REQ_CCIM1,
5041830f790SXing Zheng 	PMU_IDLE_REQ_VIO,
5051830f790SXing Zheng 	PMU_IDLE_REQ_MSCH0,
5061830f790SXing Zheng 	PMU_IDLE_REQ_MSCH1,
5071830f790SXing Zheng 
5081830f790SXing Zheng 	PMU_IDLE_REQ_ALIVE,
5091830f790SXing Zheng 	PMU_IDLE_REQ_PMU,
5101830f790SXing Zheng 	PMU_IDLE_REQ_EDP,
5111830f790SXing Zheng 	PMU_IDLE_REQ_GMAC,
5121830f790SXing Zheng 
5131830f790SXing Zheng 	PMU_IDLE_REQ_EMMC,
5141830f790SXing Zheng 	PMU_IDLE_REQ_CENTER1,
5151830f790SXing Zheng 	PMU_IDLE_REQ_PMUM0,
5161830f790SXing Zheng 	PMU_IDLE_REQ_GIC,
5171830f790SXing Zheng 
5181830f790SXing Zheng 	PMU_IDLE_REQ_SD,
5191830f790SXing Zheng 	PMU_IDLE_REQ_SDIOAUDIO,
5201830f790SXing Zheng };
5211830f790SXing Zheng 
5221830f790SXing Zheng /* pmu bus idle status register */
5231830f790SXing Zheng enum pmu_bus_idle_st {
5241830f790SXing Zheng 	PMU_IDLE_ST_GPU = 0,
5251830f790SXing Zheng 	PMU_IDLE_ST_PERILP,
5261830f790SXing Zheng 	PMU_IDLE_ST_PERIHP,
5271830f790SXing Zheng 	PMU_IDLE_ST_VCODEC,
5281830f790SXing Zheng 
5291830f790SXing Zheng 	PMU_IDLE_ST_VDU,
5301830f790SXing Zheng 	PMU_IDLE_ST_RGA,
5311830f790SXing Zheng 	PMU_IDLE_ST_IEP,
5321830f790SXing Zheng 	PMU_IDLE_ST_VOPB,
5331830f790SXing Zheng 
5341830f790SXing Zheng 	PMU_IDLE_ST_VOPL,
5351830f790SXing Zheng 	PMU_IDLE_ST_ISP0,
5361830f790SXing Zheng 	PMU_IDLE_ST_ISP1,
5371830f790SXing Zheng 	PMU_IDLE_ST_HDCP,
5381830f790SXing Zheng 
5391830f790SXing Zheng 	PMU_IDLE_ST_USB3,
5401830f790SXing Zheng 	PMU_IDLE_ST_PERILPM0,
5411830f790SXing Zheng 	PMU_IDLE_ST_CENTER,
5421830f790SXing Zheng 	PMU_IDLE_ST_CCIM0,
5431830f790SXing Zheng 
5441830f790SXing Zheng 	PMU_IDLE_ST_CCIM1,
5451830f790SXing Zheng 	PMU_IDLE_ST_VIO,
5461830f790SXing Zheng 	PMU_IDLE_ST_MSCH0,
5471830f790SXing Zheng 	PMU_IDLE_ST_MSCH1,
5481830f790SXing Zheng 
5491830f790SXing Zheng 	PMU_IDLE_ST_ALIVE,
5501830f790SXing Zheng 	PMU_IDLE_ST_PMU,
5511830f790SXing Zheng 	PMU_IDLE_ST_EDP,
5521830f790SXing Zheng 	PMU_IDLE_ST_GMAC,
5531830f790SXing Zheng 
5541830f790SXing Zheng 	PMU_IDLE_ST_EMMC,
5551830f790SXing Zheng 	PMU_IDLE_ST_CENTER1,
5561830f790SXing Zheng 	PMU_IDLE_ST_PMUM0,
5571830f790SXing Zheng 	PMU_IDLE_ST_GIC,
5581830f790SXing Zheng 
5591830f790SXing Zheng 	PMU_IDLE_ST_SD,
5601830f790SXing Zheng 	PMU_IDLE_ST_SDIOAUDIO,
5611830f790SXing Zheng };
5621830f790SXing Zheng 
5631830f790SXing Zheng enum pmu_bus_idle_ack {
5641830f790SXing Zheng 	PMU_IDLE_ACK_GPU = 0,
5651830f790SXing Zheng 	PMU_IDLE_ACK_PERILP,
5661830f790SXing Zheng 	PMU_IDLE_ACK_PERIHP,
5671830f790SXing Zheng 	PMU_IDLE_ACK_VCODEC,
5681830f790SXing Zheng 
5691830f790SXing Zheng 	PMU_IDLE_ACK_VDU,
5701830f790SXing Zheng 	PMU_IDLE_ACK_RGA,
5711830f790SXing Zheng 	PMU_IDLE_ACK_IEP,
5721830f790SXing Zheng 	PMU_IDLE_ACK_VOPB,
5731830f790SXing Zheng 
5741830f790SXing Zheng 	PMU_IDLE_ACK_VOPL,
5751830f790SXing Zheng 	PMU_IDLE_ACK_ISP0,
5761830f790SXing Zheng 	PMU_IDLE_ACK_ISP1,
5771830f790SXing Zheng 	PMU_IDLE_ACK_HDCP,
5781830f790SXing Zheng 
5791830f790SXing Zheng 	PMU_IDLE_ACK_USB3,
5801830f790SXing Zheng 	PMU_IDLE_ACK_PERILPM0,
5811830f790SXing Zheng 	PMU_IDLE_ACK_CENTER,
5821830f790SXing Zheng 	PMU_IDLE_ACK_CCIM0,
5831830f790SXing Zheng 
5841830f790SXing Zheng 	PMU_IDLE_ACK_CCIM1,
5851830f790SXing Zheng 	PMU_IDLE_ACK_VIO,
5861830f790SXing Zheng 	PMU_IDLE_ACK_MSCH0,
5871830f790SXing Zheng 	PMU_IDLE_ACK_MSCH1,
5881830f790SXing Zheng 
5891830f790SXing Zheng 	PMU_IDLE_ACK_ALIVE,
5901830f790SXing Zheng 	PMU_IDLE_ACK_PMU,
5911830f790SXing Zheng 	PMU_IDLE_ACK_EDP,
5921830f790SXing Zheng 	PMU_IDLE_ACK_GMAC,
5931830f790SXing Zheng 
5941830f790SXing Zheng 	PMU_IDLE_ACK_EMMC,
5951830f790SXing Zheng 	PMU_IDLE_ACK_CENTER1,
5961830f790SXing Zheng 	PMU_IDLE_ACK_PMUM0,
5971830f790SXing Zheng 	PMU_IDLE_ACK_GIC,
5981830f790SXing Zheng 
5991830f790SXing Zheng 	PMU_IDLE_ACK_SD,
6001830f790SXing Zheng 	PMU_IDLE_ACK_SDIOAUDIO,
6011830f790SXing Zheng };
6021830f790SXing Zheng 
6031830f790SXing Zheng enum pmu_cci500_con {
6041830f790SXing Zheng 	PMU_PREQ_CCI500_CFG_SW = 0,
6051830f790SXing Zheng 	PMU_CLR_PREQ_CCI500_HW,
6061830f790SXing Zheng 	PMU_PSTATE_CCI500_0,
6071830f790SXing Zheng 	PMU_PSTATE_CCI500_1,
6081830f790SXing Zheng 
6091830f790SXing Zheng 	PMU_PSTATE_CCI500_2,
6101830f790SXing Zheng 	PMU_QREQ_CCI500_CFG_SW,
6111830f790SXing Zheng 	PMU_CLR_QREQ_CCI500_HW,
6121830f790SXing Zheng 	PMU_QGATING_CCI500_CFG,
6131830f790SXing Zheng 
6141830f790SXing Zheng 	PMU_PREQ_CCI500_CFG_SW_WMSK = 16,
6151830f790SXing Zheng 	PMU_CLR_PREQ_CCI500_HW_WMSK,
6161830f790SXing Zheng 	PMU_PSTATE_CCI500_0_WMSK,
6171830f790SXing Zheng 	PMU_PSTATE_CCI500_1_WMSK,
6181830f790SXing Zheng 
6191830f790SXing Zheng 	PMU_PSTATE_CCI500_2_WMSK,
6201830f790SXing Zheng 	PMU_QREQ_CCI500_CFG_SW_WMSK,
6211830f790SXing Zheng 	PMU_CLR_QREQ_CCI500_HW_WMSK,
6221830f790SXing Zheng 	PMU_QGATING_CCI500_CFG_WMSK,
6231830f790SXing Zheng };
6241830f790SXing Zheng 
6251830f790SXing Zheng enum pmu_adb400_con {
6261830f790SXing Zheng 	PMU_PWRDWN_REQ_CXCS_SW = 0,
6271830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_L_SW,
6281830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_L_2GIC_SW,
6291830f790SXing Zheng 	PMU_PWRDWN_REQ_GIC2_CORE_L_SW,
6301830f790SXing Zheng 
6311830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_B_SW,
6321830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_B_2GIC_SW,
6331830f790SXing Zheng 	PMU_PWRDWN_REQ_GIC2_CORE_B_SW,
6341830f790SXing Zheng 
6351830f790SXing Zheng 	PMU_CLR_CXCS_HW = 8,
6361830f790SXing Zheng 	PMU_CLR_CORE_L_HW,
6371830f790SXing Zheng 	PMU_CLR_CORE_L_2GIC_HW,
6381830f790SXing Zheng 	PMU_CLR_GIC2_CORE_L_HW,
6391830f790SXing Zheng 
6401830f790SXing Zheng 	PMU_CLR_CORE_B_HW,
6411830f790SXing Zheng 	PMU_CLR_CORE_B_2GIC_HW,
6421830f790SXing Zheng 	PMU_CLR_GIC2_CORE_B_HW,
6431830f790SXing Zheng 
6441830f790SXing Zheng 	PMU_PWRDWN_REQ_CXCS_SW_WMSK = 16,
6451830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_L_SW_WMSK,
6461830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_L_2GIC_SW_WMSK,
6471830f790SXing Zheng 	PMU_PWRDWN_REQ_GIC2_CORE_L_SW_WMSK,
6481830f790SXing Zheng 
6491830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_B_SW_WMSK,
6501830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_B_2GIC_SW_WMSK,
6511830f790SXing Zheng 	PMU_PWRDWN_REQ_GIC2_CORE_B_SW_WMSK,
6521830f790SXing Zheng 
6531830f790SXing Zheng 	PMU_CLR_CXCS_HW_WMSK = 24,
6541830f790SXing Zheng 	PMU_CLR_CORE_L_HW_WMSK,
6551830f790SXing Zheng 	PMU_CLR_CORE_L_2GIC_HW_WMSK,
6561830f790SXing Zheng 	PMU_CLR_GIC2_CORE_L_HW_WMSK,
6571830f790SXing Zheng 
6581830f790SXing Zheng 	PMU_CLR_CORE_B_HW_WMSK,
6591830f790SXing Zheng 	PMU_CLR_CORE_B_2GIC_HW_WMSK,
6601830f790SXing Zheng 	PMU_CLR_GIC2_CORE_B_HW_WMSK,
6611830f790SXing Zheng };
6621830f790SXing Zheng 
6631830f790SXing Zheng enum pmu_adb400_st {
6641830f790SXing Zheng 	PMU_PWRDWN_REQ_CXCS_SW_ST = 0,
6651830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_L_SW_ST,
6661830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_L_2GIC_SW_ST,
6671830f790SXing Zheng 	PMU_PWRDWN_REQ_GIC2_CORE_L_SW_ST,
6681830f790SXing Zheng 
6691830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_B_SW_ST,
6701830f790SXing Zheng 	PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST,
6711830f790SXing Zheng 	PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST,
6721830f790SXing Zheng 
6731830f790SXing Zheng 	PMU_CLR_CXCS_HW_ST = 8,
6741830f790SXing Zheng 	PMU_CLR_CORE_L_HW_ST,
6751830f790SXing Zheng 	PMU_CLR_CORE_L_2GIC_HW_ST,
6761830f790SXing Zheng 	PMU_CLR_GIC2_CORE_L_HW_ST,
6771830f790SXing Zheng 
6781830f790SXing Zheng 	PMU_CLR_CORE_B_HW_ST,
6791830f790SXing Zheng 	PMU_CLR_CORE_B_2GIC_HW_ST,
6801830f790SXing Zheng 	PMU_CLR_GIC2_CORE_B_HW_ST,
6811830f790SXing Zheng };
6821830f790SXing Zheng 
6831830f790SXing Zheng enum pmu_pwrdn_con1 {
6841830f790SXing Zheng 	PMU_VD_SCU_L_PWRDN_EN = 0,
6851830f790SXing Zheng 	PMU_VD_SCU_B_PWRDN_EN,
6861830f790SXing Zheng 	PMU_VD_CENTER_PWRDN_EN,
6871830f790SXing Zheng };
6881830f790SXing Zheng 
6891830f790SXing Zheng enum pmu_core_pwr_st {
6901830f790SXing Zheng 	L2_FLUSHDONE_CLUSTER_L = 0,
6911830f790SXing Zheng 	STANDBY_BY_WFIL2_CLUSTER_L,
6921830f790SXing Zheng 
6931830f790SXing Zheng 	L2_FLUSHDONE_CLUSTER_B = 10,
6941830f790SXing Zheng 	STANDBY_BY_WFIL2_CLUSTER_B,
6951830f790SXing Zheng };
6961830f790SXing Zheng 
697*c3cf06f1SAntonio Nino Diaz #endif /* PMU_BITS_H */
698