11830f790SXing Zheng /* 21830f790SXing Zheng * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 31830f790SXing Zheng * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 51830f790SXing Zheng */ 61830f790SXing Zheng 7*c3cf06f1SAntonio Nino Diaz #ifndef DRAM_REGS_H 8*c3cf06f1SAntonio Nino Diaz #define DRAM_REGS_H 91830f790SXing Zheng 101830f790SXing Zheng #define CTL_REG_NUM 332 111830f790SXing Zheng #define PHY_REG_NUM 959 121830f790SXing Zheng #define PI_REG_NUM 200 131830f790SXing Zheng 141830f790SXing Zheng #define MSCH_ID_COREID 0x0 151830f790SXing Zheng #define MSCH_ID_REVISIONID 0x4 161830f790SXing Zheng #define MSCH_DEVICECONF 0x8 171830f790SXing Zheng #define MSCH_DEVICESIZE 0xc 181830f790SXing Zheng #define MSCH_DDRTIMINGA0 0x10 191830f790SXing Zheng #define MSCH_DDRTIMINGB0 0x14 201830f790SXing Zheng #define MSCH_DDRTIMINGC0 0x18 211830f790SXing Zheng #define MSCH_DEVTODEV0 0x1c 221830f790SXing Zheng #define MSCH_DDRMODE 0x110 231830f790SXing Zheng #define MSCH_AGINGX0 0x1000 241830f790SXing Zheng 251830f790SXing Zheng #define CIC_CTRL0 0x0 261830f790SXing Zheng #define CIC_CTRL1 0x4 271830f790SXing Zheng #define CIC_IDLE_TH 0x8 281830f790SXing Zheng #define CIC_CG_WAIT_TH 0xc 291830f790SXing Zheng #define CIC_STATUS0 0x10 301830f790SXing Zheng #define CIC_STATUS1 0x14 311830f790SXing Zheng #define CIC_CTRL2 0x18 321830f790SXing Zheng #define CIC_CTRL3 0x1c 331830f790SXing Zheng #define CIC_CTRL4 0x20 341830f790SXing Zheng 351830f790SXing Zheng /* DENALI_CTL_00 */ 361830f790SXing Zheng #define START 1 371830f790SXing Zheng 381830f790SXing Zheng /* DENALI_CTL_68 */ 391830f790SXing Zheng #define PWRUP_SREFRESH_EXIT (1 << 16) 401830f790SXing Zheng 411830f790SXing Zheng /* DENALI_CTL_274 */ 421830f790SXing Zheng #define MEM_RST_VALID 1 431830f790SXing Zheng 441830f790SXing Zheng #define PHY_DRV_ODT_Hi_Z 0x0 451830f790SXing Zheng #define PHY_DRV_ODT_240 0x1 461830f790SXing Zheng #define PHY_DRV_ODT_120 0x8 471830f790SXing Zheng #define PHY_DRV_ODT_80 0x9 481830f790SXing Zheng #define PHY_DRV_ODT_60 0xc 491830f790SXing Zheng #define PHY_DRV_ODT_48 0xd 501830f790SXing Zheng #define PHY_DRV_ODT_40 0xe 511830f790SXing Zheng #define PHY_DRV_ODT_34_3 0xf 521830f790SXing Zheng 531830f790SXing Zheng /* 541830f790SXing Zheng * sys_reg bitfield struct 551830f790SXing Zheng * [31] row_3_4_ch1 561830f790SXing Zheng * [30] row_3_4_ch0 571830f790SXing Zheng * [29:28] chinfo 581830f790SXing Zheng * [27] rank_ch1 591830f790SXing Zheng * [26:25] col_ch1 601830f790SXing Zheng * [24] bk_ch1 611830f790SXing Zheng * [23:22] cs0_row_ch1 621830f790SXing Zheng * [21:20] cs1_row_ch1 631830f790SXing Zheng * [19:18] bw_ch1 641830f790SXing Zheng * [17:16] dbw_ch1; 651830f790SXing Zheng * [15:13] ddrtype 661830f790SXing Zheng * [12] channelnum 671830f790SXing Zheng * [11] rank_ch0 681830f790SXing Zheng * [10:9] col_ch0 691830f790SXing Zheng * [8] bk_ch0 701830f790SXing Zheng * [7:6] cs0_row_ch0 711830f790SXing Zheng * [5:4] cs1_row_ch0 721830f790SXing Zheng * [3:2] bw_ch0 731830f790SXing Zheng * [1:0] dbw_ch0 741830f790SXing Zheng */ 751830f790SXing Zheng #define SYS_REG_ENC_ROW_3_4(n, ch) ((n) << (30 + (ch))) 761830f790SXing Zheng #define SYS_REG_DEC_ROW_3_4(n, ch) (((n) >> (30 + (ch))) & 0x1) 771830f790SXing Zheng #define SYS_REG_ENC_CHINFO(ch) (1 << (28 + (ch))) 781830f790SXing Zheng #define SYS_REG_DEC_CHINFO(n, ch) (((n) >> (28 + (ch))) & 0x1) 791830f790SXing Zheng #define SYS_REG_ENC_DDRTYPE(n) ((n) << 13) 801830f790SXing Zheng #define SYS_REG_DEC_DDRTYPE(n) (((n) >> 13) & 0x7) 811830f790SXing Zheng #define SYS_REG_ENC_NUM_CH(n) (((n) - 1) << 12) 821830f790SXing Zheng #define SYS_REG_DEC_NUM_CH(n) (1 + (((n) >> 12) & 0x1)) 831830f790SXing Zheng #define SYS_REG_ENC_RANK(n, ch) (((n) - 1) << (11 + (ch) * 16)) 841830f790SXing Zheng #define SYS_REG_DEC_RANK(n, ch) (1 + (((n) >> (11 + (ch) * 16)) & 0x1)) 851830f790SXing Zheng #define SYS_REG_ENC_COL(n, ch) (((n) - 9) << (9 + (ch) * 16)) 861830f790SXing Zheng #define SYS_REG_DEC_COL(n, ch) (9 + (((n) >> (9 + (ch) * 16)) & 0x3)) 871830f790SXing Zheng #define SYS_REG_ENC_BK(n, ch) (((n) == 3 ? 0 : 1) << (8 + (ch) * 16)) 881830f790SXing Zheng #define SYS_REG_DEC_BK(n, ch) (3 - (((n) >> (8 + (ch) * 16)) & 0x1)) 891830f790SXing Zheng #define SYS_REG_ENC_CS0_ROW(n, ch) (((n) - 13) << (6 + (ch) * 16)) 901830f790SXing Zheng #define SYS_REG_DEC_CS0_ROW(n, ch) (13 + (((n) >> (6 + (ch) * 16)) & 0x3)) 911830f790SXing Zheng #define SYS_REG_ENC_CS1_ROW(n, ch) (((n) - 13) << (4 + (ch) * 16)) 921830f790SXing Zheng #define SYS_REG_DEC_CS1_ROW(n, ch) (13 + (((n) >> (4 + (ch) * 16)) & 0x3)) 931830f790SXing Zheng #define SYS_REG_ENC_BW(n, ch) ((2 >> (n)) << (2 + (ch) * 16)) 941830f790SXing Zheng #define SYS_REG_DEC_BW(n, ch) (2 >> (((n) >> (2 + (ch) * 16)) & 0x3)) 951830f790SXing Zheng #define SYS_REG_ENC_DBW(n, ch) ((2 >> (n)) << (0 + (ch) * 16)) 961830f790SXing Zheng #define SYS_REG_DEC_DBW(n, ch) (2 >> (((n) >> (0 + (ch) * 16)) & 0x3)) 971830f790SXing Zheng #define DDR_STRIDE(n) mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(4), \ 981830f790SXing Zheng (0x1f<<(10+16))|((n)<<10)) 991830f790SXing Zheng 100*c3cf06f1SAntonio Nino Diaz #endif /* DRAM_REGS_H */ 101