1*1830f790SXing Zheng /* 2*1830f790SXing Zheng * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*1830f790SXing Zheng * 4*1830f790SXing Zheng * Redistribution and use in source and binary forms, with or without 5*1830f790SXing Zheng * modification, are permitted provided that the following conditions are met: 6*1830f790SXing Zheng * 7*1830f790SXing Zheng * Redistributions of source code must retain the above copyright notice, this 8*1830f790SXing Zheng * list of conditions and the following disclaimer. 9*1830f790SXing Zheng * 10*1830f790SXing Zheng * Redistributions in binary form must reproduce the above copyright notice, 11*1830f790SXing Zheng * this list of conditions and the following disclaimer in the documentation 12*1830f790SXing Zheng * and/or other materials provided with the distribution. 13*1830f790SXing Zheng * 14*1830f790SXing Zheng * Neither the name of ARM nor the names of its contributors may be used 15*1830f790SXing Zheng * to endorse or promote products derived from this software without specific 16*1830f790SXing Zheng * prior written permission. 17*1830f790SXing Zheng * 18*1830f790SXing Zheng * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19*1830f790SXing Zheng * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20*1830f790SXing Zheng * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21*1830f790SXing Zheng * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22*1830f790SXing Zheng * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23*1830f790SXing Zheng * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24*1830f790SXing Zheng * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25*1830f790SXing Zheng * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26*1830f790SXing Zheng * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27*1830f790SXing Zheng * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28*1830f790SXing Zheng * POSSIBILITY OF SUCH DAMAGE. 29*1830f790SXing Zheng */ 30*1830f790SXing Zheng 31*1830f790SXing Zheng #ifndef __DRAM_REGS_H__ 32*1830f790SXing Zheng #define __DRAM_REGS_H__ 33*1830f790SXing Zheng 34*1830f790SXing Zheng #define CTL_REG_NUM 332 35*1830f790SXing Zheng #define PHY_REG_NUM 959 36*1830f790SXing Zheng #define PI_REG_NUM 200 37*1830f790SXing Zheng 38*1830f790SXing Zheng #define MSCH_ID_COREID 0x0 39*1830f790SXing Zheng #define MSCH_ID_REVISIONID 0x4 40*1830f790SXing Zheng #define MSCH_DEVICECONF 0x8 41*1830f790SXing Zheng #define MSCH_DEVICESIZE 0xc 42*1830f790SXing Zheng #define MSCH_DDRTIMINGA0 0x10 43*1830f790SXing Zheng #define MSCH_DDRTIMINGB0 0x14 44*1830f790SXing Zheng #define MSCH_DDRTIMINGC0 0x18 45*1830f790SXing Zheng #define MSCH_DEVTODEV0 0x1c 46*1830f790SXing Zheng #define MSCH_DDRMODE 0x110 47*1830f790SXing Zheng #define MSCH_AGINGX0 0x1000 48*1830f790SXing Zheng 49*1830f790SXing Zheng #define CIC_CTRL0 0x0 50*1830f790SXing Zheng #define CIC_CTRL1 0x4 51*1830f790SXing Zheng #define CIC_IDLE_TH 0x8 52*1830f790SXing Zheng #define CIC_CG_WAIT_TH 0xc 53*1830f790SXing Zheng #define CIC_STATUS0 0x10 54*1830f790SXing Zheng #define CIC_STATUS1 0x14 55*1830f790SXing Zheng #define CIC_CTRL2 0x18 56*1830f790SXing Zheng #define CIC_CTRL3 0x1c 57*1830f790SXing Zheng #define CIC_CTRL4 0x20 58*1830f790SXing Zheng 59*1830f790SXing Zheng /* DENALI_CTL_00 */ 60*1830f790SXing Zheng #define START 1 61*1830f790SXing Zheng 62*1830f790SXing Zheng /* DENALI_CTL_68 */ 63*1830f790SXing Zheng #define PWRUP_SREFRESH_EXIT (1 << 16) 64*1830f790SXing Zheng 65*1830f790SXing Zheng /* DENALI_CTL_274 */ 66*1830f790SXing Zheng #define MEM_RST_VALID 1 67*1830f790SXing Zheng 68*1830f790SXing Zheng #define PHY_DRV_ODT_Hi_Z 0x0 69*1830f790SXing Zheng #define PHY_DRV_ODT_240 0x1 70*1830f790SXing Zheng #define PHY_DRV_ODT_120 0x8 71*1830f790SXing Zheng #define PHY_DRV_ODT_80 0x9 72*1830f790SXing Zheng #define PHY_DRV_ODT_60 0xc 73*1830f790SXing Zheng #define PHY_DRV_ODT_48 0xd 74*1830f790SXing Zheng #define PHY_DRV_ODT_40 0xe 75*1830f790SXing Zheng #define PHY_DRV_ODT_34_3 0xf 76*1830f790SXing Zheng 77*1830f790SXing Zheng /* 78*1830f790SXing Zheng * sys_reg bitfield struct 79*1830f790SXing Zheng * [31] row_3_4_ch1 80*1830f790SXing Zheng * [30] row_3_4_ch0 81*1830f790SXing Zheng * [29:28] chinfo 82*1830f790SXing Zheng * [27] rank_ch1 83*1830f790SXing Zheng * [26:25] col_ch1 84*1830f790SXing Zheng * [24] bk_ch1 85*1830f790SXing Zheng * [23:22] cs0_row_ch1 86*1830f790SXing Zheng * [21:20] cs1_row_ch1 87*1830f790SXing Zheng * [19:18] bw_ch1 88*1830f790SXing Zheng * [17:16] dbw_ch1; 89*1830f790SXing Zheng * [15:13] ddrtype 90*1830f790SXing Zheng * [12] channelnum 91*1830f790SXing Zheng * [11] rank_ch0 92*1830f790SXing Zheng * [10:9] col_ch0 93*1830f790SXing Zheng * [8] bk_ch0 94*1830f790SXing Zheng * [7:6] cs0_row_ch0 95*1830f790SXing Zheng * [5:4] cs1_row_ch0 96*1830f790SXing Zheng * [3:2] bw_ch0 97*1830f790SXing Zheng * [1:0] dbw_ch0 98*1830f790SXing Zheng */ 99*1830f790SXing Zheng #define SYS_REG_ENC_ROW_3_4(n, ch) ((n) << (30 + (ch))) 100*1830f790SXing Zheng #define SYS_REG_DEC_ROW_3_4(n, ch) (((n) >> (30 + (ch))) & 0x1) 101*1830f790SXing Zheng #define SYS_REG_ENC_CHINFO(ch) (1 << (28 + (ch))) 102*1830f790SXing Zheng #define SYS_REG_DEC_CHINFO(n, ch) (((n) >> (28 + (ch))) & 0x1) 103*1830f790SXing Zheng #define SYS_REG_ENC_DDRTYPE(n) ((n) << 13) 104*1830f790SXing Zheng #define SYS_REG_DEC_DDRTYPE(n) (((n) >> 13) & 0x7) 105*1830f790SXing Zheng #define SYS_REG_ENC_NUM_CH(n) (((n) - 1) << 12) 106*1830f790SXing Zheng #define SYS_REG_DEC_NUM_CH(n) (1 + (((n) >> 12) & 0x1)) 107*1830f790SXing Zheng #define SYS_REG_ENC_RANK(n, ch) (((n) - 1) << (11 + (ch) * 16)) 108*1830f790SXing Zheng #define SYS_REG_DEC_RANK(n, ch) (1 + (((n) >> (11 + (ch) * 16)) & 0x1)) 109*1830f790SXing Zheng #define SYS_REG_ENC_COL(n, ch) (((n) - 9) << (9 + (ch) * 16)) 110*1830f790SXing Zheng #define SYS_REG_DEC_COL(n, ch) (9 + (((n) >> (9 + (ch) * 16)) & 0x3)) 111*1830f790SXing Zheng #define SYS_REG_ENC_BK(n, ch) (((n) == 3 ? 0 : 1) << (8 + (ch) * 16)) 112*1830f790SXing Zheng #define SYS_REG_DEC_BK(n, ch) (3 - (((n) >> (8 + (ch) * 16)) & 0x1)) 113*1830f790SXing Zheng #define SYS_REG_ENC_CS0_ROW(n, ch) (((n) - 13) << (6 + (ch) * 16)) 114*1830f790SXing Zheng #define SYS_REG_DEC_CS0_ROW(n, ch) (13 + (((n) >> (6 + (ch) * 16)) & 0x3)) 115*1830f790SXing Zheng #define SYS_REG_ENC_CS1_ROW(n, ch) (((n) - 13) << (4 + (ch) * 16)) 116*1830f790SXing Zheng #define SYS_REG_DEC_CS1_ROW(n, ch) (13 + (((n) >> (4 + (ch) * 16)) & 0x3)) 117*1830f790SXing Zheng #define SYS_REG_ENC_BW(n, ch) ((2 >> (n)) << (2 + (ch) * 16)) 118*1830f790SXing Zheng #define SYS_REG_DEC_BW(n, ch) (2 >> (((n) >> (2 + (ch) * 16)) & 0x3)) 119*1830f790SXing Zheng #define SYS_REG_ENC_DBW(n, ch) ((2 >> (n)) << (0 + (ch) * 16)) 120*1830f790SXing Zheng #define SYS_REG_DEC_DBW(n, ch) (2 >> (((n) >> (0 + (ch) * 16)) & 0x3)) 121*1830f790SXing Zheng #define DDR_STRIDE(n) mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(4), \ 122*1830f790SXing Zheng (0x1f<<(10+16))|((n)<<10)) 123*1830f790SXing Zheng 124*1830f790SXing Zheng #endif /* __DRAM_REGS_H__ */ 125