xref: /rk3399_ARM-atf/plat/rockchip/rk3399/include/shared/addressmap_shared.h (revision 9d068f66b15e644df4961b74b965323c20f21f14)
11830f790SXing Zheng /*
21830f790SXing Zheng  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
31830f790SXing Zheng  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
51830f790SXing Zheng  */
61830f790SXing Zheng 
7*c3cf06f1SAntonio Nino Diaz #ifndef ADDRESSMAP_SHARED_H
8*c3cf06f1SAntonio Nino Diaz #define ADDRESSMAP_SHARED_H
91830f790SXing Zheng 
101830f790SXing Zheng #define SIZE_K(n)		((n) * 1024)
111830f790SXing Zheng #define SIZE_M(n)		((n) * 1024 * 1024)
124e836d35SLin Huang #define SRAM_TEXT_LIMIT		(4 * 1024)
134e836d35SLin Huang #define SRAM_DATA_LIMIT		(4 * 1024)
144e836d35SLin Huang #define SRAM_BIN_LIMIT		(4 * 1024)
151830f790SXing Zheng 
161830f790SXing Zheng /*
171830f790SXing Zheng  * The parts of the shared defined registers address with AP and M0,
181830f790SXing Zheng  * let's note and mark the previous defines like this:
191830f790SXing Zheng  */
201830f790SXing Zheng #define GIC500_BASE		(MMIO_BASE + 0x06E00000)
211830f790SXing Zheng #define UART0_BASE		(MMIO_BASE + 0x07180000)
221830f790SXing Zheng #define UART1_BASE		(MMIO_BASE + 0x07190000)
231830f790SXing Zheng #define UART2_BASE		(MMIO_BASE + 0x071A0000)
241830f790SXing Zheng #define UART3_BASE		(MMIO_BASE + 0x071B0000)
251830f790SXing Zheng 
261830f790SXing Zheng #define PMU_BASE		(MMIO_BASE + 0x07310000)
271830f790SXing Zheng #define PMUGRF_BASE		(MMIO_BASE + 0x07320000)
281830f790SXing Zheng #define SGRF_BASE		(MMIO_BASE + 0x07330000)
291830f790SXing Zheng #define PMUSRAM_BASE		(MMIO_BASE + 0x073B0000)
301830f790SXing Zheng #define PWM_BASE		(MMIO_BASE + 0x07420000)
311830f790SXing Zheng 
321830f790SXing Zheng #define CIC_BASE		(MMIO_BASE + 0x07620000)
331830f790SXing Zheng #define PD_BUS0_BASE		(MMIO_BASE + 0x07650000)
341830f790SXing Zheng #define DCF_BASE		(MMIO_BASE + 0x076A0000)
351830f790SXing Zheng #define GPIO0_BASE		(MMIO_BASE + 0x07720000)
361830f790SXing Zheng #define GPIO1_BASE		(MMIO_BASE + 0x07730000)
371830f790SXing Zheng #define PMUCRU_BASE		(MMIO_BASE + 0x07750000)
381830f790SXing Zheng #define CRU_BASE		(MMIO_BASE + 0x07760000)
391830f790SXing Zheng #define GRF_BASE		(MMIO_BASE + 0x07770000)
401830f790SXing Zheng #define GPIO2_BASE		(MMIO_BASE + 0x07780000)
411830f790SXing Zheng #define GPIO3_BASE		(MMIO_BASE + 0x07788000)
421830f790SXing Zheng #define GPIO4_BASE		(MMIO_BASE + 0x07790000)
432adcad64SLin Huang #define WDT1_BASE		(MMIO_BASE + 0x07840000)
442adcad64SLin Huang #define WDT0_BASE		(MMIO_BASE + 0x07848000)
452adcad64SLin Huang #define TIMER_BASE		(MMIO_BASE + 0x07850000)
461830f790SXing Zheng #define STIME_BASE		(MMIO_BASE + 0x07860000)
471830f790SXing Zheng #define SRAM_BASE		(MMIO_BASE + 0x078C0000)
481830f790SXing Zheng #define SERVICE_NOC_0_BASE	(MMIO_BASE + 0x07A50000)
491830f790SXing Zheng #define DDRC0_BASE		(MMIO_BASE + 0x07A80000)
501830f790SXing Zheng #define SERVICE_NOC_1_BASE	(MMIO_BASE + 0x07A84000)
511830f790SXing Zheng #define DDRC1_BASE		(MMIO_BASE + 0x07A88000)
521830f790SXing Zheng #define SERVICE_NOC_2_BASE	(MMIO_BASE + 0x07A8C000)
531830f790SXing Zheng #define SERVICE_NOC_3_BASE	(MMIO_BASE + 0x07A90000)
541830f790SXing Zheng #define CCI500_BASE		(MMIO_BASE + 0x07B00000)
551830f790SXing Zheng #define COLD_BOOT_BASE		(MMIO_BASE + 0x07FF0000)
561830f790SXing Zheng 
571830f790SXing Zheng /* Registers size */
581830f790SXing Zheng #define GIC500_SIZE		SIZE_M(2)
591830f790SXing Zheng #define UART0_SIZE		SIZE_K(64)
601830f790SXing Zheng #define UART1_SIZE		SIZE_K(64)
611830f790SXing Zheng #define UART2_SIZE		SIZE_K(64)
621830f790SXing Zheng #define UART3_SIZE		SIZE_K(64)
631830f790SXing Zheng #define PMU_SIZE		SIZE_K(64)
641830f790SXing Zheng #define PMUGRF_SIZE		SIZE_K(64)
651830f790SXing Zheng #define SGRF_SIZE		SIZE_K(64)
661830f790SXing Zheng #define PMUSRAM_SIZE		SIZE_K(64)
671830f790SXing Zheng #define PMUSRAM_RSIZE		SIZE_K(8)
681830f790SXing Zheng #define PWM_SIZE		SIZE_K(64)
691830f790SXing Zheng #define CIC_SIZE		SIZE_K(4)
701830f790SXing Zheng #define DCF_SIZE		SIZE_K(4)
711830f790SXing Zheng #define GPIO0_SIZE		SIZE_K(64)
721830f790SXing Zheng #define GPIO1_SIZE		SIZE_K(64)
731830f790SXing Zheng #define PMUCRU_SIZE		SIZE_K(64)
741830f790SXing Zheng #define CRU_SIZE		SIZE_K(64)
751830f790SXing Zheng #define GRF_SIZE		SIZE_K(64)
761830f790SXing Zheng #define GPIO2_SIZE		SIZE_K(32)
771830f790SXing Zheng #define GPIO3_SIZE		SIZE_K(32)
781830f790SXing Zheng #define GPIO4_SIZE		SIZE_K(32)
791830f790SXing Zheng #define STIME_SIZE		SIZE_K(64)
801830f790SXing Zheng #define SRAM_SIZE		SIZE_K(192)
811830f790SXing Zheng #define SERVICE_NOC_0_SIZE	SIZE_K(192)
821830f790SXing Zheng #define DDRC0_SIZE		SIZE_K(32)
831830f790SXing Zheng #define SERVICE_NOC_1_SIZE	SIZE_K(16)
841830f790SXing Zheng #define DDRC1_SIZE		SIZE_K(32)
851830f790SXing Zheng #define SERVICE_NOC_2_SIZE	SIZE_K(16)
861830f790SXing Zheng #define SERVICE_NOC_3_SIZE	SIZE_K(448)
871830f790SXing Zheng #define CCI500_SIZE		SIZE_M(1)
881830f790SXing Zheng #define PD_BUS0_SIZE		SIZE_K(448)
891830f790SXing Zheng 
901830f790SXing Zheng /* DDR Registers address */
911830f790SXing Zheng #define CTL_BASE(ch)		(DDRC0_BASE + (ch) * 0x8000)
921830f790SXing Zheng #define CTL_REG(ch, n)		(CTL_BASE(ch) + (n) * 0x4)
931830f790SXing Zheng 
941830f790SXing Zheng #define PI_OFFSET		0x800
951830f790SXing Zheng #define PI_BASE(ch)		(CTL_BASE(ch) + PI_OFFSET)
961830f790SXing Zheng #define PI_REG(ch, n)		(PI_BASE(ch) + (n) * 0x4)
971830f790SXing Zheng 
981830f790SXing Zheng #define PHY_OFFSET		0x2000
991830f790SXing Zheng #define PHY_BASE(ch)		(CTL_BASE(ch) + PHY_OFFSET)
1001830f790SXing Zheng #define PHY_REG(ch, n)		(PHY_BASE(ch) + (n) * 0x4)
1011830f790SXing Zheng 
1021830f790SXing Zheng #define MSCH_BASE(ch)		(SERVICE_NOC_1_BASE + (ch) * 0x8000)
1031830f790SXing Zheng 
104*c3cf06f1SAntonio Nino Diaz #endif /* ADDRESSMAP_SHARED_H */
105