xref: /rk3399_ARM-atf/plat/rockchip/rk3399/include/platform_def.h (revision ae7a93521fd46f278a35d847a83e621026a33786)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __PLATFORM_DEF_H__
326fba6e04STony Xie #define __PLATFORM_DEF_H__
336fba6e04STony Xie 
346fba6e04STony Xie #include <arch.h>
35*ae7a9352SXing Zheng #include <bl31_param.h>
366fba6e04STony Xie #include <common_def.h>
376fba6e04STony Xie #include <rk3399_def.h>
386fba6e04STony Xie 
396fba6e04STony Xie #define DEBUG_XLAT_TABLE 0
406fba6e04STony Xie 
416fba6e04STony Xie /*******************************************************************************
426fba6e04STony Xie  * Platform binary types for linking
436fba6e04STony Xie  ******************************************************************************/
446fba6e04STony Xie #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
456fba6e04STony Xie #define PLATFORM_LINKER_ARCH		aarch64
466fba6e04STony Xie 
476fba6e04STony Xie /*******************************************************************************
486fba6e04STony Xie  * Generic platform constants
496fba6e04STony Xie  ******************************************************************************/
506fba6e04STony Xie 
516fba6e04STony Xie /* Size of cacheable stacks */
526fba6e04STony Xie #if DEBUG_XLAT_TABLE
536fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
543d8256b2SMasahiro Yamada #elif defined(IMAGE_BL1)
556fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
563d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2)
576fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400
583d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31)
596fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
603d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32)
616fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
626fba6e04STony Xie #endif
636fba6e04STony Xie 
646fba6e04STony Xie #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
656fba6e04STony Xie 
666fba6e04STony Xie #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
676fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT		1
686fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT		2
696fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT	4
706fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT	2
716fba6e04STony Xie #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
726fba6e04STony Xie 					 PLATFORM_CLUSTER0_CORE_COUNT)
736fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
746fba6e04STony Xie #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
756fba6e04STony Xie 					 PLATFORM_CLUSTER_COUNT +	\
766fba6e04STony Xie 					 PLATFORM_CORE_COUNT)
779ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT	6
786fba6e04STony Xie #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
796fba6e04STony Xie 
806fba6e04STony Xie /*
816fba6e04STony Xie  * This macro defines the deepest retention state possible. A higher state
826fba6e04STony Xie  * id will represent an invalid or a power down state.
836fba6e04STony Xie  */
846fba6e04STony Xie #define PLAT_MAX_RET_STATE		1
856fba6e04STony Xie 
866fba6e04STony Xie /*
876fba6e04STony Xie  * This macro defines the deepest power down states possible. Any state ID
886fba6e04STony Xie  * higher than this is invalid.
896fba6e04STony Xie  */
906fba6e04STony Xie #define PLAT_MAX_OFF_STATE		2
916fba6e04STony Xie 
926fba6e04STony Xie /*******************************************************************************
936fba6e04STony Xie  * Platform specific page table and MMU setup constants
946fba6e04STony Xie  ******************************************************************************/
956fba6e04STony Xie #define ADDR_SPACE_SIZE		(1ull << 32)
966fba6e04STony Xie #define MAX_XLAT_TABLES		20
979ec78bdfSTony Xie #define MAX_MMAP_REGIONS	25
986fba6e04STony Xie 
996fba6e04STony Xie /*******************************************************************************
1006fba6e04STony Xie  * Declarations and constants to access the mailboxes safely. Each mailbox is
1016fba6e04STony Xie  * aligned on the biggest cache line size in the platform. This is known only
1026fba6e04STony Xie  * to the platform as it might have a combination of integrated and external
1036fba6e04STony Xie  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
1046fba6e04STony Xie  * line at any cache level. They could belong to different cpus/clusters &
1056fba6e04STony Xie  * get written while being protected by different locks causing corruption of
1066fba6e04STony Xie  * a valid mailbox address.
1076fba6e04STony Xie  ******************************************************************************/
1086fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT	6
1096fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
1106fba6e04STony Xie 
1116fba6e04STony Xie /*
1126fba6e04STony Xie  * Define GICD and GICC and GICR base
1136fba6e04STony Xie  */
1146fba6e04STony Xie #define PLAT_RK_GICD_BASE	BASE_GICD_BASE
1156fba6e04STony Xie #define PLAT_RK_GICR_BASE	BASE_GICR_BASE
1166fba6e04STony Xie #define PLAT_RK_GICC_BASE	0
1176fba6e04STony Xie 
1186fba6e04STony Xie /*
1196fba6e04STony Xie  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
1206fba6e04STony Xie  * terminology. On a GICv2 system or mode, the lists will be merged and treated
1216fba6e04STony Xie  * as Group 0 interrupts.
1226fba6e04STony Xie  */
1236fba6e04STony Xie #define PLAT_RK_G1S_IRQS		RK3399_G1S_IRQS
1246fba6e04STony Xie #define PLAT_RK_G0_IRQS			RK3399_G0_IRQS
1256fba6e04STony Xie 
1261830f790SXing Zheng #define PLAT_RK_UART_BASE		UART2_BASE
1276fba6e04STony Xie #define PLAT_RK_UART_CLOCK		RK3399_UART_CLOCK
1286fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE		RK3399_BAUDRATE
1296fba6e04STony Xie 
1306fba6e04STony Xie #define PLAT_RK_CCI_BASE		CCI500_BASE
1316fba6e04STony Xie 
1326fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU		0x0
1336fba6e04STony Xie 
1346fba6e04STony Xie #endif /* __PLATFORM_DEF_H__ */
135