16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #ifndef __PLATFORM_DEF_H__ 86fba6e04STony Xie #define __PLATFORM_DEF_H__ 96fba6e04STony Xie 106fba6e04STony Xie #include <arch.h> 11ae7a9352SXing Zheng #include <bl31_param.h> 126fba6e04STony Xie #include <common_def.h> 136fba6e04STony Xie #include <rk3399_def.h> 146fba6e04STony Xie 156fba6e04STony Xie #define DEBUG_XLAT_TABLE 0 166fba6e04STony Xie 176fba6e04STony Xie /******************************************************************************* 186fba6e04STony Xie * Platform binary types for linking 196fba6e04STony Xie ******************************************************************************/ 206fba6e04STony Xie #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 216fba6e04STony Xie #define PLATFORM_LINKER_ARCH aarch64 226fba6e04STony Xie 236fba6e04STony Xie /******************************************************************************* 246fba6e04STony Xie * Generic platform constants 256fba6e04STony Xie ******************************************************************************/ 266fba6e04STony Xie 276fba6e04STony Xie /* Size of cacheable stacks */ 286fba6e04STony Xie #if DEBUG_XLAT_TABLE 296fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800 303d8256b2SMasahiro Yamada #elif defined(IMAGE_BL1) 316fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440 323d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2) 336fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400 343d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31) 356fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800 363d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32) 376fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440 386fba6e04STony Xie #endif 396fba6e04STony Xie 406fba6e04STony Xie #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 416fba6e04STony Xie 426fba6e04STony Xie #define PLATFORM_MAX_AFFLVL MPIDR_AFFLVL2 436fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT 1 446fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT 2 456fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT 4 466fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT 2 476fba6e04STony Xie #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 486fba6e04STony Xie PLATFORM_CLUSTER0_CORE_COUNT) 496fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER 4 506fba6e04STony Xie #define PLATFORM_NUM_AFFS (PLATFORM_SYSTEM_COUNT + \ 516fba6e04STony Xie PLATFORM_CLUSTER_COUNT + \ 526fba6e04STony Xie PLATFORM_CORE_COUNT) 539ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT 6 546fba6e04STony Xie #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 556fba6e04STony Xie 566fba6e04STony Xie /* 576fba6e04STony Xie * This macro defines the deepest retention state possible. A higher state 586fba6e04STony Xie * id will represent an invalid or a power down state. 596fba6e04STony Xie */ 606fba6e04STony Xie #define PLAT_MAX_RET_STATE 1 616fba6e04STony Xie 626fba6e04STony Xie /* 636fba6e04STony Xie * This macro defines the deepest power down states possible. Any state ID 646fba6e04STony Xie * higher than this is invalid. 656fba6e04STony Xie */ 666fba6e04STony Xie #define PLAT_MAX_OFF_STATE 2 676fba6e04STony Xie 686fba6e04STony Xie /******************************************************************************* 696fba6e04STony Xie * Platform specific page table and MMU setup constants 706fba6e04STony Xie ******************************************************************************/ 716fba6e04STony Xie #define ADDR_SPACE_SIZE (1ull << 32) 726fba6e04STony Xie #define MAX_XLAT_TABLES 20 739ec78bdfSTony Xie #define MAX_MMAP_REGIONS 25 746fba6e04STony Xie 756fba6e04STony Xie /******************************************************************************* 766fba6e04STony Xie * Declarations and constants to access the mailboxes safely. Each mailbox is 776fba6e04STony Xie * aligned on the biggest cache line size in the platform. This is known only 786fba6e04STony Xie * to the platform as it might have a combination of integrated and external 796fba6e04STony Xie * caches. Such alignment ensures that two maiboxes do not sit on the same cache 806fba6e04STony Xie * line at any cache level. They could belong to different cpus/clusters & 816fba6e04STony Xie * get written while being protected by different locks causing corruption of 826fba6e04STony Xie * a valid mailbox address. 836fba6e04STony Xie ******************************************************************************/ 846fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT 6 856fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 866fba6e04STony Xie 876fba6e04STony Xie /* 886fba6e04STony Xie * Define GICD and GICC and GICR base 896fba6e04STony Xie */ 906fba6e04STony Xie #define PLAT_RK_GICD_BASE BASE_GICD_BASE 916fba6e04STony Xie #define PLAT_RK_GICR_BASE BASE_GICR_BASE 926fba6e04STony Xie #define PLAT_RK_GICC_BASE 0 936fba6e04STony Xie 946fba6e04STony Xie /* 956fba6e04STony Xie * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 966fba6e04STony Xie * terminology. On a GICv2 system or mode, the lists will be merged and treated 976fba6e04STony Xie * as Group 0 interrupts. 986fba6e04STony Xie */ 996fba6e04STony Xie #define PLAT_RK_G1S_IRQS RK3399_G1S_IRQS 1006fba6e04STony Xie #define PLAT_RK_G0_IRQS RK3399_G0_IRQS 1016fba6e04STony Xie 1021830f790SXing Zheng #define PLAT_RK_UART_BASE UART2_BASE 1036fba6e04STony Xie #define PLAT_RK_UART_CLOCK RK3399_UART_CLOCK 1046fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE RK3399_BAUDRATE 1056fba6e04STony Xie 1066fba6e04STony Xie #define PLAT_RK_CCI_BASE CCI500_BASE 1076fba6e04STony Xie 1086fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU 0x0 1096fba6e04STony Xie 110bc5c3007SLin Huang #define PSRAM_DO_DDR_RESUME 1 111*84597b57SLin Huang #define PSRAM_CHECK_WAKEUP_CPU 0 112*84597b57SLin Huang 1136fba6e04STony Xie #endif /* __PLATFORM_DEF_H__ */ 114