1*6fba6e04STony Xie /* 2*6fba6e04STony Xie * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved. 3*6fba6e04STony Xie * 4*6fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 5*6fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 6*6fba6e04STony Xie * 7*6fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 8*6fba6e04STony Xie * list of conditions and the following disclaimer. 9*6fba6e04STony Xie * 10*6fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 11*6fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 12*6fba6e04STony Xie * and/or other materials provided with the distribution. 13*6fba6e04STony Xie * 14*6fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 15*6fba6e04STony Xie * to endorse or promote products derived from this software without specific 16*6fba6e04STony Xie * prior written permission. 17*6fba6e04STony Xie * 18*6fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19*6fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20*6fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21*6fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22*6fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23*6fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24*6fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25*6fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26*6fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27*6fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28*6fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 29*6fba6e04STony Xie */ 30*6fba6e04STony Xie 31*6fba6e04STony Xie #ifndef __PLATFORM_DEF_H__ 32*6fba6e04STony Xie #define __PLATFORM_DEF_H__ 33*6fba6e04STony Xie 34*6fba6e04STony Xie #include <arch.h> 35*6fba6e04STony Xie #include <common_def.h> 36*6fba6e04STony Xie #include <rk3399_def.h> 37*6fba6e04STony Xie 38*6fba6e04STony Xie #define DEBUG_XLAT_TABLE 0 39*6fba6e04STony Xie 40*6fba6e04STony Xie /******************************************************************************* 41*6fba6e04STony Xie * Platform binary types for linking 42*6fba6e04STony Xie ******************************************************************************/ 43*6fba6e04STony Xie #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 44*6fba6e04STony Xie #define PLATFORM_LINKER_ARCH aarch64 45*6fba6e04STony Xie 46*6fba6e04STony Xie /******************************************************************************* 47*6fba6e04STony Xie * Generic platform constants 48*6fba6e04STony Xie ******************************************************************************/ 49*6fba6e04STony Xie 50*6fba6e04STony Xie /* Size of cacheable stacks */ 51*6fba6e04STony Xie #if DEBUG_XLAT_TABLE 52*6fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800 53*6fba6e04STony Xie #elif IMAGE_BL1 54*6fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440 55*6fba6e04STony Xie #elif IMAGE_BL2 56*6fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400 57*6fba6e04STony Xie #elif IMAGE_BL31 58*6fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800 59*6fba6e04STony Xie #elif IMAGE_BL32 60*6fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440 61*6fba6e04STony Xie #endif 62*6fba6e04STony Xie 63*6fba6e04STony Xie #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 64*6fba6e04STony Xie 65*6fba6e04STony Xie #define PLATFORM_MAX_AFFLVL MPIDR_AFFLVL2 66*6fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT 1 67*6fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT 2 68*6fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT 4 69*6fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT 2 70*6fba6e04STony Xie #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 71*6fba6e04STony Xie PLATFORM_CLUSTER0_CORE_COUNT) 72*6fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER 4 73*6fba6e04STony Xie #define PLATFORM_NUM_AFFS (PLATFORM_SYSTEM_COUNT + \ 74*6fba6e04STony Xie PLATFORM_CLUSTER_COUNT + \ 75*6fba6e04STony Xie PLATFORM_CORE_COUNT) 76*6fba6e04STony Xie 77*6fba6e04STony Xie #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 78*6fba6e04STony Xie 79*6fba6e04STony Xie /* 80*6fba6e04STony Xie * This macro defines the deepest retention state possible. A higher state 81*6fba6e04STony Xie * id will represent an invalid or a power down state. 82*6fba6e04STony Xie */ 83*6fba6e04STony Xie #define PLAT_MAX_RET_STATE 1 84*6fba6e04STony Xie 85*6fba6e04STony Xie /* 86*6fba6e04STony Xie * This macro defines the deepest power down states possible. Any state ID 87*6fba6e04STony Xie * higher than this is invalid. 88*6fba6e04STony Xie */ 89*6fba6e04STony Xie #define PLAT_MAX_OFF_STATE 2 90*6fba6e04STony Xie 91*6fba6e04STony Xie /******************************************************************************* 92*6fba6e04STony Xie * Platform memory map related constants 93*6fba6e04STony Xie ******************************************************************************/ 94*6fba6e04STony Xie /* TF txet, ro, rw, Size: 512KB */ 95*6fba6e04STony Xie #define TZRAM_BASE (0x0) 96*6fba6e04STony Xie #define TZRAM_SIZE (0x80000) 97*6fba6e04STony Xie 98*6fba6e04STony Xie /******************************************************************************* 99*6fba6e04STony Xie * BL31 specific defines. 100*6fba6e04STony Xie ******************************************************************************/ 101*6fba6e04STony Xie /* 102*6fba6e04STony Xie * Put BL3-1 at the top of the Trusted RAM 103*6fba6e04STony Xie */ 104*6fba6e04STony Xie #define BL31_BASE (TZRAM_BASE + 0x8000) 105*6fba6e04STony Xie #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 106*6fba6e04STony Xie 107*6fba6e04STony Xie /******************************************************************************* 108*6fba6e04STony Xie * Platform specific page table and MMU setup constants 109*6fba6e04STony Xie ******************************************************************************/ 110*6fba6e04STony Xie #define ADDR_SPACE_SIZE (1ull << 32) 111*6fba6e04STony Xie #define MAX_XLAT_TABLES 20 112*6fba6e04STony Xie #define MAX_MMAP_REGIONS 16 113*6fba6e04STony Xie 114*6fba6e04STony Xie /******************************************************************************* 115*6fba6e04STony Xie * Declarations and constants to access the mailboxes safely. Each mailbox is 116*6fba6e04STony Xie * aligned on the biggest cache line size in the platform. This is known only 117*6fba6e04STony Xie * to the platform as it might have a combination of integrated and external 118*6fba6e04STony Xie * caches. Such alignment ensures that two maiboxes do not sit on the same cache 119*6fba6e04STony Xie * line at any cache level. They could belong to different cpus/clusters & 120*6fba6e04STony Xie * get written while being protected by different locks causing corruption of 121*6fba6e04STony Xie * a valid mailbox address. 122*6fba6e04STony Xie ******************************************************************************/ 123*6fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT 6 124*6fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 125*6fba6e04STony Xie 126*6fba6e04STony Xie /* 127*6fba6e04STony Xie * Define GICD and GICC and GICR base 128*6fba6e04STony Xie */ 129*6fba6e04STony Xie #define PLAT_RK_GICD_BASE BASE_GICD_BASE 130*6fba6e04STony Xie #define PLAT_RK_GICR_BASE BASE_GICR_BASE 131*6fba6e04STony Xie #define PLAT_RK_GICC_BASE 0 132*6fba6e04STony Xie 133*6fba6e04STony Xie /* 134*6fba6e04STony Xie * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 135*6fba6e04STony Xie * terminology. On a GICv2 system or mode, the lists will be merged and treated 136*6fba6e04STony Xie * as Group 0 interrupts. 137*6fba6e04STony Xie */ 138*6fba6e04STony Xie #define PLAT_RK_G1S_IRQS RK3399_G1S_IRQS 139*6fba6e04STony Xie #define PLAT_RK_G0_IRQS RK3399_G0_IRQS 140*6fba6e04STony Xie 141*6fba6e04STony Xie #define PLAT_RK_UART_BASE RK3399_UART2_BASE 142*6fba6e04STony Xie #define PLAT_RK_UART_CLOCK RK3399_UART_CLOCK 143*6fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE RK3399_BAUDRATE 144*6fba6e04STony Xie 145*6fba6e04STony Xie #define PLAT_RK_CCI_BASE CCI500_BASE 146*6fba6e04STony Xie 147*6fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU 0x0 148*6fba6e04STony Xie 149*6fba6e04STony Xie #define RK_PLAT_AARCH_CFG RK_PLAT_CFG1 150*6fba6e04STony Xie 151*6fba6e04STony Xie #endif /* __PLATFORM_DEF_H__ */ 152