xref: /rk3399_ARM-atf/plat/rockchip/rk3399/include/platform_def.h (revision 2d6f1f01b141775a192e36d120073f67b7b378c2)
16fba6e04STony Xie /*
21083b2b3SAntonio Nino Diaz  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
71083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H
81083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H
96fba6e04STony Xie 
106fba6e04STony Xie #include <arch.h>
11ae7a9352SXing Zheng #include <bl31_param.h>
126fba6e04STony Xie #include <common_def.h>
136fba6e04STony Xie #include <rk3399_def.h>
141083b2b3SAntonio Nino Diaz #include <utils_def.h>
156fba6e04STony Xie 
166fba6e04STony Xie /*******************************************************************************
176fba6e04STony Xie  * Platform binary types for linking
186fba6e04STony Xie  ******************************************************************************/
196fba6e04STony Xie #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
206fba6e04STony Xie #define PLATFORM_LINKER_ARCH		aarch64
216fba6e04STony Xie 
226fba6e04STony Xie /*******************************************************************************
236fba6e04STony Xie  * Generic platform constants
246fba6e04STony Xie  ******************************************************************************/
256fba6e04STony Xie 
266fba6e04STony Xie /* Size of cacheable stacks */
27*2d6f1f01SAntonio Nino Diaz #if defined(IMAGE_BL1)
286fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
293d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2)
306fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400
313d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31)
326fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
333d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32)
346fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
356fba6e04STony Xie #endif
366fba6e04STony Xie 
376fba6e04STony Xie #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
386fba6e04STony Xie 
396fba6e04STony Xie #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
406fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT		1
416fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT		2
426fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT	4
436fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT	2
446fba6e04STony Xie #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
456fba6e04STony Xie 					 PLATFORM_CLUSTER0_CORE_COUNT)
466fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
476fba6e04STony Xie #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
486fba6e04STony Xie 					 PLATFORM_CLUSTER_COUNT +	\
496fba6e04STony Xie 					 PLATFORM_CORE_COUNT)
509ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT	6
516fba6e04STony Xie #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
526fba6e04STony Xie 
536fba6e04STony Xie /*
546fba6e04STony Xie  * This macro defines the deepest retention state possible. A higher state
556fba6e04STony Xie  * id will represent an invalid or a power down state.
566fba6e04STony Xie  */
571083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE		U(1)
586fba6e04STony Xie 
596fba6e04STony Xie /*
606fba6e04STony Xie  * This macro defines the deepest power down states possible. Any state ID
616fba6e04STony Xie  * higher than this is invalid.
626fba6e04STony Xie  */
631083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE		U(2)
646fba6e04STony Xie 
656fba6e04STony Xie /*******************************************************************************
666fba6e04STony Xie  * Platform specific page table and MMU setup constants
676fba6e04STony Xie  ******************************************************************************/
68*2d6f1f01SAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 32)
69*2d6f1f01SAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 32)
706fba6e04STony Xie #define MAX_XLAT_TABLES		20
719ec78bdfSTony Xie #define MAX_MMAP_REGIONS	25
726fba6e04STony Xie 
736fba6e04STony Xie /*******************************************************************************
746fba6e04STony Xie  * Declarations and constants to access the mailboxes safely. Each mailbox is
756fba6e04STony Xie  * aligned on the biggest cache line size in the platform. This is known only
766fba6e04STony Xie  * to the platform as it might have a combination of integrated and external
776fba6e04STony Xie  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
786fba6e04STony Xie  * line at any cache level. They could belong to different cpus/clusters &
796fba6e04STony Xie  * get written while being protected by different locks causing corruption of
806fba6e04STony Xie  * a valid mailbox address.
816fba6e04STony Xie  ******************************************************************************/
826fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT	6
836fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
846fba6e04STony Xie 
856fba6e04STony Xie /*
866fba6e04STony Xie  * Define GICD and GICC and GICR base
876fba6e04STony Xie  */
886fba6e04STony Xie #define PLAT_RK_GICD_BASE	BASE_GICD_BASE
896fba6e04STony Xie #define PLAT_RK_GICR_BASE	BASE_GICR_BASE
906fba6e04STony Xie #define PLAT_RK_GICC_BASE	0
916fba6e04STony Xie 
921830f790SXing Zheng #define PLAT_RK_UART_BASE		UART2_BASE
936fba6e04STony Xie #define PLAT_RK_UART_CLOCK		RK3399_UART_CLOCK
946fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE		RK3399_BAUDRATE
956fba6e04STony Xie 
966fba6e04STony Xie #define PLAT_RK_CCI_BASE		CCI500_BASE
976fba6e04STony Xie 
986fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU		0x0
996fba6e04STony Xie 
100bc5c3007SLin Huang #define PSRAM_DO_DDR_RESUME	1
10184597b57SLin Huang #define PSRAM_CHECK_WAKEUP_CPU	0
10284597b57SLin Huang 
1031083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */
104