xref: /rk3399_ARM-atf/plat/rockchip/rk3399/include/platform_def.h (revision 1083b2b315cd71f714eb0d0bca20e54ef7be02ad)
16fba6e04STony Xie /*
2*1083b2b3SAntonio Nino Diaz  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
7*1083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H
8*1083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H
96fba6e04STony Xie 
106fba6e04STony Xie #include <arch.h>
11ae7a9352SXing Zheng #include <bl31_param.h>
126fba6e04STony Xie #include <common_def.h>
136fba6e04STony Xie #include <rk3399_def.h>
14*1083b2b3SAntonio Nino Diaz #include <utils_def.h>
156fba6e04STony Xie 
166fba6e04STony Xie #define DEBUG_XLAT_TABLE 0
176fba6e04STony Xie 
186fba6e04STony Xie /*******************************************************************************
196fba6e04STony Xie  * Platform binary types for linking
206fba6e04STony Xie  ******************************************************************************/
216fba6e04STony Xie #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
226fba6e04STony Xie #define PLATFORM_LINKER_ARCH		aarch64
236fba6e04STony Xie 
246fba6e04STony Xie /*******************************************************************************
256fba6e04STony Xie  * Generic platform constants
266fba6e04STony Xie  ******************************************************************************/
276fba6e04STony Xie 
286fba6e04STony Xie /* Size of cacheable stacks */
296fba6e04STony Xie #if DEBUG_XLAT_TABLE
306fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
313d8256b2SMasahiro Yamada #elif defined(IMAGE_BL1)
326fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
333d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2)
346fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400
353d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31)
366fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
373d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32)
386fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
396fba6e04STony Xie #endif
406fba6e04STony Xie 
416fba6e04STony Xie #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
426fba6e04STony Xie 
436fba6e04STony Xie #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
446fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT		1
456fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT		2
466fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT	4
476fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT	2
486fba6e04STony Xie #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
496fba6e04STony Xie 					 PLATFORM_CLUSTER0_CORE_COUNT)
506fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
516fba6e04STony Xie #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
526fba6e04STony Xie 					 PLATFORM_CLUSTER_COUNT +	\
536fba6e04STony Xie 					 PLATFORM_CORE_COUNT)
549ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT	6
556fba6e04STony Xie #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
566fba6e04STony Xie 
576fba6e04STony Xie /*
586fba6e04STony Xie  * This macro defines the deepest retention state possible. A higher state
596fba6e04STony Xie  * id will represent an invalid or a power down state.
606fba6e04STony Xie  */
61*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE		U(1)
626fba6e04STony Xie 
636fba6e04STony Xie /*
646fba6e04STony Xie  * This macro defines the deepest power down states possible. Any state ID
656fba6e04STony Xie  * higher than this is invalid.
666fba6e04STony Xie  */
67*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE		U(2)
686fba6e04STony Xie 
696fba6e04STony Xie /*******************************************************************************
706fba6e04STony Xie  * Platform specific page table and MMU setup constants
716fba6e04STony Xie  ******************************************************************************/
725724481fSDavid Cunado #define ADDR_SPACE_SIZE		(1ULL << 32)
736fba6e04STony Xie #define MAX_XLAT_TABLES		20
749ec78bdfSTony Xie #define MAX_MMAP_REGIONS	25
756fba6e04STony Xie 
766fba6e04STony Xie /*******************************************************************************
776fba6e04STony Xie  * Declarations and constants to access the mailboxes safely. Each mailbox is
786fba6e04STony Xie  * aligned on the biggest cache line size in the platform. This is known only
796fba6e04STony Xie  * to the platform as it might have a combination of integrated and external
806fba6e04STony Xie  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
816fba6e04STony Xie  * line at any cache level. They could belong to different cpus/clusters &
826fba6e04STony Xie  * get written while being protected by different locks causing corruption of
836fba6e04STony Xie  * a valid mailbox address.
846fba6e04STony Xie  ******************************************************************************/
856fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT	6
866fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
876fba6e04STony Xie 
886fba6e04STony Xie /*
896fba6e04STony Xie  * Define GICD and GICC and GICR base
906fba6e04STony Xie  */
916fba6e04STony Xie #define PLAT_RK_GICD_BASE	BASE_GICD_BASE
926fba6e04STony Xie #define PLAT_RK_GICR_BASE	BASE_GICR_BASE
936fba6e04STony Xie #define PLAT_RK_GICC_BASE	0
946fba6e04STony Xie 
956fba6e04STony Xie /*
966fba6e04STony Xie  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
976fba6e04STony Xie  * terminology. On a GICv2 system or mode, the lists will be merged and treated
986fba6e04STony Xie  * as Group 0 interrupts.
996fba6e04STony Xie  */
1006fba6e04STony Xie #define PLAT_RK_G1S_IRQS		RK3399_G1S_IRQS
1016fba6e04STony Xie #define PLAT_RK_G0_IRQS			RK3399_G0_IRQS
1026fba6e04STony Xie 
1031830f790SXing Zheng #define PLAT_RK_UART_BASE		UART2_BASE
1046fba6e04STony Xie #define PLAT_RK_UART_CLOCK		RK3399_UART_CLOCK
1056fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE		RK3399_BAUDRATE
1066fba6e04STony Xie 
1076fba6e04STony Xie #define PLAT_RK_CCI_BASE		CCI500_BASE
1086fba6e04STony Xie 
1096fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU		0x0
1106fba6e04STony Xie 
111bc5c3007SLin Huang #define PSRAM_DO_DDR_RESUME	1
11284597b57SLin Huang #define PSRAM_CHECK_WAKEUP_CPU	0
11384597b57SLin Huang 
114*1083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */
115