xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.h (revision e3525114394324b7d4be104ccba24f0ca8ca8c6b)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __SOC_H__
326fba6e04STony Xie #define __SOC_H__
336fba6e04STony Xie 
34152c8c11SMasahiro Yamada #include <utils.h>
35152c8c11SMasahiro Yamada 
366fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL	0xfdb9
376fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL	0xeca8
386fba6e04STony Xie 
399ec78bdfSTony Xie #define PMUCRU_PPLL_CON(n)		((n) * 4)
409ec78bdfSTony Xie #define CRU_PLL_CON(pll_id, n)	((pll_id)  * 0x20 + (n) * 4)
416fba6e04STony Xie #define PLL_MODE_MSK			0x03
426fba6e04STony Xie #define PLL_MODE_SHIFT			0x08
436fba6e04STony Xie #define PLL_BYPASS_MSK			0x01
446fba6e04STony Xie #define PLL_BYPASS_SHIFT		0x01
456fba6e04STony Xie #define PLL_PWRDN_MSK			0x01
466fba6e04STony Xie #define PLL_PWRDN_SHIFT			0x0
476fba6e04STony Xie #define PLL_BYPASS			BIT(1)
486fba6e04STony Xie #define PLL_PWRDN			BIT(0)
496fba6e04STony Xie 
506fba6e04STony Xie #define NO_PLL_BYPASS			(0x00)
516fba6e04STony Xie #define NO_PLL_PWRDN			(0x00)
526fba6e04STony Xie 
53fe877779SCaesar Wang #define FBDIV(n)		((0xfff << 16) | n)
54fe877779SCaesar Wang #define POSTDIV2(n)		((0x7 << (12 + 16)) | (n << 12))
55fe877779SCaesar Wang #define POSTDIV1(n)		((0x7 << (8 + 16)) | (n << 8))
56fe877779SCaesar Wang #define REFDIV(n)		((0x3F << 16) | n)
57fe877779SCaesar Wang #define PLL_LOCK(n)		((n >> 31) & 0x1)
58fe877779SCaesar Wang 
59f47a25ddSCaesar Wang #define PLL_SLOW_MODE			BITS_WITH_WMASK(SLOW_MODE,\
60f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
619ec78bdfSTony Xie 
62f47a25ddSCaesar Wang #define PLL_NOMAL_MODE			BITS_WITH_WMASK(NORMAL_MODE,\
63f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
646fba6e04STony Xie 
659ec78bdfSTony Xie #define PLL_BYPASS_MODE			BIT_WITH_WMSK(PLL_BYPASS_SHIFT)
669ec78bdfSTony Xie #define PLL_NO_BYPASS_MODE		WMSK_BIT(PLL_BYPASS_SHIFT)
679ec78bdfSTony Xie 
686fba6e04STony Xie #define PLL_CON_COUNT			0x06
69a1dccdd6SCaesar Wang #define CRU_CLKSEL_COUNT		108
704d5d98c7SCaesar Wang #define CRU_CLKSEL_CON(n)		(0x100 + (n) * 4)
716fba6e04STony Xie 
726fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT		0x06
736fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET		0x080
746fba6e04STony Xie #define REG_SIZE			0x04
756fba6e04STony Xie #define REG_SOC_WMSK			0xffff0000
769901dcf6SCaesar Wang #define CLK_GATE_MASK			0x01
779901dcf6SCaesar Wang 
789ec78bdfSTony Xie #define PMUCRU_GATE_COUNT	0x03
799ec78bdfSTony Xie #define CRU_GATE_COUNT		0x23
809ec78bdfSTony Xie #define PMUCRU_GATE_CON(n)	(0x100 + (n) * 4)
819ec78bdfSTony Xie #define CRU_GATE_CON(n)	(0x300 + (n) * 4)
829ec78bdfSTony Xie 
836fba6e04STony Xie enum plls_id {
846fba6e04STony Xie 	ALPLL_ID = 0,
856fba6e04STony Xie 	ABPLL_ID,
866fba6e04STony Xie 	DPLL_ID,
876fba6e04STony Xie 	CPLL_ID,
886fba6e04STony Xie 	GPLL_ID,
896fba6e04STony Xie 	NPLL_ID,
906fba6e04STony Xie 	VPLL_ID,
916fba6e04STony Xie 	PPLL_ID,
926fba6e04STony Xie 	END_PLL_ID,
936fba6e04STony Xie };
946fba6e04STony Xie 
959ec78bdfSTony Xie #define CLST_L_CPUS_MSK (0xf)
969ec78bdfSTony Xie #define CLST_B_CPUS_MSK (0x3)
979ec78bdfSTony Xie 
986fba6e04STony Xie enum pll_work_mode {
996fba6e04STony Xie 	SLOW_MODE = 0x00,
1006fba6e04STony Xie 	NORMAL_MODE = 0x01,
1016fba6e04STony Xie 	DEEP_SLOW_MODE = 0x02,
1026fba6e04STony Xie };
1036fba6e04STony Xie 
1046fba6e04STony Xie enum glb_sft_reset {
1056fba6e04STony Xie 	PMU_RST_BY_FIRST_SFT,
1066fba6e04STony Xie 	PMU_RST_BY_SECOND_SFT = BIT(2),
1076fba6e04STony Xie 	PMU_RST_NOT_BY_SFT = BIT(3),
1086fba6e04STony Xie };
1096fba6e04STony Xie 
110977001aaSXing Zheng struct pll_div {
111977001aaSXing Zheng 	uint32_t mhz;
112977001aaSXing Zheng 	uint32_t refdiv;
113977001aaSXing Zheng 	uint32_t fbdiv;
114977001aaSXing Zheng 	uint32_t postdiv1;
115977001aaSXing Zheng 	uint32_t postdiv2;
116977001aaSXing Zheng 	uint32_t frac;
117977001aaSXing Zheng 	uint32_t freq;
118977001aaSXing Zheng };
119977001aaSXing Zheng 
1206fba6e04STony Xie struct deepsleep_data_s {
1216fba6e04STony Xie 	uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT];
1229ec78bdfSTony Xie 	uint32_t cru_gate_con[CRU_GATE_COUNT];
1239ec78bdfSTony Xie 	uint32_t pmucru_gate_con[PMUCRU_GATE_COUNT];
1246fba6e04STony Xie };
1256fba6e04STony Xie 
126fe877779SCaesar Wang /**************************************************
127fe877779SCaesar Wang  * pmugrf reg, offset
128fe877779SCaesar Wang  **************************************************/
129fe877779SCaesar Wang #define PMUGRF_OSREG(n)		(0x300 + (n) * 4)
130fe877779SCaesar Wang 
131fe877779SCaesar Wang /**************************************************
132fe877779SCaesar Wang  * DCF reg, offset
133fe877779SCaesar Wang  **************************************************/
134fe877779SCaesar Wang #define DCF_DCF_CTRL		0x0
135fe877779SCaesar Wang #define DCF_DCF_ADDR		0x8
136fe877779SCaesar Wang #define DCF_DCF_ISR		0xc
137fe877779SCaesar Wang #define DCF_DCF_TOSET		0x14
138fe877779SCaesar Wang #define DCF_DCF_TOCMD		0x18
139fe877779SCaesar Wang #define DCF_DCF_CMD_CFG		0x1c
140fe877779SCaesar Wang 
141fe877779SCaesar Wang /* DCF_DCF_ISR */
142fe877779SCaesar Wang #define DCF_TIMEOUT		(1 << 2)
143fe877779SCaesar Wang #define DCF_ERR			(1 << 1)
144fe877779SCaesar Wang #define	DCF_DONE		(1 << 0)
145fe877779SCaesar Wang 
146fe877779SCaesar Wang /* DCF_DCF_CTRL */
147fe877779SCaesar Wang #define DCF_VOP_HW_EN		(1 << 2)
148fe877779SCaesar Wang #define DCF_STOP		(1 << 1)
149fe877779SCaesar Wang #define DCF_START		(1 << 0)
150fe877779SCaesar Wang 
151f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us)	(24 * us)
152f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms)	(ms * CYCL_24M_CNT_US(1000))
1539ec78bdfSTony Xie #define CYCL_32K_CNT_MS(ms)	(ms * 32)
154f47a25ddSCaesar Wang 
1556fba6e04STony Xie /**************************************************
1566fba6e04STony Xie  * cru reg, offset
1576fba6e04STony Xie  **************************************************/
1586fba6e04STony Xie #define CRU_SOFTRST_CON(n)	(0x400 + (n) * 4)
1596fba6e04STony Xie 
1606fba6e04STony Xie #define CRU_DMAC0_RST		BIT_WITH_WMSK(3)
1616fba6e04STony Xie  /* reset release*/
1626fba6e04STony Xie #define CRU_DMAC0_RST_RLS	WMSK_BIT(3)
1636fba6e04STony Xie 
1646fba6e04STony Xie #define CRU_DMAC1_RST		BIT_WITH_WMSK(4)
1656fba6e04STony Xie  /* reset release*/
1666fba6e04STony Xie #define CRU_DMAC1_RST_RLS	WMSK_BIT(4)
1676fba6e04STony Xie 
1686fba6e04STony Xie #define CRU_GLB_RST_CON		0x0510
1696fba6e04STony Xie #define CRU_GLB_SRST_FST	0x0500
1706fba6e04STony Xie #define CRU_GLB_SRST_SND	0x0504
1716fba6e04STony Xie 
1729901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n)	(0x300 + n * 4)
1739901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT	3
1749901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT	4
1759901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT	5
1769901dcf6SCaesar Wang 
1776fba6e04STony Xie /**************************************************
1786fba6e04STony Xie  * pmu cru reg, offset
1796fba6e04STony Xie  **************************************************/
1806fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n)		(0x120 + n * 4)
1816fba6e04STony Xie /* reset hold*/
1826fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD		BIT_WITH_WMSK(6)
1836fba6e04STony Xie /* reset hold release*/
1846fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS		WMSK_BIT(6)
185f47a25ddSCaesar Wang 
186f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK		(0x1 << 4)
187f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN		0x0
188f47a25ddSCaesar Wang 
189f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK	(0x3 << 2)
190f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN		0x0
191f47a25ddSCaesar Wang 
1929901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n)		(0x100 + n * 4)
1939901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT		3
1949901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT		4
1959901dcf6SCaesar Wang 
1966fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK	0xffff0000
1976fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN	16
1986fba6e04STony Xie 
1995d3b1067SCaesar Wang #define GRF_IOMUX_2BIT_MASK     0x3
2005d3b1067SCaesar Wang #define GRF_IOMUX_GPIO          0x0
2015d3b1067SCaesar Wang 
2025d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_SHIFT         4
2035d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_PWM           0x1
2045d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_SHIFT         12
2055d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_PWM           0x1
2065d3b1067SCaesar Wang 
2075d3b1067SCaesar Wang #define PWM_CNT(n)			(0x0000 + 0x10 * (n))
2085d3b1067SCaesar Wang #define PWM_PERIOD_HPR(n)		(0x0004 + 0x10 * (n))
2095d3b1067SCaesar Wang #define PWM_DUTY_LPR(n)			(0x0008 + 0x10 * (n))
2105d3b1067SCaesar Wang #define PWM_CTRL(n)			(0x000c + 0x10 * (n))
2115d3b1067SCaesar Wang 
2125d3b1067SCaesar Wang #define PWM_DISABLE			(0 << 0)
2135d3b1067SCaesar Wang #define PWM_ENABLE			(1 << 0)
2145d3b1067SCaesar Wang 
215fe877779SCaesar Wang /* grf reg offset */
216fe877779SCaesar Wang #define GRF_DDRC0_CON0		0xe380
217fe877779SCaesar Wang #define GRF_DDRC0_CON1		0xe384
218fe877779SCaesar Wang #define GRF_DDRC1_CON0		0xe388
219fe877779SCaesar Wang #define GRF_DDRC1_CON1		0xe38c
220977001aaSXing Zheng #define GRF_SOC_CON_BASE	0xe200
221977001aaSXing Zheng #define GRF_SOC_CON(n)		(GRF_SOC_CON_BASE + (n) * 4)
222fe877779SCaesar Wang 
2237ac52006SCaesar Wang #define PMUCRU_CLKSEL_CON0	0x0080
2247ac52006SCaesar Wang #define PMUCRU_CLKGATE_CON2	0x0108
2257ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON0	0x0110
2267ac52006SCaesar Wang #define PMUCRU_GATEDIS_CON0 0x0130
2277ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON(n)   (PMUCRU_SOFTRST_CON0 + (n) * 4)
2287ac52006SCaesar Wang 
2296fba6e04STony Xie /*
2306fba6e04STony Xie  * When system reset in running state, we want the cpus to be reboot
2316fba6e04STony Xie  * from maskrom (system reboot),
2326fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be released.
2336fba6e04STony Xie  * When system wake up from system deep suspend, some soc will be reset
2346fba6e04STony Xie  * when waked up,
2356fba6e04STony Xie  * we want the bootcpu to be reboot from pmusram,
2366fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be held.
2376fba6e04STony Xie  */
2386fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void)
2396fba6e04STony Xie {
2406fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
2416fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
2426fba6e04STony Xie }
2436fba6e04STony Xie 
2446fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void)
2456fba6e04STony Xie {
2466fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
2476fba6e04STony Xie 		      CRU_PMU_SGRF_RST_HOLD);
2486fba6e04STony Xie }
2496fba6e04STony Xie 
250*e3525114SXing Zheng /* export related and operating SoC APIs */
2516fba6e04STony Xie void __dead2 soc_global_soft_reset(void);
2525d3b1067SCaesar Wang void disable_dvfs_plls(void);
2535d3b1067SCaesar Wang void disable_nodvfs_plls(void);
2545d3b1067SCaesar Wang void enable_dvfs_plls(void);
2555d3b1067SCaesar Wang void enable_nodvfs_plls(void);
2564c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void);
2574c127e68SCaesar Wang void restore_abpll(void);
2584c127e68SCaesar Wang void restore_dpll(void);
2599ec78bdfSTony Xie void clk_gate_con_save(void);
2609ec78bdfSTony Xie void clk_gate_con_disable(void);
2619ec78bdfSTony Xie void clk_gate_con_restore(void);
262*e3525114SXing Zheng 
2636fba6e04STony Xie #endif /* __SOC_H__ */
264