16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #ifndef __SOC_H__ 86fba6e04STony Xie #define __SOC_H__ 96fba6e04STony Xie 10152c8c11SMasahiro Yamada #include <utils.h> 11152c8c11SMasahiro Yamada 126fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL 0xfdb9 136fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL 0xeca8 146fba6e04STony Xie 159ec78bdfSTony Xie #define PMUCRU_PPLL_CON(n) ((n) * 4) 169ec78bdfSTony Xie #define CRU_PLL_CON(pll_id, n) ((pll_id) * 0x20 + (n) * 4) 176fba6e04STony Xie #define PLL_MODE_MSK 0x03 186fba6e04STony Xie #define PLL_MODE_SHIFT 0x08 196fba6e04STony Xie #define PLL_BYPASS_MSK 0x01 206fba6e04STony Xie #define PLL_BYPASS_SHIFT 0x01 216fba6e04STony Xie #define PLL_PWRDN_MSK 0x01 226fba6e04STony Xie #define PLL_PWRDN_SHIFT 0x0 236fba6e04STony Xie #define PLL_BYPASS BIT(1) 246fba6e04STony Xie #define PLL_PWRDN BIT(0) 256fba6e04STony Xie 266fba6e04STony Xie #define NO_PLL_BYPASS (0x00) 276fba6e04STony Xie #define NO_PLL_PWRDN (0x00) 286fba6e04STony Xie 29fe877779SCaesar Wang #define FBDIV(n) ((0xfff << 16) | n) 30fe877779SCaesar Wang #define POSTDIV2(n) ((0x7 << (12 + 16)) | (n << 12)) 31fe877779SCaesar Wang #define POSTDIV1(n) ((0x7 << (8 + 16)) | (n << 8)) 32fe877779SCaesar Wang #define REFDIV(n) ((0x3F << 16) | n) 33fe877779SCaesar Wang #define PLL_LOCK(n) ((n >> 31) & 0x1) 34fe877779SCaesar Wang 35f47a25ddSCaesar Wang #define PLL_SLOW_MODE BITS_WITH_WMASK(SLOW_MODE,\ 36f47a25ddSCaesar Wang PLL_MODE_MSK, PLL_MODE_SHIFT) 379ec78bdfSTony Xie 38f47a25ddSCaesar Wang #define PLL_NOMAL_MODE BITS_WITH_WMASK(NORMAL_MODE,\ 39f47a25ddSCaesar Wang PLL_MODE_MSK, PLL_MODE_SHIFT) 406fba6e04STony Xie 419ec78bdfSTony Xie #define PLL_BYPASS_MODE BIT_WITH_WMSK(PLL_BYPASS_SHIFT) 429ec78bdfSTony Xie #define PLL_NO_BYPASS_MODE WMSK_BIT(PLL_BYPASS_SHIFT) 439ec78bdfSTony Xie 446fba6e04STony Xie #define PLL_CON_COUNT 0x06 45a1dccdd6SCaesar Wang #define CRU_CLKSEL_COUNT 108 464d5d98c7SCaesar Wang #define CRU_CLKSEL_CON(n) (0x100 + (n) * 4) 476fba6e04STony Xie 486fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT 0x06 496fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET 0x080 506fba6e04STony Xie #define REG_SIZE 0x04 516fba6e04STony Xie #define REG_SOC_WMSK 0xffff0000 529901dcf6SCaesar Wang #define CLK_GATE_MASK 0x01 539901dcf6SCaesar Wang 549ec78bdfSTony Xie #define PMUCRU_GATE_COUNT 0x03 559ec78bdfSTony Xie #define CRU_GATE_COUNT 0x23 569ec78bdfSTony Xie #define PMUCRU_GATE_CON(n) (0x100 + (n) * 4) 579ec78bdfSTony Xie #define CRU_GATE_CON(n) (0x300 + (n) * 4) 589ec78bdfSTony Xie 59*a109ec92SLin Huang #define PMUCRU_RSTNHOLD_CON0 0x120 60*a109ec92SLin Huang enum { 61*a109ec92SLin Huang PRESETN_NOC_PMU_HOLD = 1, 62*a109ec92SLin Huang PRESETN_INTMEM_PMU_HOLD, 63*a109ec92SLin Huang HRESETN_CM0S_PMU_HOLD, 64*a109ec92SLin Huang HRESETN_CM0S_NOC_PMU_HOLD, 65*a109ec92SLin Huang DRESETN_CM0S_PMU_HOLD, 66*a109ec92SLin Huang POESETN_CM0S_PMU_HOLD, 67*a109ec92SLin Huang PRESETN_SPI3_HOLD, 68*a109ec92SLin Huang RESETN_SPI3_HOLD, 69*a109ec92SLin Huang PRESETN_TIMER_PMU_0_1_HOLD, 70*a109ec92SLin Huang RESETN_TIMER_PMU_0_HOLD, 71*a109ec92SLin Huang RESETN_TIMER_PMU_1_HOLD, 72*a109ec92SLin Huang PRESETN_UART_M0_PMU_HOLD, 73*a109ec92SLin Huang RESETN_UART_M0_PMU_HOLD, 74*a109ec92SLin Huang PRESETN_WDT_PMU_HOLD 75*a109ec92SLin Huang }; 76*a109ec92SLin Huang 77*a109ec92SLin Huang #define PMUCRU_RSTNHOLD_CON1 0x124 78*a109ec92SLin Huang enum { 79*a109ec92SLin Huang PRESETN_I2C0_HOLD, 80*a109ec92SLin Huang PRESETN_I2C4_HOLD, 81*a109ec92SLin Huang PRESETN_I2C8_HOLD, 82*a109ec92SLin Huang PRESETN_MAILBOX_PMU_HOLD, 83*a109ec92SLin Huang PRESETN_RKPWM_PMU_HOLD, 84*a109ec92SLin Huang PRESETN_PMUGRF_HOLD, 85*a109ec92SLin Huang PRESETN_SGRF_HOLD, 86*a109ec92SLin Huang PRESETN_GPIO0_HOLD, 87*a109ec92SLin Huang PRESETN_GPIO1_HOLD, 88*a109ec92SLin Huang PRESETN_CRU_PMU_HOLD, 89*a109ec92SLin Huang PRESETN_INTR_ARB_HOLD, 90*a109ec92SLin Huang PRESETN_PVTM_PMU_HOLD, 91*a109ec92SLin Huang RESETN_I2C0_HOLD, 92*a109ec92SLin Huang RESETN_I2C4_HOLD, 93*a109ec92SLin Huang RESETN_I2C8_HOLD 94*a109ec92SLin Huang }; 95*a109ec92SLin Huang 966fba6e04STony Xie enum plls_id { 976fba6e04STony Xie ALPLL_ID = 0, 986fba6e04STony Xie ABPLL_ID, 996fba6e04STony Xie DPLL_ID, 1006fba6e04STony Xie CPLL_ID, 1016fba6e04STony Xie GPLL_ID, 1026fba6e04STony Xie NPLL_ID, 1036fba6e04STony Xie VPLL_ID, 1046fba6e04STony Xie PPLL_ID, 1056fba6e04STony Xie END_PLL_ID, 1066fba6e04STony Xie }; 1076fba6e04STony Xie 1089ec78bdfSTony Xie #define CLST_L_CPUS_MSK (0xf) 1099ec78bdfSTony Xie #define CLST_B_CPUS_MSK (0x3) 1109ec78bdfSTony Xie 1116fba6e04STony Xie enum pll_work_mode { 1126fba6e04STony Xie SLOW_MODE = 0x00, 1136fba6e04STony Xie NORMAL_MODE = 0x01, 1146fba6e04STony Xie DEEP_SLOW_MODE = 0x02, 1156fba6e04STony Xie }; 1166fba6e04STony Xie 1176fba6e04STony Xie enum glb_sft_reset { 1186fba6e04STony Xie PMU_RST_BY_FIRST_SFT, 1196fba6e04STony Xie PMU_RST_BY_SECOND_SFT = BIT(2), 1206fba6e04STony Xie PMU_RST_NOT_BY_SFT = BIT(3), 1216fba6e04STony Xie }; 1226fba6e04STony Xie 123977001aaSXing Zheng struct pll_div { 124977001aaSXing Zheng uint32_t mhz; 125977001aaSXing Zheng uint32_t refdiv; 126977001aaSXing Zheng uint32_t fbdiv; 127977001aaSXing Zheng uint32_t postdiv1; 128977001aaSXing Zheng uint32_t postdiv2; 129977001aaSXing Zheng uint32_t frac; 130977001aaSXing Zheng uint32_t freq; 131977001aaSXing Zheng }; 132977001aaSXing Zheng 1336fba6e04STony Xie struct deepsleep_data_s { 1346fba6e04STony Xie uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT]; 1359ec78bdfSTony Xie uint32_t cru_gate_con[CRU_GATE_COUNT]; 1369ec78bdfSTony Xie uint32_t pmucru_gate_con[PMUCRU_GATE_COUNT]; 137*a109ec92SLin Huang uint32_t pmucru_rstnhold_con0; 138*a109ec92SLin Huang uint32_t pmucru_rstnhold_con1; 1396fba6e04STony Xie }; 1406fba6e04STony Xie 141fe877779SCaesar Wang /************************************************** 142fe877779SCaesar Wang * pmugrf reg, offset 143fe877779SCaesar Wang **************************************************/ 144fe877779SCaesar Wang #define PMUGRF_OSREG(n) (0x300 + (n) * 4) 145fe877779SCaesar Wang 146fe877779SCaesar Wang /************************************************** 147fe877779SCaesar Wang * DCF reg, offset 148fe877779SCaesar Wang **************************************************/ 149fe877779SCaesar Wang #define DCF_DCF_CTRL 0x0 150fe877779SCaesar Wang #define DCF_DCF_ADDR 0x8 151fe877779SCaesar Wang #define DCF_DCF_ISR 0xc 152fe877779SCaesar Wang #define DCF_DCF_TOSET 0x14 153fe877779SCaesar Wang #define DCF_DCF_TOCMD 0x18 154fe877779SCaesar Wang #define DCF_DCF_CMD_CFG 0x1c 155fe877779SCaesar Wang 156fe877779SCaesar Wang /* DCF_DCF_ISR */ 157fe877779SCaesar Wang #define DCF_TIMEOUT (1 << 2) 158fe877779SCaesar Wang #define DCF_ERR (1 << 1) 159fe877779SCaesar Wang #define DCF_DONE (1 << 0) 160fe877779SCaesar Wang 161fe877779SCaesar Wang /* DCF_DCF_CTRL */ 162fe877779SCaesar Wang #define DCF_VOP_HW_EN (1 << 2) 163fe877779SCaesar Wang #define DCF_STOP (1 << 1) 164fe877779SCaesar Wang #define DCF_START (1 << 0) 165fe877779SCaesar Wang 166f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us) (24 * us) 167f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms) (ms * CYCL_24M_CNT_US(1000)) 1689ec78bdfSTony Xie #define CYCL_32K_CNT_MS(ms) (ms * 32) 169f47a25ddSCaesar Wang 1706fba6e04STony Xie /************************************************** 1716fba6e04STony Xie * cru reg, offset 1726fba6e04STony Xie **************************************************/ 1736fba6e04STony Xie #define CRU_SOFTRST_CON(n) (0x400 + (n) * 4) 1746fba6e04STony Xie 1756fba6e04STony Xie #define CRU_DMAC0_RST BIT_WITH_WMSK(3) 1766fba6e04STony Xie /* reset release*/ 1776fba6e04STony Xie #define CRU_DMAC0_RST_RLS WMSK_BIT(3) 1786fba6e04STony Xie 1796fba6e04STony Xie #define CRU_DMAC1_RST BIT_WITH_WMSK(4) 1806fba6e04STony Xie /* reset release*/ 1816fba6e04STony Xie #define CRU_DMAC1_RST_RLS WMSK_BIT(4) 1826fba6e04STony Xie 1836fba6e04STony Xie #define CRU_GLB_RST_CON 0x0510 1846fba6e04STony Xie #define CRU_GLB_SRST_FST 0x0500 1856fba6e04STony Xie #define CRU_GLB_SRST_SND 0x0504 1866fba6e04STony Xie 1879901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n) (0x300 + n * 4) 1889901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT 3 1899901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT 4 1909901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT 5 1919901dcf6SCaesar Wang 1926fba6e04STony Xie /************************************************** 1936fba6e04STony Xie * pmu cru reg, offset 1946fba6e04STony Xie **************************************************/ 1956fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n) (0x120 + n * 4) 1966fba6e04STony Xie /* reset hold*/ 1976fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD BIT_WITH_WMSK(6) 1986fba6e04STony Xie /* reset hold release*/ 1996fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS WMSK_BIT(6) 200f47a25ddSCaesar Wang 201f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK (0x1 << 4) 202f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN 0x0 203f47a25ddSCaesar Wang 204f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK (0x3 << 2) 205f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN 0x0 206f47a25ddSCaesar Wang 2079901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n) (0x100 + n * 4) 2089901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT 3 2099901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT 4 2109901dcf6SCaesar Wang 2116fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK 0xffff0000 2126fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN 16 2136fba6e04STony Xie 2145d3b1067SCaesar Wang #define GRF_IOMUX_2BIT_MASK 0x3 2155d3b1067SCaesar Wang #define GRF_IOMUX_GPIO 0x0 2165d3b1067SCaesar Wang 2175d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_SHIFT 4 2185d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_PWM 0x1 2195d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_SHIFT 12 2205d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_PWM 0x1 2215d3b1067SCaesar Wang 2225d3b1067SCaesar Wang #define PWM_CNT(n) (0x0000 + 0x10 * (n)) 2235d3b1067SCaesar Wang #define PWM_PERIOD_HPR(n) (0x0004 + 0x10 * (n)) 2245d3b1067SCaesar Wang #define PWM_DUTY_LPR(n) (0x0008 + 0x10 * (n)) 2255d3b1067SCaesar Wang #define PWM_CTRL(n) (0x000c + 0x10 * (n)) 2265d3b1067SCaesar Wang 2275d3b1067SCaesar Wang #define PWM_DISABLE (0 << 0) 2285d3b1067SCaesar Wang #define PWM_ENABLE (1 << 0) 2295d3b1067SCaesar Wang 230fe877779SCaesar Wang /* grf reg offset */ 2312adcad64SLin Huang #define GRF_USBPHY0_CTRL0 0x4480 2322adcad64SLin Huang #define GRF_USBPHY0_CTRL2 0x4488 2332adcad64SLin Huang #define GRF_USBPHY0_CTRL3 0x448c 2342adcad64SLin Huang #define GRF_USBPHY0_CTRL12 0x44b0 2352adcad64SLin Huang #define GRF_USBPHY0_CTRL13 0x44b4 2362adcad64SLin Huang #define GRF_USBPHY0_CTRL15 0x44bc 2372adcad64SLin Huang #define GRF_USBPHY0_CTRL16 0x44c0 2382adcad64SLin Huang 2392adcad64SLin Huang #define GRF_USBPHY1_CTRL0 0x4500 2402adcad64SLin Huang #define GRF_USBPHY1_CTRL2 0x4508 2412adcad64SLin Huang #define GRF_USBPHY1_CTRL3 0x450c 2422adcad64SLin Huang #define GRF_USBPHY1_CTRL12 0x4530 2432adcad64SLin Huang #define GRF_USBPHY1_CTRL13 0x4534 2442adcad64SLin Huang #define GRF_USBPHY1_CTRL15 0x453c 2452adcad64SLin Huang #define GRF_USBPHY1_CTRL16 0x4540 2462adcad64SLin Huang 2472adcad64SLin Huang #define GRF_GPIO2A_IOMUX 0xe000 2482adcad64SLin Huang #define GRF_GPIO2D_HE 0xe18c 249fe877779SCaesar Wang #define GRF_DDRC0_CON0 0xe380 250fe877779SCaesar Wang #define GRF_DDRC0_CON1 0xe384 251fe877779SCaesar Wang #define GRF_DDRC1_CON0 0xe388 252fe877779SCaesar Wang #define GRF_DDRC1_CON1 0xe38c 253977001aaSXing Zheng #define GRF_SOC_CON_BASE 0xe200 254977001aaSXing Zheng #define GRF_SOC_CON(n) (GRF_SOC_CON_BASE + (n) * 4) 2552adcad64SLin Huang #define GRF_IO_VSEL 0xe640 256fe877779SCaesar Wang 2572adcad64SLin Huang #define CRU_CLKSEL_CON0 0x0100 2589aadf25cSLin Huang #define CRU_CLKSEL_CON6 0x0118 2592adcad64SLin Huang #define CRU_SDIO0_CON1 0x058c 2607ac52006SCaesar Wang #define PMUCRU_CLKSEL_CON0 0x0080 2617ac52006SCaesar Wang #define PMUCRU_CLKGATE_CON2 0x0108 2627ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON0 0x0110 2637ac52006SCaesar Wang #define PMUCRU_GATEDIS_CON0 0x0130 2647ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON(n) (PMUCRU_SOFTRST_CON0 + (n) * 4) 2657ac52006SCaesar Wang 2666fba6e04STony Xie /* 2676fba6e04STony Xie * When system reset in running state, we want the cpus to be reboot 2686fba6e04STony Xie * from maskrom (system reboot), 2696fba6e04STony Xie * the pmusgrf reset-hold bits needs to be released. 2706fba6e04STony Xie * When system wake up from system deep suspend, some soc will be reset 2716fba6e04STony Xie * when waked up, 2726fba6e04STony Xie * we want the bootcpu to be reboot from pmusram, 2736fba6e04STony Xie * the pmusgrf reset-hold bits needs to be held. 2746fba6e04STony Xie */ 2756fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void) 2766fba6e04STony Xie { 2776fba6e04STony Xie mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1), 2786fba6e04STony Xie CRU_PMU_SGRF_RST_RLS); 2796fba6e04STony Xie } 2806fba6e04STony Xie 2816fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void) 2826fba6e04STony Xie { 2836fba6e04STony Xie mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1), 2846fba6e04STony Xie CRU_PMU_SGRF_RST_HOLD); 2856fba6e04STony Xie } 2866fba6e04STony Xie 287e3525114SXing Zheng /* export related and operating SoC APIs */ 2886fba6e04STony Xie void __dead2 soc_global_soft_reset(void); 2895d3b1067SCaesar Wang void disable_dvfs_plls(void); 2905d3b1067SCaesar Wang void disable_nodvfs_plls(void); 2915d3b1067SCaesar Wang void enable_dvfs_plls(void); 2925d3b1067SCaesar Wang void enable_nodvfs_plls(void); 2934c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void); 2944c127e68SCaesar Wang void restore_abpll(void); 2959ec78bdfSTony Xie void clk_gate_con_save(void); 2969ec78bdfSTony Xie void clk_gate_con_disable(void); 2979ec78bdfSTony Xie void clk_gate_con_restore(void); 298*a109ec92SLin Huang void set_pmu_rsthold(void); 299*a109ec92SLin Huang void restore_pmu_rsthold(void); 3006fba6e04STony Xie #endif /* __SOC_H__ */ 301