xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.h (revision 9aadf25c2251d3fe66ea743b97cf32e1728b3ae4)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #ifndef __SOC_H__
86fba6e04STony Xie #define __SOC_H__
96fba6e04STony Xie 
10152c8c11SMasahiro Yamada #include <utils.h>
11152c8c11SMasahiro Yamada 
126fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL	0xfdb9
136fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL	0xeca8
146fba6e04STony Xie 
159ec78bdfSTony Xie #define PMUCRU_PPLL_CON(n)		((n) * 4)
169ec78bdfSTony Xie #define CRU_PLL_CON(pll_id, n)	((pll_id)  * 0x20 + (n) * 4)
176fba6e04STony Xie #define PLL_MODE_MSK			0x03
186fba6e04STony Xie #define PLL_MODE_SHIFT			0x08
196fba6e04STony Xie #define PLL_BYPASS_MSK			0x01
206fba6e04STony Xie #define PLL_BYPASS_SHIFT		0x01
216fba6e04STony Xie #define PLL_PWRDN_MSK			0x01
226fba6e04STony Xie #define PLL_PWRDN_SHIFT			0x0
236fba6e04STony Xie #define PLL_BYPASS			BIT(1)
246fba6e04STony Xie #define PLL_PWRDN			BIT(0)
256fba6e04STony Xie 
266fba6e04STony Xie #define NO_PLL_BYPASS			(0x00)
276fba6e04STony Xie #define NO_PLL_PWRDN			(0x00)
286fba6e04STony Xie 
29fe877779SCaesar Wang #define FBDIV(n)		((0xfff << 16) | n)
30fe877779SCaesar Wang #define POSTDIV2(n)		((0x7 << (12 + 16)) | (n << 12))
31fe877779SCaesar Wang #define POSTDIV1(n)		((0x7 << (8 + 16)) | (n << 8))
32fe877779SCaesar Wang #define REFDIV(n)		((0x3F << 16) | n)
33fe877779SCaesar Wang #define PLL_LOCK(n)		((n >> 31) & 0x1)
34fe877779SCaesar Wang 
35f47a25ddSCaesar Wang #define PLL_SLOW_MODE			BITS_WITH_WMASK(SLOW_MODE,\
36f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
379ec78bdfSTony Xie 
38f47a25ddSCaesar Wang #define PLL_NOMAL_MODE			BITS_WITH_WMASK(NORMAL_MODE,\
39f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
406fba6e04STony Xie 
419ec78bdfSTony Xie #define PLL_BYPASS_MODE			BIT_WITH_WMSK(PLL_BYPASS_SHIFT)
429ec78bdfSTony Xie #define PLL_NO_BYPASS_MODE		WMSK_BIT(PLL_BYPASS_SHIFT)
439ec78bdfSTony Xie 
446fba6e04STony Xie #define PLL_CON_COUNT			0x06
45a1dccdd6SCaesar Wang #define CRU_CLKSEL_COUNT		108
464d5d98c7SCaesar Wang #define CRU_CLKSEL_CON(n)		(0x100 + (n) * 4)
476fba6e04STony Xie 
486fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT		0x06
496fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET		0x080
506fba6e04STony Xie #define REG_SIZE			0x04
516fba6e04STony Xie #define REG_SOC_WMSK			0xffff0000
529901dcf6SCaesar Wang #define CLK_GATE_MASK			0x01
539901dcf6SCaesar Wang 
549ec78bdfSTony Xie #define PMUCRU_GATE_COUNT	0x03
559ec78bdfSTony Xie #define CRU_GATE_COUNT		0x23
569ec78bdfSTony Xie #define PMUCRU_GATE_CON(n)	(0x100 + (n) * 4)
579ec78bdfSTony Xie #define CRU_GATE_CON(n)	(0x300 + (n) * 4)
589ec78bdfSTony Xie 
596fba6e04STony Xie enum plls_id {
606fba6e04STony Xie 	ALPLL_ID = 0,
616fba6e04STony Xie 	ABPLL_ID,
626fba6e04STony Xie 	DPLL_ID,
636fba6e04STony Xie 	CPLL_ID,
646fba6e04STony Xie 	GPLL_ID,
656fba6e04STony Xie 	NPLL_ID,
666fba6e04STony Xie 	VPLL_ID,
676fba6e04STony Xie 	PPLL_ID,
686fba6e04STony Xie 	END_PLL_ID,
696fba6e04STony Xie };
706fba6e04STony Xie 
719ec78bdfSTony Xie #define CLST_L_CPUS_MSK (0xf)
729ec78bdfSTony Xie #define CLST_B_CPUS_MSK (0x3)
739ec78bdfSTony Xie 
746fba6e04STony Xie enum pll_work_mode {
756fba6e04STony Xie 	SLOW_MODE = 0x00,
766fba6e04STony Xie 	NORMAL_MODE = 0x01,
776fba6e04STony Xie 	DEEP_SLOW_MODE = 0x02,
786fba6e04STony Xie };
796fba6e04STony Xie 
806fba6e04STony Xie enum glb_sft_reset {
816fba6e04STony Xie 	PMU_RST_BY_FIRST_SFT,
826fba6e04STony Xie 	PMU_RST_BY_SECOND_SFT = BIT(2),
836fba6e04STony Xie 	PMU_RST_NOT_BY_SFT = BIT(3),
846fba6e04STony Xie };
856fba6e04STony Xie 
86977001aaSXing Zheng struct pll_div {
87977001aaSXing Zheng 	uint32_t mhz;
88977001aaSXing Zheng 	uint32_t refdiv;
89977001aaSXing Zheng 	uint32_t fbdiv;
90977001aaSXing Zheng 	uint32_t postdiv1;
91977001aaSXing Zheng 	uint32_t postdiv2;
92977001aaSXing Zheng 	uint32_t frac;
93977001aaSXing Zheng 	uint32_t freq;
94977001aaSXing Zheng };
95977001aaSXing Zheng 
966fba6e04STony Xie struct deepsleep_data_s {
976fba6e04STony Xie 	uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT];
989ec78bdfSTony Xie 	uint32_t cru_gate_con[CRU_GATE_COUNT];
999ec78bdfSTony Xie 	uint32_t pmucru_gate_con[PMUCRU_GATE_COUNT];
1006fba6e04STony Xie };
1016fba6e04STony Xie 
102fe877779SCaesar Wang /**************************************************
103fe877779SCaesar Wang  * pmugrf reg, offset
104fe877779SCaesar Wang  **************************************************/
105fe877779SCaesar Wang #define PMUGRF_OSREG(n)		(0x300 + (n) * 4)
106fe877779SCaesar Wang 
107fe877779SCaesar Wang /**************************************************
108fe877779SCaesar Wang  * DCF reg, offset
109fe877779SCaesar Wang  **************************************************/
110fe877779SCaesar Wang #define DCF_DCF_CTRL		0x0
111fe877779SCaesar Wang #define DCF_DCF_ADDR		0x8
112fe877779SCaesar Wang #define DCF_DCF_ISR		0xc
113fe877779SCaesar Wang #define DCF_DCF_TOSET		0x14
114fe877779SCaesar Wang #define DCF_DCF_TOCMD		0x18
115fe877779SCaesar Wang #define DCF_DCF_CMD_CFG		0x1c
116fe877779SCaesar Wang 
117fe877779SCaesar Wang /* DCF_DCF_ISR */
118fe877779SCaesar Wang #define DCF_TIMEOUT		(1 << 2)
119fe877779SCaesar Wang #define DCF_ERR			(1 << 1)
120fe877779SCaesar Wang #define	DCF_DONE		(1 << 0)
121fe877779SCaesar Wang 
122fe877779SCaesar Wang /* DCF_DCF_CTRL */
123fe877779SCaesar Wang #define DCF_VOP_HW_EN		(1 << 2)
124fe877779SCaesar Wang #define DCF_STOP		(1 << 1)
125fe877779SCaesar Wang #define DCF_START		(1 << 0)
126fe877779SCaesar Wang 
127f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us)	(24 * us)
128f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms)	(ms * CYCL_24M_CNT_US(1000))
1299ec78bdfSTony Xie #define CYCL_32K_CNT_MS(ms)	(ms * 32)
130f47a25ddSCaesar Wang 
1316fba6e04STony Xie /**************************************************
1326fba6e04STony Xie  * cru reg, offset
1336fba6e04STony Xie  **************************************************/
1346fba6e04STony Xie #define CRU_SOFTRST_CON(n)	(0x400 + (n) * 4)
1356fba6e04STony Xie 
1366fba6e04STony Xie #define CRU_DMAC0_RST		BIT_WITH_WMSK(3)
1376fba6e04STony Xie  /* reset release*/
1386fba6e04STony Xie #define CRU_DMAC0_RST_RLS	WMSK_BIT(3)
1396fba6e04STony Xie 
1406fba6e04STony Xie #define CRU_DMAC1_RST		BIT_WITH_WMSK(4)
1416fba6e04STony Xie  /* reset release*/
1426fba6e04STony Xie #define CRU_DMAC1_RST_RLS	WMSK_BIT(4)
1436fba6e04STony Xie 
1446fba6e04STony Xie #define CRU_GLB_RST_CON		0x0510
1456fba6e04STony Xie #define CRU_GLB_SRST_FST	0x0500
1466fba6e04STony Xie #define CRU_GLB_SRST_SND	0x0504
1476fba6e04STony Xie 
1489901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n)	(0x300 + n * 4)
1499901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT	3
1509901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT	4
1519901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT	5
1529901dcf6SCaesar Wang 
1536fba6e04STony Xie /**************************************************
1546fba6e04STony Xie  * pmu cru reg, offset
1556fba6e04STony Xie  **************************************************/
1566fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n)		(0x120 + n * 4)
1576fba6e04STony Xie /* reset hold*/
1586fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD		BIT_WITH_WMSK(6)
1596fba6e04STony Xie /* reset hold release*/
1606fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS		WMSK_BIT(6)
161f47a25ddSCaesar Wang 
162f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK		(0x1 << 4)
163f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN		0x0
164f47a25ddSCaesar Wang 
165f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK	(0x3 << 2)
166f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN		0x0
167f47a25ddSCaesar Wang 
1689901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n)		(0x100 + n * 4)
1699901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT		3
1709901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT		4
1719901dcf6SCaesar Wang 
1726fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK	0xffff0000
1736fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN	16
1746fba6e04STony Xie 
1755d3b1067SCaesar Wang #define GRF_IOMUX_2BIT_MASK     0x3
1765d3b1067SCaesar Wang #define GRF_IOMUX_GPIO          0x0
1775d3b1067SCaesar Wang 
1785d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_SHIFT         4
1795d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_PWM           0x1
1805d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_SHIFT         12
1815d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_PWM           0x1
1825d3b1067SCaesar Wang 
1835d3b1067SCaesar Wang #define PWM_CNT(n)			(0x0000 + 0x10 * (n))
1845d3b1067SCaesar Wang #define PWM_PERIOD_HPR(n)		(0x0004 + 0x10 * (n))
1855d3b1067SCaesar Wang #define PWM_DUTY_LPR(n)			(0x0008 + 0x10 * (n))
1865d3b1067SCaesar Wang #define PWM_CTRL(n)			(0x000c + 0x10 * (n))
1875d3b1067SCaesar Wang 
1885d3b1067SCaesar Wang #define PWM_DISABLE			(0 << 0)
1895d3b1067SCaesar Wang #define PWM_ENABLE			(1 << 0)
1905d3b1067SCaesar Wang 
191fe877779SCaesar Wang /* grf reg offset */
192fe877779SCaesar Wang #define GRF_DDRC0_CON0		0xe380
193fe877779SCaesar Wang #define GRF_DDRC0_CON1		0xe384
194fe877779SCaesar Wang #define GRF_DDRC1_CON0		0xe388
195fe877779SCaesar Wang #define GRF_DDRC1_CON1		0xe38c
196977001aaSXing Zheng #define GRF_SOC_CON_BASE	0xe200
197977001aaSXing Zheng #define GRF_SOC_CON(n)		(GRF_SOC_CON_BASE + (n) * 4)
198fe877779SCaesar Wang 
199*9aadf25cSLin Huang #define CRU_CLKSEL_CON6		0x0118
2007ac52006SCaesar Wang #define PMUCRU_CLKSEL_CON0	0x0080
2017ac52006SCaesar Wang #define PMUCRU_CLKGATE_CON2	0x0108
2027ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON0	0x0110
2037ac52006SCaesar Wang #define PMUCRU_GATEDIS_CON0 0x0130
2047ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON(n)   (PMUCRU_SOFTRST_CON0 + (n) * 4)
2057ac52006SCaesar Wang 
2066fba6e04STony Xie /*
2076fba6e04STony Xie  * When system reset in running state, we want the cpus to be reboot
2086fba6e04STony Xie  * from maskrom (system reboot),
2096fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be released.
2106fba6e04STony Xie  * When system wake up from system deep suspend, some soc will be reset
2116fba6e04STony Xie  * when waked up,
2126fba6e04STony Xie  * we want the bootcpu to be reboot from pmusram,
2136fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be held.
2146fba6e04STony Xie  */
2156fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void)
2166fba6e04STony Xie {
2176fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
2186fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
2196fba6e04STony Xie }
2206fba6e04STony Xie 
2216fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void)
2226fba6e04STony Xie {
2236fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
2246fba6e04STony Xie 		      CRU_PMU_SGRF_RST_HOLD);
2256fba6e04STony Xie }
2266fba6e04STony Xie 
227e3525114SXing Zheng /* export related and operating SoC APIs */
2286fba6e04STony Xie void __dead2 soc_global_soft_reset(void);
2295d3b1067SCaesar Wang void disable_dvfs_plls(void);
2305d3b1067SCaesar Wang void disable_nodvfs_plls(void);
2315d3b1067SCaesar Wang void enable_dvfs_plls(void);
2325d3b1067SCaesar Wang void enable_nodvfs_plls(void);
2334c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void);
2344c127e68SCaesar Wang void restore_abpll(void);
2359ec78bdfSTony Xie void clk_gate_con_save(void);
2369ec78bdfSTony Xie void clk_gate_con_disable(void);
2379ec78bdfSTony Xie void clk_gate_con_restore(void);
238e3525114SXing Zheng 
2396fba6e04STony Xie #endif /* __SOC_H__ */
240