xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.h (revision 9901dcf6bb14813bf9ace57ffb51d62f37a1d2fb)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __SOC_H__
326fba6e04STony Xie #define __SOC_H__
336fba6e04STony Xie 
346fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL	0xfdb9
356fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL	0xeca8
366fba6e04STony Xie 
376fba6e04STony Xie #define PMUCRU_PPLL_CON_OFFSET		0x000
386fba6e04STony Xie #define PMUCRU_PPLL_CON_BASE_ADDR	(PMUCRU_BASE + PMUCRU_PPLL_CON_OFFSET)
396fba6e04STony Xie #define PMUCRU_PPLL_CON_CONUT		0x06
406fba6e04STony Xie 
416fba6e04STony Xie #define PMUCRU_PPLL_CON(num)		(PMUCRU_PPLL_CON_BASE_ADDR + num * 4)
426fba6e04STony Xie #define CRU_PLL_CON(pll_id, num)	(CRU_BASE + pll_id  * 0x20 + num * 4)
436fba6e04STony Xie #define PLL_MODE_MSK			0x03
446fba6e04STony Xie #define PLL_MODE_SHIFT			0x08
456fba6e04STony Xie #define PLL_BYPASS_MSK			0x01
466fba6e04STony Xie #define PLL_BYPASS_SHIFT		0x01
476fba6e04STony Xie #define PLL_PWRDN_MSK			0x01
486fba6e04STony Xie #define PLL_PWRDN_SHIFT			0x0
496fba6e04STony Xie #define PLL_BYPASS			BIT(1)
506fba6e04STony Xie #define PLL_PWRDN			BIT(0)
516fba6e04STony Xie 
526fba6e04STony Xie #define NO_PLL_BYPASS			(0x00)
536fba6e04STony Xie #define NO_PLL_PWRDN			(0x00)
546fba6e04STony Xie 
55f47a25ddSCaesar Wang #define PLL_SLOW_MODE		BITS_WITH_WMASK(SLOW_MODE,\
56f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
57f47a25ddSCaesar Wang #define PLL_BYPASS_MODE		BITS_WITH_WMASK(PLL_BYPASS,\
58f47a25ddSCaesar Wang 						PLL_BYPASS_MSK,\
59f47a25ddSCaesar Wang 						PLL_BYPASS_SHIFT)
60f47a25ddSCaesar Wang #define PLL_NO_BYPASS_MODE	BITS_WITH_WMASK(NO_PLL_BYPASS,\
61f47a25ddSCaesar Wang 						PLL_BYPASS_MSK,\
62f47a25ddSCaesar Wang 						PLL_BYPASS_SHIFT)
63f47a25ddSCaesar Wang #define PLL_NOMAL_MODE		BITS_WITH_WMASK(NORMAL_MODE,\
64f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
656fba6e04STony Xie 
666fba6e04STony Xie #define PLL_CON_COUNT			0x06
676fba6e04STony Xie #define CRU_CLKSEL_COUNT		0x108
686fba6e04STony Xie #define CRU_CLKSEL_OFFSET		0x300
696fba6e04STony Xie 
706fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT		0x06
716fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET		0x080
726fba6e04STony Xie #define REG_SIZE			0x04
736fba6e04STony Xie #define REG_SOC_WMSK			0xffff0000
746fba6e04STony Xie 
75*9901dcf6SCaesar Wang #define CLK_GATE_MASK			0x01
76*9901dcf6SCaesar Wang 
776fba6e04STony Xie enum plls_id {
786fba6e04STony Xie 	ALPLL_ID = 0,
796fba6e04STony Xie 	ABPLL_ID,
806fba6e04STony Xie 	DPLL_ID,
816fba6e04STony Xie 	CPLL_ID,
826fba6e04STony Xie 	GPLL_ID,
836fba6e04STony Xie 	NPLL_ID,
846fba6e04STony Xie 	VPLL_ID,
856fba6e04STony Xie 	PPLL_ID,
866fba6e04STony Xie 	END_PLL_ID,
876fba6e04STony Xie };
886fba6e04STony Xie 
896fba6e04STony Xie enum pll_work_mode {
906fba6e04STony Xie 	SLOW_MODE = 0x00,
916fba6e04STony Xie 	NORMAL_MODE = 0x01,
926fba6e04STony Xie 	DEEP_SLOW_MODE = 0x02,
936fba6e04STony Xie };
946fba6e04STony Xie 
956fba6e04STony Xie enum glb_sft_reset {
966fba6e04STony Xie 	PMU_RST_BY_FIRST_SFT,
976fba6e04STony Xie 	PMU_RST_BY_SECOND_SFT = BIT(2),
986fba6e04STony Xie 	PMU_RST_NOT_BY_SFT = BIT(3),
996fba6e04STony Xie };
1006fba6e04STony Xie 
1016fba6e04STony Xie struct deepsleep_data_s {
1026fba6e04STony Xie 	uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT];
1036fba6e04STony Xie 	uint32_t pmucru_clksel_con[PMUCRU_CLKSEL_CONUT];
1046fba6e04STony Xie 	uint32_t cru_clksel_con[CRU_CLKSEL_COUNT];
1056fba6e04STony Xie };
1066fba6e04STony Xie 
107f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us)	(24 * us)
108f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms)	(ms * CYCL_24M_CNT_US(1000))
109f47a25ddSCaesar Wang 
1106fba6e04STony Xie /**************************************************
1116fba6e04STony Xie  * secure timer
1126fba6e04STony Xie  **************************************************/
1136fba6e04STony Xie 
1146fba6e04STony Xie /* chanal0~5 */
1156fba6e04STony Xie #define STIMER0_CHN_BASE(n)	(STIME_BASE + 0x20 * (n))
1166fba6e04STony Xie /* chanal6~11 */
1176fba6e04STony Xie #define STIMER1_CHN_BASE(n)	(STIME_BASE + 0x8000 + 0x20 * (n))
1186fba6e04STony Xie 
1196fba6e04STony Xie  /* low 32 bits */
1206fba6e04STony Xie #define TIMER_END_COUNT0	0x00
1216fba6e04STony Xie  /* high 32 bits */
1226fba6e04STony Xie #define TIMER_END_COUNT1	0x04
1236fba6e04STony Xie 
1246fba6e04STony Xie #define TIMER_CURRENT_VALUE0	0x08
1256fba6e04STony Xie #define TIMER_CURRENT_VALUE1	0x0C
1266fba6e04STony Xie 
1276fba6e04STony Xie  /* low 32 bits */
1286fba6e04STony Xie #define TIMER_INIT_COUNT0	0x10
1296fba6e04STony Xie  /* high 32 bits */
1306fba6e04STony Xie #define TIMER_INIT_COUNT1	0x14
1316fba6e04STony Xie 
1326fba6e04STony Xie #define TIMER_INTSTATUS		0x18
1336fba6e04STony Xie #define TIMER_CONTROL_REG	0x1c
1346fba6e04STony Xie 
1356fba6e04STony Xie #define TIMER_EN			0x1
1366fba6e04STony Xie 
1376fba6e04STony Xie #define TIMER_FMODE		(0x0 << 1)
1386fba6e04STony Xie #define TIMER_RMODE		(0x1 << 1)
1396fba6e04STony Xie 
1406fba6e04STony Xie /**************************************************
1416fba6e04STony Xie  * cru reg, offset
1426fba6e04STony Xie  **************************************************/
1436fba6e04STony Xie #define CRU_SOFTRST_CON(n)	(0x400 + (n) * 4)
1446fba6e04STony Xie 
1456fba6e04STony Xie #define CRU_DMAC0_RST		BIT_WITH_WMSK(3)
1466fba6e04STony Xie  /* reset release*/
1476fba6e04STony Xie #define CRU_DMAC0_RST_RLS	WMSK_BIT(3)
1486fba6e04STony Xie 
1496fba6e04STony Xie #define CRU_DMAC1_RST		BIT_WITH_WMSK(4)
1506fba6e04STony Xie  /* reset release*/
1516fba6e04STony Xie #define CRU_DMAC1_RST_RLS	WMSK_BIT(4)
1526fba6e04STony Xie 
1536fba6e04STony Xie #define CRU_GLB_RST_CON		0x0510
1546fba6e04STony Xie #define CRU_GLB_SRST_FST	0x0500
1556fba6e04STony Xie #define CRU_GLB_SRST_SND	0x0504
1566fba6e04STony Xie 
157*9901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n)	(0x300 + n * 4)
158*9901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT	3
159*9901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT	4
160*9901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT	5
161*9901dcf6SCaesar Wang 
1626fba6e04STony Xie /**************************************************
1636fba6e04STony Xie  * pmu cru reg, offset
1646fba6e04STony Xie  **************************************************/
1656fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n)		(0x120 + n * 4)
1666fba6e04STony Xie /* reset hold*/
1676fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD		BIT_WITH_WMSK(6)
1686fba6e04STony Xie /* reset hold release*/
1696fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS		WMSK_BIT(6)
170f47a25ddSCaesar Wang 
171f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK		(0x1 << 4)
172f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN		0x0
173f47a25ddSCaesar Wang 
174f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK	(0x3 << 2)
175f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN		0x0
176f47a25ddSCaesar Wang 
177*9901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n)		(0x100 + n * 4)
178*9901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT		3
179*9901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT		4
180*9901dcf6SCaesar Wang 
1816fba6e04STony Xie /**************************************************
1826fba6e04STony Xie  * sgrf reg, offset
1836fba6e04STony Xie  **************************************************/
1846fba6e04STony Xie #define SGRF_SOC_CON0_1(n)		(0xc000 + (n) * 4)
1856fba6e04STony Xie #define SGRF_SOC_CON3_7(n)		(0xe00c + ((n) - 3) * 4)
1866fba6e04STony Xie #define SGRF_SOC_CON8_15(n)		(0x8020 + ((n) - 8) * 4)
1876fba6e04STony Xie #define SGRF_PMU_SLV_CON0_1(n)		(0xc240 + ((n) - 0) * 4)
1886fba6e04STony Xie #define SGRF_SLV_SECURE_CON0_4(n)	(0xe3c0 + ((n) - 0) * 4)
1896fba6e04STony Xie #define SGRF_DDRRGN_CON0_16(n)		((n) * 4)
1906fba6e04STony Xie #define SGRF_DDRRGN_CON20_34(n)		(0x50 + ((n) - 20) * 4)
1916fba6e04STony Xie 
1926fba6e04STony Xie /* security config for master */
1936fba6e04STony Xie #define SGRF_SOC_CON_WMSK		0xffff0000
1946fba6e04STony Xie /* All of master in ns */
1956fba6e04STony Xie #define SGRF_SOC_ALLMST_NS		0xffff
1966fba6e04STony Xie 
1976fba6e04STony Xie /* security config for slave */
1986fba6e04STony Xie #define SGRF_SLV_S_WMSK			0xffff0000
1996fba6e04STony Xie #define SGRF_SLV_S_ALL_NS		0x0
2006fba6e04STony Xie 
2016fba6e04STony Xie /* security config pmu slave ip */
2026fba6e04STony Xie /* All of slaves  is ns */
2036fba6e04STony Xie #define SGRF_PMU_SLV_S_NS		BIT_WITH_WMSK(0)
2046fba6e04STony Xie /* slaves secure attr is configed */
2056fba6e04STony Xie #define SGRF_PMU_SLV_S_CFGED		WMSK_BIT(0)
2066fba6e04STony Xie #define SGRF_PMU_SLV_CRYPTO1_NS		WMSK_BIT(1)
2076fba6e04STony Xie 
2086fba6e04STony Xie #define SGRF_PMUSRAM_S			BIT(8)
2096fba6e04STony Xie 
2106fba6e04STony Xie #define SGRF_PMU_SLV_CON1_CFG		(SGRF_SLV_S_WMSK | \
2116fba6e04STony Xie 					SGRF_PMUSRAM_S)
2126fba6e04STony Xie /* ddr region */
2136fba6e04STony Xie #define SGRF_DDR_RGN_BYPS	BIT_WITH_WMSK(9) /* All of ddr rgn  is ns */
2146fba6e04STony Xie 
2156fba6e04STony Xie /* The MST access the ddr rgn n with secure attribution */
2166fba6e04STony Xie #define SGRF_L_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n))
2176fba6e04STony Xie /* bits[16:8]*/
2186fba6e04STony Xie #define SGRF_H_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n) + 8)
2196fba6e04STony Xie 
2206fba6e04STony Xie /* dmac to periph s or ns*/
2216fba6e04STony Xie #define SGRF_DMAC_CFG_S		0xffff0000
2226fba6e04STony Xie 
2236fba6e04STony Xie #define DMAC1_RGN_NS			0xff000000
2246fba6e04STony Xie #define DMAC0_RGN_NS			0x00ff0000
2256fba6e04STony Xie 
2266fba6e04STony Xie #define DMAC0_BOOT_CFG_NS		0xfffffff8
2276fba6e04STony Xie #define DMAC0_BOOT_PERIPH_NS		0xffff0fff
2286fba6e04STony Xie #define DMAC0_BOOT_ADDR_NS		0xffff0000
2296fba6e04STony Xie 
2306fba6e04STony Xie #define DMAC1_BOOT_CFG_NS		0xffff0008
2316fba6e04STony Xie #define DMAC1_BOOT_PERIPH_L_NS		0xffff0fff
2326fba6e04STony Xie #define DMAC1_BOOT_ADDR_NS		0xffff0000
2336fba6e04STony Xie #define DMAC1_BOOT_PERIPH_H_NS		0xffffffff
2346fba6e04STony Xie #define DMAC1_BOOT_IRQ_NS		0xffffffff
2356fba6e04STony Xie 
2366fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK	0xffff0000
2376fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN	16
2386fba6e04STony Xie 
2396fba6e04STony Xie /*
2406fba6e04STony Xie  * When system reset in running state, we want the cpus to be reboot
2416fba6e04STony Xie  * from maskrom (system reboot),
2426fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be released.
2436fba6e04STony Xie  * When system wake up from system deep suspend, some soc will be reset
2446fba6e04STony Xie  * when waked up,
2456fba6e04STony Xie  * we want the bootcpu to be reboot from pmusram,
2466fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be held.
2476fba6e04STony Xie  */
2486fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void)
2496fba6e04STony Xie {
2506fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
2516fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
2526fba6e04STony Xie }
2536fba6e04STony Xie 
2546fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void)
2556fba6e04STony Xie {
2566fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
2576fba6e04STony Xie 		      CRU_PMU_SGRF_RST_HOLD);
2586fba6e04STony Xie }
2596fba6e04STony Xie 
2606fba6e04STony Xie /* funciton*/
2616fba6e04STony Xie void __dead2 soc_global_soft_reset(void);
2626fba6e04STony Xie void plls_resume(void);
2636fba6e04STony Xie void plls_suspend(void);
2646fba6e04STony Xie 
2656fba6e04STony Xie #endif /* __SOC_H__ */
266