xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.h (revision 977001aa877f90dfbc8033f8b266b7488c442038)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __SOC_H__
326fba6e04STony Xie #define __SOC_H__
336fba6e04STony Xie 
34152c8c11SMasahiro Yamada #include <utils.h>
35152c8c11SMasahiro Yamada 
366fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL	0xfdb9
376fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL	0xeca8
386fba6e04STony Xie 
399ec78bdfSTony Xie #define PMUCRU_PPLL_CON(n)		((n) * 4)
409ec78bdfSTony Xie #define CRU_PLL_CON(pll_id, n)	((pll_id)  * 0x20 + (n) * 4)
416fba6e04STony Xie #define PLL_MODE_MSK			0x03
426fba6e04STony Xie #define PLL_MODE_SHIFT			0x08
436fba6e04STony Xie #define PLL_BYPASS_MSK			0x01
446fba6e04STony Xie #define PLL_BYPASS_SHIFT		0x01
456fba6e04STony Xie #define PLL_PWRDN_MSK			0x01
466fba6e04STony Xie #define PLL_PWRDN_SHIFT			0x0
476fba6e04STony Xie #define PLL_BYPASS			BIT(1)
486fba6e04STony Xie #define PLL_PWRDN			BIT(0)
496fba6e04STony Xie 
506fba6e04STony Xie #define NO_PLL_BYPASS			(0x00)
516fba6e04STony Xie #define NO_PLL_PWRDN			(0x00)
526fba6e04STony Xie 
53fe877779SCaesar Wang #define FBDIV(n)		((0xfff << 16) | n)
54fe877779SCaesar Wang #define POSTDIV2(n)		((0x7 << (12 + 16)) | (n << 12))
55fe877779SCaesar Wang #define POSTDIV1(n)		((0x7 << (8 + 16)) | (n << 8))
56fe877779SCaesar Wang #define REFDIV(n)		((0x3F << 16) | n)
57fe877779SCaesar Wang #define PLL_LOCK(n)		((n >> 31) & 0x1)
58fe877779SCaesar Wang 
59f47a25ddSCaesar Wang #define PLL_SLOW_MODE			BITS_WITH_WMASK(SLOW_MODE,\
60f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
619ec78bdfSTony Xie 
62f47a25ddSCaesar Wang #define PLL_NOMAL_MODE			BITS_WITH_WMASK(NORMAL_MODE,\
63f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
646fba6e04STony Xie 
659ec78bdfSTony Xie #define PLL_BYPASS_MODE			BIT_WITH_WMSK(PLL_BYPASS_SHIFT)
669ec78bdfSTony Xie #define PLL_NO_BYPASS_MODE		WMSK_BIT(PLL_BYPASS_SHIFT)
679ec78bdfSTony Xie 
686fba6e04STony Xie #define PLL_CON_COUNT			0x06
69a1dccdd6SCaesar Wang #define CRU_CLKSEL_COUNT		108
704d5d98c7SCaesar Wang #define CRU_CLKSEL_CON(n)		(0x100 + (n) * 4)
716fba6e04STony Xie 
726fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT		0x06
736fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET		0x080
746fba6e04STony Xie #define REG_SIZE			0x04
756fba6e04STony Xie #define REG_SOC_WMSK			0xffff0000
769901dcf6SCaesar Wang #define CLK_GATE_MASK			0x01
779901dcf6SCaesar Wang 
78a14e0916SCaesar Wang #define SGRF_SOC_COUNT		0x17
799ec78bdfSTony Xie #define PMUCRU_GATE_COUNT	0x03
809ec78bdfSTony Xie #define CRU_GATE_COUNT		0x23
819ec78bdfSTony Xie #define PMUCRU_GATE_CON(n)	(0x100 + (n) * 4)
829ec78bdfSTony Xie #define CRU_GATE_CON(n)	(0x300 + (n) * 4)
839ec78bdfSTony Xie 
846fba6e04STony Xie enum plls_id {
856fba6e04STony Xie 	ALPLL_ID = 0,
866fba6e04STony Xie 	ABPLL_ID,
876fba6e04STony Xie 	DPLL_ID,
886fba6e04STony Xie 	CPLL_ID,
896fba6e04STony Xie 	GPLL_ID,
906fba6e04STony Xie 	NPLL_ID,
916fba6e04STony Xie 	VPLL_ID,
926fba6e04STony Xie 	PPLL_ID,
936fba6e04STony Xie 	END_PLL_ID,
946fba6e04STony Xie };
956fba6e04STony Xie 
969ec78bdfSTony Xie #define CLST_L_CPUS_MSK (0xf)
979ec78bdfSTony Xie #define CLST_B_CPUS_MSK (0x3)
989ec78bdfSTony Xie 
996fba6e04STony Xie enum pll_work_mode {
1006fba6e04STony Xie 	SLOW_MODE = 0x00,
1016fba6e04STony Xie 	NORMAL_MODE = 0x01,
1026fba6e04STony Xie 	DEEP_SLOW_MODE = 0x02,
1036fba6e04STony Xie };
1046fba6e04STony Xie 
1056fba6e04STony Xie enum glb_sft_reset {
1066fba6e04STony Xie 	PMU_RST_BY_FIRST_SFT,
1076fba6e04STony Xie 	PMU_RST_BY_SECOND_SFT = BIT(2),
1086fba6e04STony Xie 	PMU_RST_NOT_BY_SFT = BIT(3),
1096fba6e04STony Xie };
1106fba6e04STony Xie 
111*977001aaSXing Zheng struct pll_div {
112*977001aaSXing Zheng 	uint32_t mhz;
113*977001aaSXing Zheng 	uint32_t refdiv;
114*977001aaSXing Zheng 	uint32_t fbdiv;
115*977001aaSXing Zheng 	uint32_t postdiv1;
116*977001aaSXing Zheng 	uint32_t postdiv2;
117*977001aaSXing Zheng 	uint32_t frac;
118*977001aaSXing Zheng 	uint32_t freq;
119*977001aaSXing Zheng };
120*977001aaSXing Zheng 
1216fba6e04STony Xie struct deepsleep_data_s {
1226fba6e04STony Xie 	uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT];
1236fba6e04STony Xie 	uint32_t pmucru_clksel_con[PMUCRU_CLKSEL_CONUT];
1246fba6e04STony Xie 	uint32_t cru_clksel_con[CRU_CLKSEL_COUNT];
1259ec78bdfSTony Xie 	uint32_t cru_gate_con[CRU_GATE_COUNT];
1269ec78bdfSTony Xie 	uint32_t pmucru_gate_con[PMUCRU_GATE_COUNT];
127a14e0916SCaesar Wang 	uint32_t sgrf_con[SGRF_SOC_COUNT];
1286fba6e04STony Xie };
1296fba6e04STony Xie 
130fe877779SCaesar Wang /**************************************************
131fe877779SCaesar Wang  * pmugrf reg, offset
132fe877779SCaesar Wang  **************************************************/
133fe877779SCaesar Wang #define PMUGRF_OSREG(n)		(0x300 + (n) * 4)
134fe877779SCaesar Wang 
135fe877779SCaesar Wang /**************************************************
136fe877779SCaesar Wang  * DCF reg, offset
137fe877779SCaesar Wang  **************************************************/
138fe877779SCaesar Wang #define DCF_DCF_CTRL		0x0
139fe877779SCaesar Wang #define DCF_DCF_ADDR		0x8
140fe877779SCaesar Wang #define DCF_DCF_ISR		0xc
141fe877779SCaesar Wang #define DCF_DCF_TOSET		0x14
142fe877779SCaesar Wang #define DCF_DCF_TOCMD		0x18
143fe877779SCaesar Wang #define DCF_DCF_CMD_CFG		0x1c
144fe877779SCaesar Wang 
145fe877779SCaesar Wang /* DCF_DCF_ISR */
146fe877779SCaesar Wang #define DCF_TIMEOUT		(1 << 2)
147fe877779SCaesar Wang #define DCF_ERR			(1 << 1)
148fe877779SCaesar Wang #define	DCF_DONE		(1 << 0)
149fe877779SCaesar Wang 
150fe877779SCaesar Wang /* DCF_DCF_CTRL */
151fe877779SCaesar Wang #define DCF_VOP_HW_EN		(1 << 2)
152fe877779SCaesar Wang #define DCF_STOP		(1 << 1)
153fe877779SCaesar Wang #define DCF_START		(1 << 0)
154fe877779SCaesar Wang 
155f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us)	(24 * us)
156f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms)	(ms * CYCL_24M_CNT_US(1000))
1579ec78bdfSTony Xie #define CYCL_32K_CNT_MS(ms)	(ms * 32)
158f47a25ddSCaesar Wang 
1596fba6e04STony Xie /**************************************************
1606fba6e04STony Xie  * secure timer
1616fba6e04STony Xie  **************************************************/
1626fba6e04STony Xie 
1636fba6e04STony Xie /* chanal0~5 */
1646fba6e04STony Xie #define STIMER0_CHN_BASE(n)	(STIME_BASE + 0x20 * (n))
1656fba6e04STony Xie /* chanal6~11 */
1666fba6e04STony Xie #define STIMER1_CHN_BASE(n)	(STIME_BASE + 0x8000 + 0x20 * (n))
1676fba6e04STony Xie 
1686fba6e04STony Xie  /* low 32 bits */
1696fba6e04STony Xie #define TIMER_END_COUNT0	0x00
1706fba6e04STony Xie  /* high 32 bits */
1716fba6e04STony Xie #define TIMER_END_COUNT1	0x04
1726fba6e04STony Xie 
1736fba6e04STony Xie #define TIMER_CURRENT_VALUE0	0x08
1746fba6e04STony Xie #define TIMER_CURRENT_VALUE1	0x0C
1756fba6e04STony Xie 
1766fba6e04STony Xie  /* low 32 bits */
1776fba6e04STony Xie #define TIMER_INIT_COUNT0	0x10
1786fba6e04STony Xie  /* high 32 bits */
1796fba6e04STony Xie #define TIMER_INIT_COUNT1	0x14
1806fba6e04STony Xie 
1816fba6e04STony Xie #define TIMER_INTSTATUS		0x18
1826fba6e04STony Xie #define TIMER_CONTROL_REG	0x1c
1836fba6e04STony Xie 
1846fba6e04STony Xie #define TIMER_EN			0x1
1856fba6e04STony Xie 
1866fba6e04STony Xie #define TIMER_FMODE		(0x0 << 1)
1876fba6e04STony Xie #define TIMER_RMODE		(0x1 << 1)
1886fba6e04STony Xie 
1896fba6e04STony Xie /**************************************************
190a14e0916SCaesar Wang  * secure WDT
191a14e0916SCaesar Wang  **************************************************/
192a14e0916SCaesar Wang #define WDT_CM0_EN		0x0
193a14e0916SCaesar Wang #define WDT_CM0_DIS		0x1
194a14e0916SCaesar Wang #define WDT_CA53_EN		0x0
195a14e0916SCaesar Wang #define WDT_CA53_DIS		0x1
196a14e0916SCaesar Wang 
197a14e0916SCaesar Wang #define PCLK_WDT_CA53_GATE_SHIFT	8
198a14e0916SCaesar Wang #define PCLK_WDT_CM0_GATE_SHIFT		10
199a14e0916SCaesar Wang 
200a14e0916SCaesar Wang #define WDT_CA53_1BIT_MASK	0x1
201a14e0916SCaesar Wang #define WDT_CM0_1BIT_MASK	0x1
202a14e0916SCaesar Wang 
203a14e0916SCaesar Wang /**************************************************
2046fba6e04STony Xie  * cru reg, offset
2056fba6e04STony Xie  **************************************************/
2066fba6e04STony Xie #define CRU_SOFTRST_CON(n)	(0x400 + (n) * 4)
2076fba6e04STony Xie 
2086fba6e04STony Xie #define CRU_DMAC0_RST		BIT_WITH_WMSK(3)
2096fba6e04STony Xie  /* reset release*/
2106fba6e04STony Xie #define CRU_DMAC0_RST_RLS	WMSK_BIT(3)
2116fba6e04STony Xie 
2126fba6e04STony Xie #define CRU_DMAC1_RST		BIT_WITH_WMSK(4)
2136fba6e04STony Xie  /* reset release*/
2146fba6e04STony Xie #define CRU_DMAC1_RST_RLS	WMSK_BIT(4)
2156fba6e04STony Xie 
2166fba6e04STony Xie #define CRU_GLB_RST_CON		0x0510
2176fba6e04STony Xie #define CRU_GLB_SRST_FST	0x0500
2186fba6e04STony Xie #define CRU_GLB_SRST_SND	0x0504
2196fba6e04STony Xie 
2209901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n)	(0x300 + n * 4)
2219901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT	3
2229901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT	4
2239901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT	5
2249901dcf6SCaesar Wang 
2256fba6e04STony Xie /**************************************************
2266fba6e04STony Xie  * pmu cru reg, offset
2276fba6e04STony Xie  **************************************************/
2286fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n)		(0x120 + n * 4)
2296fba6e04STony Xie /* reset hold*/
2306fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD		BIT_WITH_WMSK(6)
2316fba6e04STony Xie /* reset hold release*/
2326fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS		WMSK_BIT(6)
233f47a25ddSCaesar Wang 
234f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK		(0x1 << 4)
235f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN		0x0
236f47a25ddSCaesar Wang 
237f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK	(0x3 << 2)
238f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN		0x0
239f47a25ddSCaesar Wang 
2409901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n)		(0x100 + n * 4)
2419901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT		3
2429901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT		4
2439901dcf6SCaesar Wang 
2446fba6e04STony Xie /**************************************************
2456fba6e04STony Xie  * sgrf reg, offset
2466fba6e04STony Xie  **************************************************/
2476fba6e04STony Xie #define SGRF_SOC_CON0_1(n)		(0xc000 + (n) * 4)
2486fba6e04STony Xie #define SGRF_SOC_CON3_7(n)		(0xe00c + ((n) - 3) * 4)
2496fba6e04STony Xie #define SGRF_SOC_CON8_15(n)		(0x8020 + ((n) - 8) * 4)
2506fba6e04STony Xie #define SGRF_PMU_SLV_CON0_1(n)		(0xc240 + ((n) - 0) * 4)
2516fba6e04STony Xie #define SGRF_SLV_SECURE_CON0_4(n)	(0xe3c0 + ((n) - 0) * 4)
2526fba6e04STony Xie #define SGRF_DDRRGN_CON0_16(n)		((n) * 4)
2536fba6e04STony Xie #define SGRF_DDRRGN_CON20_34(n)		(0x50 + ((n) - 20) * 4)
2546fba6e04STony Xie 
2556fba6e04STony Xie /* security config for master */
2566fba6e04STony Xie #define SGRF_SOC_CON_WMSK		0xffff0000
2576fba6e04STony Xie /* All of master in ns */
2586fba6e04STony Xie #define SGRF_SOC_ALLMST_NS		0xffff
2596fba6e04STony Xie 
2606fba6e04STony Xie /* security config for slave */
2616fba6e04STony Xie #define SGRF_SLV_S_WMSK			0xffff0000
2626fba6e04STony Xie #define SGRF_SLV_S_ALL_NS		0x0
2636fba6e04STony Xie 
2646fba6e04STony Xie /* security config pmu slave ip */
2656fba6e04STony Xie /* All of slaves  is ns */
2666fba6e04STony Xie #define SGRF_PMU_SLV_S_NS		BIT_WITH_WMSK(0)
2676fba6e04STony Xie /* slaves secure attr is configed */
2686fba6e04STony Xie #define SGRF_PMU_SLV_S_CFGED		WMSK_BIT(0)
2696fba6e04STony Xie #define SGRF_PMU_SLV_CRYPTO1_NS		WMSK_BIT(1)
2706fba6e04STony Xie 
2716fba6e04STony Xie #define SGRF_PMUSRAM_S			BIT(8)
2726fba6e04STony Xie 
2736fba6e04STony Xie #define SGRF_PMU_SLV_CON1_CFG		(SGRF_SLV_S_WMSK | \
2746fba6e04STony Xie 					SGRF_PMUSRAM_S)
2756fba6e04STony Xie /* ddr region */
2762831bc3aSCaesar Wang #define SGRF_DDR_RGN_DPLL_CLK	BIT_WITH_WMSK(15) /* DDR PLL output clock */
2772831bc3aSCaesar Wang #define SGRF_DDR_RGN_RTC_CLK	BIT_WITH_WMSK(14) /* 32K clock for DDR PLL */
2786fba6e04STony Xie #define SGRF_DDR_RGN_BYPS	BIT_WITH_WMSK(9) /* All of ddr rgn  is ns */
2796fba6e04STony Xie 
2806fba6e04STony Xie /* The MST access the ddr rgn n with secure attribution */
2816fba6e04STony Xie #define SGRF_L_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n))
2826fba6e04STony Xie /* bits[16:8]*/
2836fba6e04STony Xie #define SGRF_H_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n) + 8)
2846fba6e04STony Xie 
2856fba6e04STony Xie /* dmac to periph s or ns*/
2866fba6e04STony Xie #define SGRF_DMAC_CFG_S		0xffff0000
2876fba6e04STony Xie 
2886fba6e04STony Xie #define DMAC1_RGN_NS			0xff000000
2896fba6e04STony Xie #define DMAC0_RGN_NS			0x00ff0000
2906fba6e04STony Xie 
2916fba6e04STony Xie #define DMAC0_BOOT_CFG_NS		0xfffffff8
2926fba6e04STony Xie #define DMAC0_BOOT_PERIPH_NS		0xffff0fff
2936fba6e04STony Xie #define DMAC0_BOOT_ADDR_NS		0xffff0000
2946fba6e04STony Xie 
2956fba6e04STony Xie #define DMAC1_BOOT_CFG_NS		0xffff0008
2966fba6e04STony Xie #define DMAC1_BOOT_PERIPH_L_NS		0xffff0fff
2976fba6e04STony Xie #define DMAC1_BOOT_ADDR_NS		0xffff0000
2986fba6e04STony Xie #define DMAC1_BOOT_PERIPH_H_NS		0xffffffff
2996fba6e04STony Xie #define DMAC1_BOOT_IRQ_NS		0xffffffff
3006fba6e04STony Xie 
3016fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK	0xffff0000
3026fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN	16
3036fba6e04STony Xie 
3045d3b1067SCaesar Wang #define GRF_IOMUX_2BIT_MASK     0x3
3055d3b1067SCaesar Wang #define GRF_IOMUX_GPIO          0x0
3065d3b1067SCaesar Wang 
3075d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_SHIFT         4
3085d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_PWM           0x1
3095d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_SHIFT         12
3105d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_PWM           0x1
3115d3b1067SCaesar Wang 
3125d3b1067SCaesar Wang #define PWM_CNT(n)			(0x0000 + 0x10 * (n))
3135d3b1067SCaesar Wang #define PWM_PERIOD_HPR(n)		(0x0004 + 0x10 * (n))
3145d3b1067SCaesar Wang #define PWM_DUTY_LPR(n)			(0x0008 + 0x10 * (n))
3155d3b1067SCaesar Wang #define PWM_CTRL(n)			(0x000c + 0x10 * (n))
3165d3b1067SCaesar Wang 
3175d3b1067SCaesar Wang #define PWM_DISABLE			(0 << 0)
3185d3b1067SCaesar Wang #define PWM_ENABLE			(1 << 0)
3195d3b1067SCaesar Wang 
320fe877779SCaesar Wang /* grf reg offset */
321fe877779SCaesar Wang #define GRF_DDRC0_CON0		0xe380
322fe877779SCaesar Wang #define GRF_DDRC0_CON1		0xe384
323fe877779SCaesar Wang #define GRF_DDRC1_CON0		0xe388
324fe877779SCaesar Wang #define GRF_DDRC1_CON1		0xe38c
325*977001aaSXing Zheng #define GRF_SOC_CON_BASE	0xe200
326*977001aaSXing Zheng #define GRF_SOC_CON(n)		(GRF_SOC_CON_BASE + (n) * 4)
327fe877779SCaesar Wang 
3287ac52006SCaesar Wang #define PMUCRU_CLKSEL_CON0	0x0080
3297ac52006SCaesar Wang #define PMUCRU_CLKGATE_CON2	0x0108
3307ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON0	0x0110
3317ac52006SCaesar Wang #define PMUCRU_GATEDIS_CON0 0x0130
3327ac52006SCaesar Wang 
3337ac52006SCaesar Wang #define SGRF_SOC_CON6     0x0e018
3347ac52006SCaesar Wang #define SGRF_PERILP_CON0	0x08100
3357ac52006SCaesar Wang #define SGRF_PERILP_CON(n)	(SGRF_PERILP_CON0 + (n) * 4)
3367ac52006SCaesar Wang #define SGRF_PMU_CON0	0x0c100
3377ac52006SCaesar Wang #define SGRF_PMU_CON(n)   (SGRF_PMU_CON0 + (n) * 4)
3387ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON(n)   (PMUCRU_SOFTRST_CON0 + (n) * 4)
3397ac52006SCaesar Wang 
3406fba6e04STony Xie /*
3416fba6e04STony Xie  * When system reset in running state, we want the cpus to be reboot
3426fba6e04STony Xie  * from maskrom (system reboot),
3436fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be released.
3446fba6e04STony Xie  * When system wake up from system deep suspend, some soc will be reset
3456fba6e04STony Xie  * when waked up,
3466fba6e04STony Xie  * we want the bootcpu to be reboot from pmusram,
3476fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be held.
3486fba6e04STony Xie  */
3496fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void)
3506fba6e04STony Xie {
3516fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
3526fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
3536fba6e04STony Xie }
3546fba6e04STony Xie 
3556fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void)
3566fba6e04STony Xie {
3576fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
3586fba6e04STony Xie 		      CRU_PMU_SGRF_RST_HOLD);
3596fba6e04STony Xie }
3606fba6e04STony Xie 
3616fba6e04STony Xie /* funciton*/
3626fba6e04STony Xie void __dead2 soc_global_soft_reset(void);
363a14e0916SCaesar Wang void secure_watchdog_disable();
364a14e0916SCaesar Wang void secure_watchdog_restore();
3655d3b1067SCaesar Wang void disable_dvfs_plls(void);
3665d3b1067SCaesar Wang void disable_nodvfs_plls(void);
3675d3b1067SCaesar Wang void enable_dvfs_plls(void);
3685d3b1067SCaesar Wang void enable_nodvfs_plls(void);
3694c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void);
3704c127e68SCaesar Wang void restore_abpll(void);
3714c127e68SCaesar Wang void restore_dpll(void);
3729ec78bdfSTony Xie void clk_gate_con_save(void);
3739ec78bdfSTony Xie void clk_gate_con_disable(void);
3749ec78bdfSTony Xie void clk_gate_con_restore(void);
3754c127e68SCaesar Wang void sgrf_init(void);
3766fba6e04STony Xie #endif /* __SOC_H__ */
377