xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.h (revision 4d5d98c77c0c3276cf6b9f39e6efbf5eccf44d6c)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __SOC_H__
326fba6e04STony Xie #define __SOC_H__
336fba6e04STony Xie 
346fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL	0xfdb9
356fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL	0xeca8
366fba6e04STony Xie 
379ec78bdfSTony Xie #define PMUCRU_PPLL_CON(n)		((n) * 4)
389ec78bdfSTony Xie #define CRU_PLL_CON(pll_id, n)	((pll_id)  * 0x20 + (n) * 4)
396fba6e04STony Xie #define PLL_MODE_MSK			0x03
406fba6e04STony Xie #define PLL_MODE_SHIFT			0x08
416fba6e04STony Xie #define PLL_BYPASS_MSK			0x01
426fba6e04STony Xie #define PLL_BYPASS_SHIFT		0x01
436fba6e04STony Xie #define PLL_PWRDN_MSK			0x01
446fba6e04STony Xie #define PLL_PWRDN_SHIFT			0x0
456fba6e04STony Xie #define PLL_BYPASS			BIT(1)
466fba6e04STony Xie #define PLL_PWRDN			BIT(0)
476fba6e04STony Xie 
486fba6e04STony Xie #define NO_PLL_BYPASS			(0x00)
496fba6e04STony Xie #define NO_PLL_PWRDN			(0x00)
506fba6e04STony Xie 
51fe877779SCaesar Wang #define FBDIV(n)		((0xfff << 16) | n)
52fe877779SCaesar Wang #define POSTDIV2(n)		((0x7 << (12 + 16)) | (n << 12))
53fe877779SCaesar Wang #define POSTDIV1(n)		((0x7 << (8 + 16)) | (n << 8))
54fe877779SCaesar Wang #define REFDIV(n)		((0x3F << 16) | n)
55fe877779SCaesar Wang #define PLL_LOCK(n)		((n >> 31) & 0x1)
56fe877779SCaesar Wang 
57f47a25ddSCaesar Wang #define PLL_SLOW_MODE			BITS_WITH_WMASK(SLOW_MODE,\
58f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
599ec78bdfSTony Xie 
60f47a25ddSCaesar Wang #define PLL_NOMAL_MODE			BITS_WITH_WMASK(NORMAL_MODE,\
61f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
626fba6e04STony Xie 
639ec78bdfSTony Xie #define PLL_BYPASS_MODE			BIT_WITH_WMSK(PLL_BYPASS_SHIFT)
649ec78bdfSTony Xie #define PLL_NO_BYPASS_MODE		WMSK_BIT(PLL_BYPASS_SHIFT)
659ec78bdfSTony Xie 
666fba6e04STony Xie #define PLL_CON_COUNT			0x06
676fba6e04STony Xie #define CRU_CLKSEL_COUNT		0x108
68*4d5d98c7SCaesar Wang #define CRU_CLKSEL_CON(n)		(0x100 + (n) * 4)
696fba6e04STony Xie 
706fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT		0x06
716fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET		0x080
726fba6e04STony Xie #define REG_SIZE			0x04
736fba6e04STony Xie #define REG_SOC_WMSK			0xffff0000
749901dcf6SCaesar Wang #define CLK_GATE_MASK			0x01
759901dcf6SCaesar Wang 
769ec78bdfSTony Xie #define PMUCRU_GATE_COUNT	0x03
779ec78bdfSTony Xie #define CRU_GATE_COUNT		0x23
789ec78bdfSTony Xie #define PMUCRU_GATE_CON(n)	(0x100 + (n) * 4)
799ec78bdfSTony Xie #define CRU_GATE_CON(n)	(0x300 + (n) * 4)
809ec78bdfSTony Xie 
816fba6e04STony Xie enum plls_id {
826fba6e04STony Xie 	ALPLL_ID = 0,
836fba6e04STony Xie 	ABPLL_ID,
846fba6e04STony Xie 	DPLL_ID,
856fba6e04STony Xie 	CPLL_ID,
866fba6e04STony Xie 	GPLL_ID,
876fba6e04STony Xie 	NPLL_ID,
886fba6e04STony Xie 	VPLL_ID,
896fba6e04STony Xie 	PPLL_ID,
906fba6e04STony Xie 	END_PLL_ID,
916fba6e04STony Xie };
926fba6e04STony Xie 
939ec78bdfSTony Xie #define CLST_L_CPUS_MSK (0xf)
949ec78bdfSTony Xie #define CLST_B_CPUS_MSK (0x3)
959ec78bdfSTony Xie 
966fba6e04STony Xie enum pll_work_mode {
976fba6e04STony Xie 	SLOW_MODE = 0x00,
986fba6e04STony Xie 	NORMAL_MODE = 0x01,
996fba6e04STony Xie 	DEEP_SLOW_MODE = 0x02,
1006fba6e04STony Xie };
1016fba6e04STony Xie 
1026fba6e04STony Xie enum glb_sft_reset {
1036fba6e04STony Xie 	PMU_RST_BY_FIRST_SFT,
1046fba6e04STony Xie 	PMU_RST_BY_SECOND_SFT = BIT(2),
1056fba6e04STony Xie 	PMU_RST_NOT_BY_SFT = BIT(3),
1066fba6e04STony Xie };
1076fba6e04STony Xie 
1086fba6e04STony Xie struct deepsleep_data_s {
1096fba6e04STony Xie 	uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT];
1106fba6e04STony Xie 	uint32_t pmucru_clksel_con[PMUCRU_CLKSEL_CONUT];
1116fba6e04STony Xie 	uint32_t cru_clksel_con[CRU_CLKSEL_COUNT];
1129ec78bdfSTony Xie 	uint32_t cru_gate_con[CRU_GATE_COUNT];
1139ec78bdfSTony Xie 	uint32_t pmucru_gate_con[PMUCRU_GATE_COUNT];
1146fba6e04STony Xie };
1156fba6e04STony Xie 
116fe877779SCaesar Wang /**************************************************
117fe877779SCaesar Wang  * pmugrf reg, offset
118fe877779SCaesar Wang  **************************************************/
119fe877779SCaesar Wang #define PMUGRF_OSREG(n)		(0x300 + (n) * 4)
120fe877779SCaesar Wang 
121fe877779SCaesar Wang /**************************************************
122fe877779SCaesar Wang  * DCF reg, offset
123fe877779SCaesar Wang  **************************************************/
124fe877779SCaesar Wang #define DCF_DCF_CTRL		0x0
125fe877779SCaesar Wang #define DCF_DCF_ADDR		0x8
126fe877779SCaesar Wang #define DCF_DCF_ISR		0xc
127fe877779SCaesar Wang #define DCF_DCF_TOSET		0x14
128fe877779SCaesar Wang #define DCF_DCF_TOCMD		0x18
129fe877779SCaesar Wang #define DCF_DCF_CMD_CFG		0x1c
130fe877779SCaesar Wang 
131fe877779SCaesar Wang /* DCF_DCF_ISR */
132fe877779SCaesar Wang #define DCF_TIMEOUT		(1 << 2)
133fe877779SCaesar Wang #define DCF_ERR			(1 << 1)
134fe877779SCaesar Wang #define	DCF_DONE		(1 << 0)
135fe877779SCaesar Wang 
136fe877779SCaesar Wang /* DCF_DCF_CTRL */
137fe877779SCaesar Wang #define DCF_VOP_HW_EN		(1 << 2)
138fe877779SCaesar Wang #define DCF_STOP		(1 << 1)
139fe877779SCaesar Wang #define DCF_START		(1 << 0)
140fe877779SCaesar Wang 
141f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us)	(24 * us)
142f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms)	(ms * CYCL_24M_CNT_US(1000))
1439ec78bdfSTony Xie #define CYCL_32K_CNT_MS(ms)	(ms * 32)
144f47a25ddSCaesar Wang 
1456fba6e04STony Xie /**************************************************
1466fba6e04STony Xie  * secure timer
1476fba6e04STony Xie  **************************************************/
1486fba6e04STony Xie 
1496fba6e04STony Xie /* chanal0~5 */
1506fba6e04STony Xie #define STIMER0_CHN_BASE(n)	(STIME_BASE + 0x20 * (n))
1516fba6e04STony Xie /* chanal6~11 */
1526fba6e04STony Xie #define STIMER1_CHN_BASE(n)	(STIME_BASE + 0x8000 + 0x20 * (n))
1536fba6e04STony Xie 
1546fba6e04STony Xie  /* low 32 bits */
1556fba6e04STony Xie #define TIMER_END_COUNT0	0x00
1566fba6e04STony Xie  /* high 32 bits */
1576fba6e04STony Xie #define TIMER_END_COUNT1	0x04
1586fba6e04STony Xie 
1596fba6e04STony Xie #define TIMER_CURRENT_VALUE0	0x08
1606fba6e04STony Xie #define TIMER_CURRENT_VALUE1	0x0C
1616fba6e04STony Xie 
1626fba6e04STony Xie  /* low 32 bits */
1636fba6e04STony Xie #define TIMER_INIT_COUNT0	0x10
1646fba6e04STony Xie  /* high 32 bits */
1656fba6e04STony Xie #define TIMER_INIT_COUNT1	0x14
1666fba6e04STony Xie 
1676fba6e04STony Xie #define TIMER_INTSTATUS		0x18
1686fba6e04STony Xie #define TIMER_CONTROL_REG	0x1c
1696fba6e04STony Xie 
1706fba6e04STony Xie #define TIMER_EN			0x1
1716fba6e04STony Xie 
1726fba6e04STony Xie #define TIMER_FMODE		(0x0 << 1)
1736fba6e04STony Xie #define TIMER_RMODE		(0x1 << 1)
1746fba6e04STony Xie 
1756fba6e04STony Xie /**************************************************
1766fba6e04STony Xie  * cru reg, offset
1776fba6e04STony Xie  **************************************************/
1786fba6e04STony Xie #define CRU_SOFTRST_CON(n)	(0x400 + (n) * 4)
1796fba6e04STony Xie 
1806fba6e04STony Xie #define CRU_DMAC0_RST		BIT_WITH_WMSK(3)
1816fba6e04STony Xie  /* reset release*/
1826fba6e04STony Xie #define CRU_DMAC0_RST_RLS	WMSK_BIT(3)
1836fba6e04STony Xie 
1846fba6e04STony Xie #define CRU_DMAC1_RST		BIT_WITH_WMSK(4)
1856fba6e04STony Xie  /* reset release*/
1866fba6e04STony Xie #define CRU_DMAC1_RST_RLS	WMSK_BIT(4)
1876fba6e04STony Xie 
1886fba6e04STony Xie #define CRU_GLB_RST_CON		0x0510
1896fba6e04STony Xie #define CRU_GLB_SRST_FST	0x0500
1906fba6e04STony Xie #define CRU_GLB_SRST_SND	0x0504
1916fba6e04STony Xie 
1929901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n)	(0x300 + n * 4)
1939901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT	3
1949901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT	4
1959901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT	5
1969901dcf6SCaesar Wang 
1976fba6e04STony Xie /**************************************************
1986fba6e04STony Xie  * pmu cru reg, offset
1996fba6e04STony Xie  **************************************************/
2006fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n)		(0x120 + n * 4)
2016fba6e04STony Xie /* reset hold*/
2026fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD		BIT_WITH_WMSK(6)
2036fba6e04STony Xie /* reset hold release*/
2046fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS		WMSK_BIT(6)
205f47a25ddSCaesar Wang 
206f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK		(0x1 << 4)
207f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN		0x0
208f47a25ddSCaesar Wang 
209f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK	(0x3 << 2)
210f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN		0x0
211f47a25ddSCaesar Wang 
2129901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n)		(0x100 + n * 4)
2139901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT		3
2149901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT		4
2159901dcf6SCaesar Wang 
2166fba6e04STony Xie /**************************************************
2176fba6e04STony Xie  * sgrf reg, offset
2186fba6e04STony Xie  **************************************************/
2196fba6e04STony Xie #define SGRF_SOC_CON0_1(n)		(0xc000 + (n) * 4)
2206fba6e04STony Xie #define SGRF_SOC_CON3_7(n)		(0xe00c + ((n) - 3) * 4)
2216fba6e04STony Xie #define SGRF_SOC_CON8_15(n)		(0x8020 + ((n) - 8) * 4)
2226fba6e04STony Xie #define SGRF_PMU_SLV_CON0_1(n)		(0xc240 + ((n) - 0) * 4)
2236fba6e04STony Xie #define SGRF_SLV_SECURE_CON0_4(n)	(0xe3c0 + ((n) - 0) * 4)
2246fba6e04STony Xie #define SGRF_DDRRGN_CON0_16(n)		((n) * 4)
2256fba6e04STony Xie #define SGRF_DDRRGN_CON20_34(n)		(0x50 + ((n) - 20) * 4)
2266fba6e04STony Xie 
2276fba6e04STony Xie /* security config for master */
2286fba6e04STony Xie #define SGRF_SOC_CON_WMSK		0xffff0000
2296fba6e04STony Xie /* All of master in ns */
2306fba6e04STony Xie #define SGRF_SOC_ALLMST_NS		0xffff
2316fba6e04STony Xie 
2326fba6e04STony Xie /* security config for slave */
2336fba6e04STony Xie #define SGRF_SLV_S_WMSK			0xffff0000
2346fba6e04STony Xie #define SGRF_SLV_S_ALL_NS		0x0
2356fba6e04STony Xie 
2366fba6e04STony Xie /* security config pmu slave ip */
2376fba6e04STony Xie /* All of slaves  is ns */
2386fba6e04STony Xie #define SGRF_PMU_SLV_S_NS		BIT_WITH_WMSK(0)
2396fba6e04STony Xie /* slaves secure attr is configed */
2406fba6e04STony Xie #define SGRF_PMU_SLV_S_CFGED		WMSK_BIT(0)
2416fba6e04STony Xie #define SGRF_PMU_SLV_CRYPTO1_NS		WMSK_BIT(1)
2426fba6e04STony Xie 
2436fba6e04STony Xie #define SGRF_PMUSRAM_S			BIT(8)
2446fba6e04STony Xie 
2456fba6e04STony Xie #define SGRF_PMU_SLV_CON1_CFG		(SGRF_SLV_S_WMSK | \
2466fba6e04STony Xie 					SGRF_PMUSRAM_S)
2476fba6e04STony Xie /* ddr region */
2486fba6e04STony Xie #define SGRF_DDR_RGN_BYPS	BIT_WITH_WMSK(9) /* All of ddr rgn  is ns */
2496fba6e04STony Xie 
2506fba6e04STony Xie /* The MST access the ddr rgn n with secure attribution */
2516fba6e04STony Xie #define SGRF_L_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n))
2526fba6e04STony Xie /* bits[16:8]*/
2536fba6e04STony Xie #define SGRF_H_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n) + 8)
2546fba6e04STony Xie 
2556fba6e04STony Xie /* dmac to periph s or ns*/
2566fba6e04STony Xie #define SGRF_DMAC_CFG_S		0xffff0000
2576fba6e04STony Xie 
2586fba6e04STony Xie #define DMAC1_RGN_NS			0xff000000
2596fba6e04STony Xie #define DMAC0_RGN_NS			0x00ff0000
2606fba6e04STony Xie 
2616fba6e04STony Xie #define DMAC0_BOOT_CFG_NS		0xfffffff8
2626fba6e04STony Xie #define DMAC0_BOOT_PERIPH_NS		0xffff0fff
2636fba6e04STony Xie #define DMAC0_BOOT_ADDR_NS		0xffff0000
2646fba6e04STony Xie 
2656fba6e04STony Xie #define DMAC1_BOOT_CFG_NS		0xffff0008
2666fba6e04STony Xie #define DMAC1_BOOT_PERIPH_L_NS		0xffff0fff
2676fba6e04STony Xie #define DMAC1_BOOT_ADDR_NS		0xffff0000
2686fba6e04STony Xie #define DMAC1_BOOT_PERIPH_H_NS		0xffffffff
2696fba6e04STony Xie #define DMAC1_BOOT_IRQ_NS		0xffffffff
2706fba6e04STony Xie 
2716fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK	0xffff0000
2726fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN	16
2736fba6e04STony Xie 
2745d3b1067SCaesar Wang #define GRF_IOMUX_2BIT_MASK     0x3
2755d3b1067SCaesar Wang #define GRF_IOMUX_GPIO          0x0
2765d3b1067SCaesar Wang 
2775d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_SHIFT         4
2785d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_PWM           0x1
2795d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_SHIFT         12
2805d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_PWM           0x1
2815d3b1067SCaesar Wang 
2825d3b1067SCaesar Wang #define PWM_CNT(n)			(0x0000 + 0x10 * (n))
2835d3b1067SCaesar Wang #define PWM_PERIOD_HPR(n)		(0x0004 + 0x10 * (n))
2845d3b1067SCaesar Wang #define PWM_DUTY_LPR(n)			(0x0008 + 0x10 * (n))
2855d3b1067SCaesar Wang #define PWM_CTRL(n)			(0x000c + 0x10 * (n))
2865d3b1067SCaesar Wang 
2875d3b1067SCaesar Wang #define PWM_DISABLE			(0 << 0)
2885d3b1067SCaesar Wang #define PWM_ENABLE			(1 << 0)
2895d3b1067SCaesar Wang 
290fe877779SCaesar Wang /* grf reg offset */
291fe877779SCaesar Wang #define GRF_DDRC0_CON0		0xe380
292fe877779SCaesar Wang #define GRF_DDRC0_CON1		0xe384
293fe877779SCaesar Wang #define GRF_DDRC1_CON0		0xe388
294fe877779SCaesar Wang #define GRF_DDRC1_CON1		0xe38c
295fe877779SCaesar Wang 
2966fba6e04STony Xie /*
2976fba6e04STony Xie  * When system reset in running state, we want the cpus to be reboot
2986fba6e04STony Xie  * from maskrom (system reboot),
2996fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be released.
3006fba6e04STony Xie  * When system wake up from system deep suspend, some soc will be reset
3016fba6e04STony Xie  * when waked up,
3026fba6e04STony Xie  * we want the bootcpu to be reboot from pmusram,
3036fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be held.
3046fba6e04STony Xie  */
3056fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void)
3066fba6e04STony Xie {
3076fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
3086fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
3096fba6e04STony Xie }
3106fba6e04STony Xie 
3116fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void)
3126fba6e04STony Xie {
3136fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
3146fba6e04STony Xie 		      CRU_PMU_SGRF_RST_HOLD);
3156fba6e04STony Xie }
3166fba6e04STony Xie 
3176fba6e04STony Xie /* funciton*/
3186fba6e04STony Xie void __dead2 soc_global_soft_reset(void);
3195d3b1067SCaesar Wang void plls_suspend_prepare(void);
3205d3b1067SCaesar Wang void disable_dvfs_plls(void);
3215d3b1067SCaesar Wang void disable_nodvfs_plls(void);
3225d3b1067SCaesar Wang void plls_resume_finish(void);
3235d3b1067SCaesar Wang void enable_dvfs_plls(void);
3245d3b1067SCaesar Wang void enable_nodvfs_plls(void);
3259ec78bdfSTony Xie void clk_gate_con_save(void);
3269ec78bdfSTony Xie void clk_gate_con_disable(void);
3279ec78bdfSTony Xie void clk_gate_con_restore(void);
3286fba6e04STony Xie #endif /* __SOC_H__ */
329