xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.h (revision 152c8c11b7943c83ae07c9a51dc9433f85d85306)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #ifndef __SOC_H__
326fba6e04STony Xie #define __SOC_H__
336fba6e04STony Xie 
34*152c8c11SMasahiro Yamada #include <utils.h>
35*152c8c11SMasahiro Yamada 
366fba6e04STony Xie #define GLB_SRST_FST_CFG_VAL	0xfdb9
376fba6e04STony Xie #define GLB_SRST_SND_CFG_VAL	0xeca8
386fba6e04STony Xie 
399ec78bdfSTony Xie #define PMUCRU_PPLL_CON(n)		((n) * 4)
409ec78bdfSTony Xie #define CRU_PLL_CON(pll_id, n)	((pll_id)  * 0x20 + (n) * 4)
416fba6e04STony Xie #define PLL_MODE_MSK			0x03
426fba6e04STony Xie #define PLL_MODE_SHIFT			0x08
436fba6e04STony Xie #define PLL_BYPASS_MSK			0x01
446fba6e04STony Xie #define PLL_BYPASS_SHIFT		0x01
456fba6e04STony Xie #define PLL_PWRDN_MSK			0x01
466fba6e04STony Xie #define PLL_PWRDN_SHIFT			0x0
476fba6e04STony Xie #define PLL_BYPASS			BIT(1)
486fba6e04STony Xie #define PLL_PWRDN			BIT(0)
496fba6e04STony Xie 
506fba6e04STony Xie #define NO_PLL_BYPASS			(0x00)
516fba6e04STony Xie #define NO_PLL_PWRDN			(0x00)
526fba6e04STony Xie 
53fe877779SCaesar Wang #define FBDIV(n)		((0xfff << 16) | n)
54fe877779SCaesar Wang #define POSTDIV2(n)		((0x7 << (12 + 16)) | (n << 12))
55fe877779SCaesar Wang #define POSTDIV1(n)		((0x7 << (8 + 16)) | (n << 8))
56fe877779SCaesar Wang #define REFDIV(n)		((0x3F << 16) | n)
57fe877779SCaesar Wang #define PLL_LOCK(n)		((n >> 31) & 0x1)
58fe877779SCaesar Wang 
59f47a25ddSCaesar Wang #define PLL_SLOW_MODE			BITS_WITH_WMASK(SLOW_MODE,\
60f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
619ec78bdfSTony Xie 
62f47a25ddSCaesar Wang #define PLL_NOMAL_MODE			BITS_WITH_WMASK(NORMAL_MODE,\
63f47a25ddSCaesar Wang 						PLL_MODE_MSK, PLL_MODE_SHIFT)
646fba6e04STony Xie 
659ec78bdfSTony Xie #define PLL_BYPASS_MODE			BIT_WITH_WMSK(PLL_BYPASS_SHIFT)
669ec78bdfSTony Xie #define PLL_NO_BYPASS_MODE		WMSK_BIT(PLL_BYPASS_SHIFT)
679ec78bdfSTony Xie 
686fba6e04STony Xie #define PLL_CON_COUNT			0x06
69a1dccdd6SCaesar Wang #define CRU_CLKSEL_COUNT		108
704d5d98c7SCaesar Wang #define CRU_CLKSEL_CON(n)		(0x100 + (n) * 4)
716fba6e04STony Xie 
726fba6e04STony Xie #define PMUCRU_CLKSEL_CONUT		0x06
736fba6e04STony Xie #define PMUCRU_CLKSEL_OFFSET		0x080
746fba6e04STony Xie #define REG_SIZE			0x04
756fba6e04STony Xie #define REG_SOC_WMSK			0xffff0000
769901dcf6SCaesar Wang #define CLK_GATE_MASK			0x01
779901dcf6SCaesar Wang 
78a14e0916SCaesar Wang #define SGRF_SOC_COUNT		0x17
799ec78bdfSTony Xie #define PMUCRU_GATE_COUNT	0x03
809ec78bdfSTony Xie #define CRU_GATE_COUNT		0x23
819ec78bdfSTony Xie #define PMUCRU_GATE_CON(n)	(0x100 + (n) * 4)
829ec78bdfSTony Xie #define CRU_GATE_CON(n)	(0x300 + (n) * 4)
839ec78bdfSTony Xie 
846fba6e04STony Xie enum plls_id {
856fba6e04STony Xie 	ALPLL_ID = 0,
866fba6e04STony Xie 	ABPLL_ID,
876fba6e04STony Xie 	DPLL_ID,
886fba6e04STony Xie 	CPLL_ID,
896fba6e04STony Xie 	GPLL_ID,
906fba6e04STony Xie 	NPLL_ID,
916fba6e04STony Xie 	VPLL_ID,
926fba6e04STony Xie 	PPLL_ID,
936fba6e04STony Xie 	END_PLL_ID,
946fba6e04STony Xie };
956fba6e04STony Xie 
969ec78bdfSTony Xie #define CLST_L_CPUS_MSK (0xf)
979ec78bdfSTony Xie #define CLST_B_CPUS_MSK (0x3)
989ec78bdfSTony Xie 
996fba6e04STony Xie enum pll_work_mode {
1006fba6e04STony Xie 	SLOW_MODE = 0x00,
1016fba6e04STony Xie 	NORMAL_MODE = 0x01,
1026fba6e04STony Xie 	DEEP_SLOW_MODE = 0x02,
1036fba6e04STony Xie };
1046fba6e04STony Xie 
1056fba6e04STony Xie enum glb_sft_reset {
1066fba6e04STony Xie 	PMU_RST_BY_FIRST_SFT,
1076fba6e04STony Xie 	PMU_RST_BY_SECOND_SFT = BIT(2),
1086fba6e04STony Xie 	PMU_RST_NOT_BY_SFT = BIT(3),
1096fba6e04STony Xie };
1106fba6e04STony Xie 
1116fba6e04STony Xie struct deepsleep_data_s {
1126fba6e04STony Xie 	uint32_t plls_con[END_PLL_ID][PLL_CON_COUNT];
1136fba6e04STony Xie 	uint32_t pmucru_clksel_con[PMUCRU_CLKSEL_CONUT];
1146fba6e04STony Xie 	uint32_t cru_clksel_con[CRU_CLKSEL_COUNT];
1159ec78bdfSTony Xie 	uint32_t cru_gate_con[CRU_GATE_COUNT];
1169ec78bdfSTony Xie 	uint32_t pmucru_gate_con[PMUCRU_GATE_COUNT];
117a14e0916SCaesar Wang 	uint32_t sgrf_con[SGRF_SOC_COUNT];
1186fba6e04STony Xie };
1196fba6e04STony Xie 
120fe877779SCaesar Wang /**************************************************
121fe877779SCaesar Wang  * pmugrf reg, offset
122fe877779SCaesar Wang  **************************************************/
123fe877779SCaesar Wang #define PMUGRF_OSREG(n)		(0x300 + (n) * 4)
124fe877779SCaesar Wang 
125fe877779SCaesar Wang /**************************************************
126fe877779SCaesar Wang  * DCF reg, offset
127fe877779SCaesar Wang  **************************************************/
128fe877779SCaesar Wang #define DCF_DCF_CTRL		0x0
129fe877779SCaesar Wang #define DCF_DCF_ADDR		0x8
130fe877779SCaesar Wang #define DCF_DCF_ISR		0xc
131fe877779SCaesar Wang #define DCF_DCF_TOSET		0x14
132fe877779SCaesar Wang #define DCF_DCF_TOCMD		0x18
133fe877779SCaesar Wang #define DCF_DCF_CMD_CFG		0x1c
134fe877779SCaesar Wang 
135fe877779SCaesar Wang /* DCF_DCF_ISR */
136fe877779SCaesar Wang #define DCF_TIMEOUT		(1 << 2)
137fe877779SCaesar Wang #define DCF_ERR			(1 << 1)
138fe877779SCaesar Wang #define	DCF_DONE		(1 << 0)
139fe877779SCaesar Wang 
140fe877779SCaesar Wang /* DCF_DCF_CTRL */
141fe877779SCaesar Wang #define DCF_VOP_HW_EN		(1 << 2)
142fe877779SCaesar Wang #define DCF_STOP		(1 << 1)
143fe877779SCaesar Wang #define DCF_START		(1 << 0)
144fe877779SCaesar Wang 
145f47a25ddSCaesar Wang #define CYCL_24M_CNT_US(us)	(24 * us)
146f47a25ddSCaesar Wang #define CYCL_24M_CNT_MS(ms)	(ms * CYCL_24M_CNT_US(1000))
1479ec78bdfSTony Xie #define CYCL_32K_CNT_MS(ms)	(ms * 32)
148f47a25ddSCaesar Wang 
1496fba6e04STony Xie /**************************************************
1506fba6e04STony Xie  * secure timer
1516fba6e04STony Xie  **************************************************/
1526fba6e04STony Xie 
1536fba6e04STony Xie /* chanal0~5 */
1546fba6e04STony Xie #define STIMER0_CHN_BASE(n)	(STIME_BASE + 0x20 * (n))
1556fba6e04STony Xie /* chanal6~11 */
1566fba6e04STony Xie #define STIMER1_CHN_BASE(n)	(STIME_BASE + 0x8000 + 0x20 * (n))
1576fba6e04STony Xie 
1586fba6e04STony Xie  /* low 32 bits */
1596fba6e04STony Xie #define TIMER_END_COUNT0	0x00
1606fba6e04STony Xie  /* high 32 bits */
1616fba6e04STony Xie #define TIMER_END_COUNT1	0x04
1626fba6e04STony Xie 
1636fba6e04STony Xie #define TIMER_CURRENT_VALUE0	0x08
1646fba6e04STony Xie #define TIMER_CURRENT_VALUE1	0x0C
1656fba6e04STony Xie 
1666fba6e04STony Xie  /* low 32 bits */
1676fba6e04STony Xie #define TIMER_INIT_COUNT0	0x10
1686fba6e04STony Xie  /* high 32 bits */
1696fba6e04STony Xie #define TIMER_INIT_COUNT1	0x14
1706fba6e04STony Xie 
1716fba6e04STony Xie #define TIMER_INTSTATUS		0x18
1726fba6e04STony Xie #define TIMER_CONTROL_REG	0x1c
1736fba6e04STony Xie 
1746fba6e04STony Xie #define TIMER_EN			0x1
1756fba6e04STony Xie 
1766fba6e04STony Xie #define TIMER_FMODE		(0x0 << 1)
1776fba6e04STony Xie #define TIMER_RMODE		(0x1 << 1)
1786fba6e04STony Xie 
1796fba6e04STony Xie /**************************************************
180a14e0916SCaesar Wang  * secure WDT
181a14e0916SCaesar Wang  **************************************************/
182a14e0916SCaesar Wang #define WDT_CM0_EN		0x0
183a14e0916SCaesar Wang #define WDT_CM0_DIS		0x1
184a14e0916SCaesar Wang #define WDT_CA53_EN		0x0
185a14e0916SCaesar Wang #define WDT_CA53_DIS		0x1
186a14e0916SCaesar Wang 
187a14e0916SCaesar Wang #define PCLK_WDT_CA53_GATE_SHIFT	8
188a14e0916SCaesar Wang #define PCLK_WDT_CM0_GATE_SHIFT		10
189a14e0916SCaesar Wang 
190a14e0916SCaesar Wang #define WDT_CA53_1BIT_MASK	0x1
191a14e0916SCaesar Wang #define WDT_CM0_1BIT_MASK	0x1
192a14e0916SCaesar Wang 
193a14e0916SCaesar Wang /**************************************************
1946fba6e04STony Xie  * cru reg, offset
1956fba6e04STony Xie  **************************************************/
1966fba6e04STony Xie #define CRU_SOFTRST_CON(n)	(0x400 + (n) * 4)
1976fba6e04STony Xie 
1986fba6e04STony Xie #define CRU_DMAC0_RST		BIT_WITH_WMSK(3)
1996fba6e04STony Xie  /* reset release*/
2006fba6e04STony Xie #define CRU_DMAC0_RST_RLS	WMSK_BIT(3)
2016fba6e04STony Xie 
2026fba6e04STony Xie #define CRU_DMAC1_RST		BIT_WITH_WMSK(4)
2036fba6e04STony Xie  /* reset release*/
2046fba6e04STony Xie #define CRU_DMAC1_RST_RLS	WMSK_BIT(4)
2056fba6e04STony Xie 
2066fba6e04STony Xie #define CRU_GLB_RST_CON		0x0510
2076fba6e04STony Xie #define CRU_GLB_SRST_FST	0x0500
2086fba6e04STony Xie #define CRU_GLB_SRST_SND	0x0504
2096fba6e04STony Xie 
2109901dcf6SCaesar Wang #define CRU_CLKGATE_CON(n)	(0x300 + n * 4)
2119901dcf6SCaesar Wang #define PCLK_GPIO2_GATE_SHIFT	3
2129901dcf6SCaesar Wang #define PCLK_GPIO3_GATE_SHIFT	4
2139901dcf6SCaesar Wang #define PCLK_GPIO4_GATE_SHIFT	5
2149901dcf6SCaesar Wang 
2156fba6e04STony Xie /**************************************************
2166fba6e04STony Xie  * pmu cru reg, offset
2176fba6e04STony Xie  **************************************************/
2186fba6e04STony Xie #define CRU_PMU_RSTHOLD_CON(n)		(0x120 + n * 4)
2196fba6e04STony Xie /* reset hold*/
2206fba6e04STony Xie #define CRU_PMU_SGRF_RST_HOLD		BIT_WITH_WMSK(6)
2216fba6e04STony Xie /* reset hold release*/
2226fba6e04STony Xie #define CRU_PMU_SGRF_RST_RLS		WMSK_BIT(6)
223f47a25ddSCaesar Wang 
224f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_MSK		(0x1 << 4)
225f47a25ddSCaesar Wang #define CRU_PMU_WDTRST_EN		0x0
226f47a25ddSCaesar Wang 
227f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_MSK	(0x3 << 2)
228f47a25ddSCaesar Wang #define CRU_PMU_FIRST_SFTRST_EN		0x0
229f47a25ddSCaesar Wang 
2309901dcf6SCaesar Wang #define CRU_PMU_CLKGATE_CON(n)		(0x100 + n * 4)
2319901dcf6SCaesar Wang #define PCLK_GPIO0_GATE_SHIFT		3
2329901dcf6SCaesar Wang #define PCLK_GPIO1_GATE_SHIFT		4
2339901dcf6SCaesar Wang 
2346fba6e04STony Xie /**************************************************
2356fba6e04STony Xie  * sgrf reg, offset
2366fba6e04STony Xie  **************************************************/
2376fba6e04STony Xie #define SGRF_SOC_CON0_1(n)		(0xc000 + (n) * 4)
2386fba6e04STony Xie #define SGRF_SOC_CON3_7(n)		(0xe00c + ((n) - 3) * 4)
2396fba6e04STony Xie #define SGRF_SOC_CON8_15(n)		(0x8020 + ((n) - 8) * 4)
2406fba6e04STony Xie #define SGRF_PMU_SLV_CON0_1(n)		(0xc240 + ((n) - 0) * 4)
2416fba6e04STony Xie #define SGRF_SLV_SECURE_CON0_4(n)	(0xe3c0 + ((n) - 0) * 4)
2426fba6e04STony Xie #define SGRF_DDRRGN_CON0_16(n)		((n) * 4)
2436fba6e04STony Xie #define SGRF_DDRRGN_CON20_34(n)		(0x50 + ((n) - 20) * 4)
2446fba6e04STony Xie 
2456fba6e04STony Xie /* security config for master */
2466fba6e04STony Xie #define SGRF_SOC_CON_WMSK		0xffff0000
2476fba6e04STony Xie /* All of master in ns */
2486fba6e04STony Xie #define SGRF_SOC_ALLMST_NS		0xffff
2496fba6e04STony Xie 
2506fba6e04STony Xie /* security config for slave */
2516fba6e04STony Xie #define SGRF_SLV_S_WMSK			0xffff0000
2526fba6e04STony Xie #define SGRF_SLV_S_ALL_NS		0x0
2536fba6e04STony Xie 
2546fba6e04STony Xie /* security config pmu slave ip */
2556fba6e04STony Xie /* All of slaves  is ns */
2566fba6e04STony Xie #define SGRF_PMU_SLV_S_NS		BIT_WITH_WMSK(0)
2576fba6e04STony Xie /* slaves secure attr is configed */
2586fba6e04STony Xie #define SGRF_PMU_SLV_S_CFGED		WMSK_BIT(0)
2596fba6e04STony Xie #define SGRF_PMU_SLV_CRYPTO1_NS		WMSK_BIT(1)
2606fba6e04STony Xie 
2616fba6e04STony Xie #define SGRF_PMUSRAM_S			BIT(8)
2626fba6e04STony Xie 
2636fba6e04STony Xie #define SGRF_PMU_SLV_CON1_CFG		(SGRF_SLV_S_WMSK | \
2646fba6e04STony Xie 					SGRF_PMUSRAM_S)
2656fba6e04STony Xie /* ddr region */
2662831bc3aSCaesar Wang #define SGRF_DDR_RGN_DPLL_CLK	BIT_WITH_WMSK(15) /* DDR PLL output clock */
2672831bc3aSCaesar Wang #define SGRF_DDR_RGN_RTC_CLK	BIT_WITH_WMSK(14) /* 32K clock for DDR PLL */
2686fba6e04STony Xie #define SGRF_DDR_RGN_BYPS	BIT_WITH_WMSK(9) /* All of ddr rgn  is ns */
2696fba6e04STony Xie 
2706fba6e04STony Xie /* The MST access the ddr rgn n with secure attribution */
2716fba6e04STony Xie #define SGRF_L_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n))
2726fba6e04STony Xie /* bits[16:8]*/
2736fba6e04STony Xie #define SGRF_H_MST_S_DDR_RGN(n)	BIT_WITH_WMSK((n) + 8)
2746fba6e04STony Xie 
2756fba6e04STony Xie /* dmac to periph s or ns*/
2766fba6e04STony Xie #define SGRF_DMAC_CFG_S		0xffff0000
2776fba6e04STony Xie 
2786fba6e04STony Xie #define DMAC1_RGN_NS			0xff000000
2796fba6e04STony Xie #define DMAC0_RGN_NS			0x00ff0000
2806fba6e04STony Xie 
2816fba6e04STony Xie #define DMAC0_BOOT_CFG_NS		0xfffffff8
2826fba6e04STony Xie #define DMAC0_BOOT_PERIPH_NS		0xffff0fff
2836fba6e04STony Xie #define DMAC0_BOOT_ADDR_NS		0xffff0000
2846fba6e04STony Xie 
2856fba6e04STony Xie #define DMAC1_BOOT_CFG_NS		0xffff0008
2866fba6e04STony Xie #define DMAC1_BOOT_PERIPH_L_NS		0xffff0fff
2876fba6e04STony Xie #define DMAC1_BOOT_ADDR_NS		0xffff0000
2886fba6e04STony Xie #define DMAC1_BOOT_PERIPH_H_NS		0xffffffff
2896fba6e04STony Xie #define DMAC1_BOOT_IRQ_NS		0xffffffff
2906fba6e04STony Xie 
2916fba6e04STony Xie #define CPU_BOOT_ADDR_WMASK	0xffff0000
2926fba6e04STony Xie #define CPU_BOOT_ADDR_ALIGN	16
2936fba6e04STony Xie 
2945d3b1067SCaesar Wang #define GRF_IOMUX_2BIT_MASK     0x3
2955d3b1067SCaesar Wang #define GRF_IOMUX_GPIO          0x0
2965d3b1067SCaesar Wang 
2975d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_SHIFT         4
2985d3b1067SCaesar Wang #define GRF_GPIO4C2_IOMUX_PWM           0x1
2995d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_SHIFT         12
3005d3b1067SCaesar Wang #define GRF_GPIO4C6_IOMUX_PWM           0x1
3015d3b1067SCaesar Wang 
3025d3b1067SCaesar Wang #define PWM_CNT(n)			(0x0000 + 0x10 * (n))
3035d3b1067SCaesar Wang #define PWM_PERIOD_HPR(n)		(0x0004 + 0x10 * (n))
3045d3b1067SCaesar Wang #define PWM_DUTY_LPR(n)			(0x0008 + 0x10 * (n))
3055d3b1067SCaesar Wang #define PWM_CTRL(n)			(0x000c + 0x10 * (n))
3065d3b1067SCaesar Wang 
3075d3b1067SCaesar Wang #define PWM_DISABLE			(0 << 0)
3085d3b1067SCaesar Wang #define PWM_ENABLE			(1 << 0)
3095d3b1067SCaesar Wang 
310fe877779SCaesar Wang /* grf reg offset */
311fe877779SCaesar Wang #define GRF_DDRC0_CON0		0xe380
312fe877779SCaesar Wang #define GRF_DDRC0_CON1		0xe384
313fe877779SCaesar Wang #define GRF_DDRC1_CON0		0xe388
314fe877779SCaesar Wang #define GRF_DDRC1_CON1		0xe38c
315fe877779SCaesar Wang 
3167ac52006SCaesar Wang #define PMUCRU_CLKSEL_CON0	0x0080
3177ac52006SCaesar Wang #define PMUCRU_CLKGATE_CON2	0x0108
3187ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON0	0x0110
3197ac52006SCaesar Wang #define PMUCRU_GATEDIS_CON0 0x0130
3207ac52006SCaesar Wang 
3217ac52006SCaesar Wang #define SGRF_SOC_CON6     0x0e018
3227ac52006SCaesar Wang #define SGRF_PERILP_CON0	0x08100
3237ac52006SCaesar Wang #define SGRF_PERILP_CON(n)	(SGRF_PERILP_CON0 + (n) * 4)
3247ac52006SCaesar Wang #define SGRF_PMU_CON0	0x0c100
3257ac52006SCaesar Wang #define SGRF_PMU_CON(n)   (SGRF_PMU_CON0 + (n) * 4)
3267ac52006SCaesar Wang #define PMUCRU_SOFTRST_CON(n)   (PMUCRU_SOFTRST_CON0 + (n) * 4)
3277ac52006SCaesar Wang 
3286fba6e04STony Xie /*
3296fba6e04STony Xie  * When system reset in running state, we want the cpus to be reboot
3306fba6e04STony Xie  * from maskrom (system reboot),
3316fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be released.
3326fba6e04STony Xie  * When system wake up from system deep suspend, some soc will be reset
3336fba6e04STony Xie  * when waked up,
3346fba6e04STony Xie  * we want the bootcpu to be reboot from pmusram,
3356fba6e04STony Xie  * the pmusgrf reset-hold bits needs to be held.
3366fba6e04STony Xie  */
3376fba6e04STony Xie static inline void pmu_sgrf_rst_hld_release(void)
3386fba6e04STony Xie {
3396fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
3406fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
3416fba6e04STony Xie }
3426fba6e04STony Xie 
3436fba6e04STony Xie static inline void pmu_sgrf_rst_hld(void)
3446fba6e04STony Xie {
3456fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
3466fba6e04STony Xie 		      CRU_PMU_SGRF_RST_HOLD);
3476fba6e04STony Xie }
3486fba6e04STony Xie 
3496fba6e04STony Xie /* funciton*/
3506fba6e04STony Xie void __dead2 soc_global_soft_reset(void);
351a14e0916SCaesar Wang void secure_watchdog_disable();
352a14e0916SCaesar Wang void secure_watchdog_restore();
3535d3b1067SCaesar Wang void disable_dvfs_plls(void);
3545d3b1067SCaesar Wang void disable_nodvfs_plls(void);
3555d3b1067SCaesar Wang void enable_dvfs_plls(void);
3565d3b1067SCaesar Wang void enable_nodvfs_plls(void);
3574c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void);
3584c127e68SCaesar Wang void restore_abpll(void);
3594c127e68SCaesar Wang void restore_dpll(void);
3609ec78bdfSTony Xie void clk_gate_con_save(void);
3619ec78bdfSTony Xie void clk_gate_con_disable(void);
3629ec78bdfSTony Xie void clk_gate_con_restore(void);
3634c127e68SCaesar Wang void sgrf_init(void);
3646fba6e04STony Xie #endif /* __SOC_H__ */
365