16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 46fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 56fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 66fba6e04STony Xie * 76fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 86fba6e04STony Xie * list of conditions and the following disclaimer. 96fba6e04STony Xie * 106fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 116fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 126fba6e04STony Xie * and/or other materials provided with the distribution. 136fba6e04STony Xie * 146fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 156fba6e04STony Xie * to endorse or promote products derived from this software without specific 166fba6e04STony Xie * prior written permission. 176fba6e04STony Xie * 186fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 196fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 206fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 216fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 226fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 236fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 246fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 256fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 266fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 276fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 286fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 296fba6e04STony Xie */ 306fba6e04STony Xie 316fba6e04STony Xie #include <arch_helpers.h> 326fba6e04STony Xie #include <debug.h> 336fba6e04STony Xie #include <delay_timer.h> 34*f91b969cSDerek Basehore #include <dfs.h> 35*f91b969cSDerek Basehore #include <dram.h> 366fba6e04STony Xie #include <mmio.h> 376fba6e04STony Xie #include <platform_def.h> 386fba6e04STony Xie #include <plat_private.h> 396fba6e04STony Xie #include <rk3399_def.h> 407ac52006SCaesar Wang #include <rk3399m0.h> 416fba6e04STony Xie #include <soc.h> 426fba6e04STony Xie 436fba6e04STony Xie /* Table of regions to map using the MMU. */ 446fba6e04STony Xie const mmap_region_t plat_rk_mmap[] = { 45e6517abdSCaesar Wang MAP_REGION_FLAT(RK3399_DEV_RNG0_BASE, RK3399_DEV_RNG0_SIZE, 469ec78bdfSTony Xie MT_DEVICE | MT_RW | MT_SECURE), 474c127e68SCaesar Wang MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE, 484c127e68SCaesar Wang MT_MEMORY | MT_RW | MT_SECURE), 499ec78bdfSTony Xie 506fba6e04STony Xie { 0 } 516fba6e04STony Xie }; 526fba6e04STony Xie 536fba6e04STony Xie /* The RockChip power domain tree descriptor */ 546fba6e04STony Xie const unsigned char rockchip_power_domain_tree_desc[] = { 556fba6e04STony Xie /* No of root nodes */ 566fba6e04STony Xie PLATFORM_SYSTEM_COUNT, 576fba6e04STony Xie /* No of children for the root node */ 586fba6e04STony Xie PLATFORM_CLUSTER_COUNT, 596fba6e04STony Xie /* No of children for the first cluster node */ 606fba6e04STony Xie PLATFORM_CLUSTER0_CORE_COUNT, 616fba6e04STony Xie /* No of children for the second cluster node */ 626fba6e04STony Xie PLATFORM_CLUSTER1_CORE_COUNT 636fba6e04STony Xie }; 646fba6e04STony Xie 656fba6e04STony Xie void secure_timer_init(void) 666fba6e04STony Xie { 676fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_END_COUNT0, 0xffffffff); 686fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_END_COUNT1, 0xffffffff); 696fba6e04STony Xie 706fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_INIT_COUNT0, 0x0); 716fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_INIT_COUNT0, 0x0); 726fba6e04STony Xie 736fba6e04STony Xie /* auto reload & enable the timer */ 746fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_CONTROL_REG, 756fba6e04STony Xie TIMER_EN | TIMER_FMODE); 766fba6e04STony Xie } 776fba6e04STony Xie 786fba6e04STony Xie void sgrf_init(void) 796fba6e04STony Xie { 806fba6e04STony Xie /* security config for master */ 816fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(5), 826fba6e04STony Xie SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS); 836fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(6), 846fba6e04STony Xie SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS); 856fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(7), 866fba6e04STony Xie SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS); 876fba6e04STony Xie 886fba6e04STony Xie /* security config for slave */ 896fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_PMU_SLV_CON0_1(0), 906fba6e04STony Xie SGRF_PMU_SLV_S_CFGED | 916fba6e04STony Xie SGRF_PMU_SLV_CRYPTO1_NS); 926fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_PMU_SLV_CON0_1(1), 936fba6e04STony Xie SGRF_PMU_SLV_CON1_CFG); 946fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(0), 956fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 966fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(1), 976fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 986fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(2), 996fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 1006fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(3), 1016fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 1026fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(4), 1036fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 1046fba6e04STony Xie 1056fba6e04STony Xie /* security config for ddr memery */ 1066fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON0_16(16), 1076fba6e04STony Xie SGRF_DDR_RGN_BYPS); 1086fba6e04STony Xie } 1096fba6e04STony Xie 1106fba6e04STony Xie static void dma_secure_cfg(uint32_t secure) 1116fba6e04STony Xie { 1126fba6e04STony Xie if (secure) { 1136fba6e04STony Xie /* rgn0 secure for dmac0 and dmac1 */ 1146fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON20_34(22), 1156fba6e04STony Xie SGRF_L_MST_S_DDR_RGN(0) | /* dmac0 */ 1166fba6e04STony Xie SGRF_H_MST_S_DDR_RGN(0) /* dmac1 */ 1176fba6e04STony Xie ); 1186fba6e04STony Xie 1196fba6e04STony Xie /* set dmac0 boot, under secure state */ 1206fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(8), 1216fba6e04STony Xie SGRF_DMAC_CFG_S); 1226fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(9), 1236fba6e04STony Xie SGRF_DMAC_CFG_S); 1246fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(10), 1256fba6e04STony Xie SGRF_DMAC_CFG_S); 1266fba6e04STony Xie 1276fba6e04STony Xie /* dmac0 soft reset */ 1286fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1296fba6e04STony Xie CRU_DMAC0_RST); 1306fba6e04STony Xie udelay(5); 1316fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1326fba6e04STony Xie CRU_DMAC0_RST_RLS); 1336fba6e04STony Xie 1346fba6e04STony Xie /* set dmac1 boot, under secure state */ 1356fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(11), 1366fba6e04STony Xie SGRF_DMAC_CFG_S); 1376fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(12), 1386fba6e04STony Xie SGRF_DMAC_CFG_S); 1396fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(13), 1406fba6e04STony Xie SGRF_DMAC_CFG_S); 1416fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(14), 1426fba6e04STony Xie SGRF_DMAC_CFG_S); 1436fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(15), 1446fba6e04STony Xie SGRF_DMAC_CFG_S); 1456fba6e04STony Xie 1466fba6e04STony Xie /* dmac1 soft reset */ 1476fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1486fba6e04STony Xie CRU_DMAC1_RST); 1496fba6e04STony Xie udelay(5); 1506fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1516fba6e04STony Xie CRU_DMAC1_RST_RLS); 1526fba6e04STony Xie } else { 1536fba6e04STony Xie /* rgn non-secure for dmac0 and dmac1 */ 1546fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON20_34(22), 1556fba6e04STony Xie DMAC1_RGN_NS | DMAC0_RGN_NS); 1566fba6e04STony Xie 1576fba6e04STony Xie /* set dmac0 boot, under non-secure state */ 1586fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(8), 1596fba6e04STony Xie DMAC0_BOOT_CFG_NS); 1606fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(9), 1616fba6e04STony Xie DMAC0_BOOT_PERIPH_NS); 1626fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(10), 1636fba6e04STony Xie DMAC0_BOOT_ADDR_NS); 1646fba6e04STony Xie 1656fba6e04STony Xie /* dmac0 soft reset */ 1666fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1676fba6e04STony Xie CRU_DMAC0_RST); 1686fba6e04STony Xie udelay(5); 1696fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1706fba6e04STony Xie CRU_DMAC0_RST_RLS); 1716fba6e04STony Xie 1726fba6e04STony Xie /* set dmac1 boot, under non-secure state */ 1736fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(11), 1746fba6e04STony Xie DMAC1_BOOT_CFG_NS); 1756fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(12), 1766fba6e04STony Xie DMAC1_BOOT_PERIPH_L_NS); 1776fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(13), 1786fba6e04STony Xie DMAC1_BOOT_ADDR_NS); 1796fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(14), 1806fba6e04STony Xie DMAC1_BOOT_PERIPH_H_NS); 1816fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(15), 1826fba6e04STony Xie DMAC1_BOOT_IRQ_NS); 1836fba6e04STony Xie 1846fba6e04STony Xie /* dmac1 soft reset */ 1856fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1866fba6e04STony Xie CRU_DMAC1_RST); 1876fba6e04STony Xie udelay(5); 1886fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1896fba6e04STony Xie CRU_DMAC1_RST_RLS); 1906fba6e04STony Xie } 1916fba6e04STony Xie } 1926fba6e04STony Xie 1936fba6e04STony Xie /* pll suspend */ 1946fba6e04STony Xie struct deepsleep_data_s slp_data; 1956fba6e04STony Xie 196a14e0916SCaesar Wang void secure_watchdog_disable(void) 197a14e0916SCaesar Wang { 198a14e0916SCaesar Wang slp_data.sgrf_con[3] = mmio_read_32(SGRF_BASE + SGRF_SOC_CON3_7(3)); 199a14e0916SCaesar Wang 200a14e0916SCaesar Wang /* disable CA53 wdt pclk */ 201a14e0916SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(3), 202a14e0916SCaesar Wang BITS_WITH_WMASK(WDT_CA53_DIS, WDT_CA53_1BIT_MASK, 203a14e0916SCaesar Wang PCLK_WDT_CA53_GATE_SHIFT)); 204a14e0916SCaesar Wang /* disable CM0 wdt pclk */ 205a14e0916SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(3), 206a14e0916SCaesar Wang BITS_WITH_WMASK(WDT_CM0_DIS, WDT_CM0_1BIT_MASK, 207a14e0916SCaesar Wang PCLK_WDT_CM0_GATE_SHIFT)); 208a14e0916SCaesar Wang } 209a14e0916SCaesar Wang 210a14e0916SCaesar Wang void secure_watchdog_restore(void) 211a14e0916SCaesar Wang { 212a14e0916SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(3), 213a14e0916SCaesar Wang slp_data.sgrf_con[3] | 214a14e0916SCaesar Wang WMSK_BIT(PCLK_WDT_CA53_GATE_SHIFT) | 215a14e0916SCaesar Wang WMSK_BIT(PCLK_WDT_CM0_GATE_SHIFT)); 216a14e0916SCaesar Wang } 217a14e0916SCaesar Wang 2186fba6e04STony Xie static void set_pll_slow_mode(uint32_t pll_id) 2196fba6e04STony Xie { 2206fba6e04STony Xie if (pll_id == PPLL_ID) 2216fba6e04STony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), PLL_SLOW_MODE); 2226fba6e04STony Xie else 2236fba6e04STony Xie mmio_write_32((CRU_BASE + 2246fba6e04STony Xie CRU_PLL_CON(pll_id, 3)), PLL_SLOW_MODE); 2256fba6e04STony Xie } 2266fba6e04STony Xie 2276fba6e04STony Xie static void set_pll_normal_mode(uint32_t pll_id) 2286fba6e04STony Xie { 2296fba6e04STony Xie if (pll_id == PPLL_ID) 2306fba6e04STony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), PLL_NOMAL_MODE); 2316fba6e04STony Xie else 2326fba6e04STony Xie mmio_write_32(CRU_BASE + 2336fba6e04STony Xie CRU_PLL_CON(pll_id, 3), PLL_NOMAL_MODE); 2346fba6e04STony Xie } 2356fba6e04STony Xie 2366fba6e04STony Xie static void set_pll_bypass(uint32_t pll_id) 2376fba6e04STony Xie { 2386fba6e04STony Xie if (pll_id == PPLL_ID) 2396fba6e04STony Xie mmio_write_32(PMUCRU_BASE + 2406fba6e04STony Xie PMUCRU_PPLL_CON(3), PLL_BYPASS_MODE); 2416fba6e04STony Xie else 2426fba6e04STony Xie mmio_write_32(CRU_BASE + 2436fba6e04STony Xie CRU_PLL_CON(pll_id, 3), PLL_BYPASS_MODE); 2446fba6e04STony Xie } 2456fba6e04STony Xie 2466fba6e04STony Xie static void _pll_suspend(uint32_t pll_id) 2476fba6e04STony Xie { 2486fba6e04STony Xie set_pll_slow_mode(pll_id); 2496fba6e04STony Xie set_pll_bypass(pll_id); 2506fba6e04STony Xie } 2516fba6e04STony Xie 2524c127e68SCaesar Wang /** 2534c127e68SCaesar Wang * disable_dvfs_plls - To suspend the specific PLLs 2544c127e68SCaesar Wang * 2554c127e68SCaesar Wang * When we close the center logic, the DPLL will be closed, 2564c127e68SCaesar Wang * so we need to keep the ABPLL and switch to it to supply 2574c127e68SCaesar Wang * clock for DDR during suspend, then we should not close 2584c127e68SCaesar Wang * the ABPLL and exclude ABPLL_ID. 2594c127e68SCaesar Wang */ 2605d3b1067SCaesar Wang void disable_dvfs_plls(void) 2615d3b1067SCaesar Wang { 2625d3b1067SCaesar Wang _pll_suspend(CPLL_ID); 2635d3b1067SCaesar Wang _pll_suspend(NPLL_ID); 2645d3b1067SCaesar Wang _pll_suspend(VPLL_ID); 2655d3b1067SCaesar Wang _pll_suspend(GPLL_ID); 2665d3b1067SCaesar Wang _pll_suspend(ALPLL_ID); 2675d3b1067SCaesar Wang } 2685d3b1067SCaesar Wang 2694c127e68SCaesar Wang /** 2704c127e68SCaesar Wang * disable_nodvfs_plls - To suspend the PPLL 2714c127e68SCaesar Wang */ 2725d3b1067SCaesar Wang void disable_nodvfs_plls(void) 2735d3b1067SCaesar Wang { 2745d3b1067SCaesar Wang _pll_suspend(PPLL_ID); 2755d3b1067SCaesar Wang } 2765d3b1067SCaesar Wang 2774c127e68SCaesar Wang /** 2784c127e68SCaesar Wang * restore_pll - Copy PLL settings from memory to a PLL. 2794c127e68SCaesar Wang * 2804c127e68SCaesar Wang * This will copy PLL settings from an array in memory to the memory mapped 2814c127e68SCaesar Wang * registers for a PLL. 2824c127e68SCaesar Wang * 2834c127e68SCaesar Wang * Note that: above the PLL exclude PPLL. 2844c127e68SCaesar Wang * 2854c127e68SCaesar Wang * pll_id: One of the values from enum plls_id 2864c127e68SCaesar Wang * src: Pointer to the array of values to restore from 2874c127e68SCaesar Wang */ 2884c127e68SCaesar Wang static void restore_pll(int pll_id, uint32_t *src) 2894c127e68SCaesar Wang { 2904c127e68SCaesar Wang /* Nice to have PLL off while configuring */ 2914c127e68SCaesar Wang mmio_write_32((CRU_BASE + CRU_PLL_CON(pll_id, 3)), PLL_SLOW_MODE); 2924c127e68SCaesar Wang 2934c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 0), src[0] | REG_SOC_WMSK); 2944c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 1), src[1] | REG_SOC_WMSK); 2954c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 2), src[2]); 2964c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 4), src[4] | REG_SOC_WMSK); 2974c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 5), src[5] | REG_SOC_WMSK); 2984c127e68SCaesar Wang 2994c127e68SCaesar Wang /* Do PLL_CON3 since that will enable things */ 3004c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), src[3] | REG_SOC_WMSK); 3014c127e68SCaesar Wang 3024c127e68SCaesar Wang /* Wait for PLL lock done */ 3034c127e68SCaesar Wang while ((mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 2)) & 3044c127e68SCaesar Wang 0x80000000) == 0x0) 3054c127e68SCaesar Wang ; 3064c127e68SCaesar Wang } 3074c127e68SCaesar Wang 3084c127e68SCaesar Wang /** 3094c127e68SCaesar Wang * save_pll - Copy PLL settings a PLL to memory 3104c127e68SCaesar Wang * 3114c127e68SCaesar Wang * This will copy PLL settings from the memory mapped registers for a PLL to 3124c127e68SCaesar Wang * an array in memory. 3134c127e68SCaesar Wang * 3144c127e68SCaesar Wang * Note that: above the PLL exclude PPLL. 3154c127e68SCaesar Wang * 3164c127e68SCaesar Wang * pll_id: One of the values from enum plls_id 3174c127e68SCaesar Wang * src: Pointer to the array of values to save to. 3184c127e68SCaesar Wang */ 3194c127e68SCaesar Wang static void save_pll(uint32_t *dst, int pll_id) 3204c127e68SCaesar Wang { 3214c127e68SCaesar Wang int i; 3224c127e68SCaesar Wang 3234c127e68SCaesar Wang for (i = 0; i < PLL_CON_COUNT; i++) 3244c127e68SCaesar Wang dst[i] = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, i)); 3254c127e68SCaesar Wang } 3264c127e68SCaesar Wang 3274c127e68SCaesar Wang /** 3284c127e68SCaesar Wang * prepare_abpll_for_ddrctrl - Copy DPLL settings to ABPLL 3294c127e68SCaesar Wang * 3304c127e68SCaesar Wang * This will copy DPLL settings from the memory mapped registers for a PLL to 3314c127e68SCaesar Wang * an array in memory. 3324c127e68SCaesar Wang */ 3334c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void) 3344c127e68SCaesar Wang { 3354c127e68SCaesar Wang save_pll(slp_data.plls_con[ABPLL_ID], ABPLL_ID); 3364c127e68SCaesar Wang save_pll(slp_data.plls_con[DPLL_ID], DPLL_ID); 3374c127e68SCaesar Wang 3384c127e68SCaesar Wang restore_pll(ABPLL_ID, slp_data.plls_con[DPLL_ID]); 3394c127e68SCaesar Wang } 3404c127e68SCaesar Wang 3414c127e68SCaesar Wang void restore_abpll(void) 3424c127e68SCaesar Wang { 3434c127e68SCaesar Wang restore_pll(ABPLL_ID, slp_data.plls_con[ABPLL_ID]); 3444c127e68SCaesar Wang } 3454c127e68SCaesar Wang 3464c127e68SCaesar Wang void restore_dpll(void) 3474c127e68SCaesar Wang { 3484c127e68SCaesar Wang restore_pll(DPLL_ID, slp_data.plls_con[DPLL_ID]); 3494c127e68SCaesar Wang } 3504c127e68SCaesar Wang 3519ec78bdfSTony Xie void clk_gate_con_save(void) 3529ec78bdfSTony Xie { 3539ec78bdfSTony Xie uint32_t i = 0; 3549ec78bdfSTony Xie 3559ec78bdfSTony Xie for (i = 0; i < PMUCRU_GATE_COUNT; i++) 3569ec78bdfSTony Xie slp_data.pmucru_gate_con[i] = 3579ec78bdfSTony Xie mmio_read_32(PMUCRU_BASE + PMUCRU_GATE_CON(i)); 3589ec78bdfSTony Xie 3599ec78bdfSTony Xie for (i = 0; i < CRU_GATE_COUNT; i++) 3609ec78bdfSTony Xie slp_data.cru_gate_con[i] = 3619ec78bdfSTony Xie mmio_read_32(CRU_BASE + CRU_GATE_CON(i)); 3629ec78bdfSTony Xie } 3639ec78bdfSTony Xie 3649ec78bdfSTony Xie void clk_gate_con_disable(void) 3659ec78bdfSTony Xie { 3669ec78bdfSTony Xie uint32_t i; 3679ec78bdfSTony Xie 3689ec78bdfSTony Xie for (i = 0; i < PMUCRU_GATE_COUNT; i++) 3699ec78bdfSTony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_GATE_CON(i), REG_SOC_WMSK); 3709ec78bdfSTony Xie 3719ec78bdfSTony Xie for (i = 0; i < CRU_GATE_COUNT; i++) 3729ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_GATE_CON(i), REG_SOC_WMSK); 3739ec78bdfSTony Xie } 3749ec78bdfSTony Xie 3759ec78bdfSTony Xie void clk_gate_con_restore(void) 3769ec78bdfSTony Xie { 3779ec78bdfSTony Xie uint32_t i; 3789ec78bdfSTony Xie 3799ec78bdfSTony Xie for (i = 0; i < PMUCRU_GATE_COUNT; i++) 3809ec78bdfSTony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_GATE_CON(i), 3819ec78bdfSTony Xie REG_SOC_WMSK | slp_data.pmucru_gate_con[i]); 3829ec78bdfSTony Xie 3839ec78bdfSTony Xie for (i = 0; i < CRU_GATE_COUNT; i++) 3849ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_GATE_CON(i), 3859ec78bdfSTony Xie REG_SOC_WMSK | slp_data.cru_gate_con[i]); 3869ec78bdfSTony Xie } 3879ec78bdfSTony Xie 3886fba6e04STony Xie static void set_plls_nobypass(uint32_t pll_id) 3896fba6e04STony Xie { 3906fba6e04STony Xie if (pll_id == PPLL_ID) 3916fba6e04STony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), 3926fba6e04STony Xie PLL_NO_BYPASS_MODE); 3936fba6e04STony Xie else 3946fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 3956fba6e04STony Xie PLL_NO_BYPASS_MODE); 3966fba6e04STony Xie } 3976fba6e04STony Xie 3985d3b1067SCaesar Wang static void _pll_resume(uint32_t pll_id) 3995d3b1067SCaesar Wang { 4005d3b1067SCaesar Wang set_plls_nobypass(pll_id); 4015d3b1067SCaesar Wang set_pll_normal_mode(pll_id); 4025d3b1067SCaesar Wang } 4035d3b1067SCaesar Wang 4044c127e68SCaesar Wang /** 4054c127e68SCaesar Wang * enable_dvfs_plls - To resume the specific PLLs 4064c127e68SCaesar Wang * 4074c127e68SCaesar Wang * Please see the comment at the disable_dvfs_plls() 4084c127e68SCaesar Wang * we don't suspend the ABPLL, so don't need resume 4094c127e68SCaesar Wang * it too. 4104c127e68SCaesar Wang */ 4115d3b1067SCaesar Wang void enable_dvfs_plls(void) 4126fba6e04STony Xie { 4135d3b1067SCaesar Wang _pll_resume(ALPLL_ID); 4145d3b1067SCaesar Wang _pll_resume(GPLL_ID); 4155d3b1067SCaesar Wang _pll_resume(VPLL_ID); 4165d3b1067SCaesar Wang _pll_resume(NPLL_ID); 4175d3b1067SCaesar Wang _pll_resume(CPLL_ID); 4186fba6e04STony Xie } 4195d3b1067SCaesar Wang 4204c127e68SCaesar Wang /** 4214c127e68SCaesar Wang * enable_nodvfs_plls - To resume the PPLL 4224c127e68SCaesar Wang */ 4235d3b1067SCaesar Wang void enable_nodvfs_plls(void) 4245d3b1067SCaesar Wang { 4255d3b1067SCaesar Wang _pll_resume(PPLL_ID); 4266fba6e04STony Xie } 4276fba6e04STony Xie 4286fba6e04STony Xie void soc_global_soft_reset_init(void) 4296fba6e04STony Xie { 4306fba6e04STony Xie mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1), 4316fba6e04STony Xie CRU_PMU_SGRF_RST_RLS); 432f47a25ddSCaesar Wang 433f47a25ddSCaesar Wang mmio_clrbits_32(CRU_BASE + CRU_GLB_RST_CON, 434f47a25ddSCaesar Wang CRU_PMU_WDTRST_MSK | CRU_PMU_FIRST_SFTRST_MSK); 4356fba6e04STony Xie } 4366fba6e04STony Xie 4376fba6e04STony Xie void __dead2 soc_global_soft_reset(void) 4386fba6e04STony Xie { 4396fba6e04STony Xie set_pll_slow_mode(VPLL_ID); 4406fba6e04STony Xie set_pll_slow_mode(NPLL_ID); 4416fba6e04STony Xie set_pll_slow_mode(GPLL_ID); 4426fba6e04STony Xie set_pll_slow_mode(CPLL_ID); 4436fba6e04STony Xie set_pll_slow_mode(PPLL_ID); 4446fba6e04STony Xie set_pll_slow_mode(ABPLL_ID); 4456fba6e04STony Xie set_pll_slow_mode(ALPLL_ID); 446f47a25ddSCaesar Wang 447f47a25ddSCaesar Wang dsb(); 448f47a25ddSCaesar Wang 4496fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_GLB_SRST_FST, GLB_SRST_FST_CFG_VAL); 4506fba6e04STony Xie 4516fba6e04STony Xie /* 4526fba6e04STony Xie * Maybe the HW needs some times to reset the system, 4536fba6e04STony Xie * so we do not hope the core to excute valid codes. 4546fba6e04STony Xie */ 4556fba6e04STony Xie while (1) 4566fba6e04STony Xie ; 4576fba6e04STony Xie } 4586fba6e04STony Xie 4597ac52006SCaesar Wang static void soc_m0_init(void) 4607ac52006SCaesar Wang { 4617ac52006SCaesar Wang /* secure config for pmu M0 */ 4627ac52006SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_PMU_CON(0), WMSK_BIT(7)); 4637ac52006SCaesar Wang 4647ac52006SCaesar Wang /* set the execute address for M0 */ 4657ac52006SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_PMU_CON(3), 4667ac52006SCaesar Wang BITS_WITH_WMASK((M0_BINCODE_BASE >> 12) & 0xffff, 4677ac52006SCaesar Wang 0xffff, 0)); 4687ac52006SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_PMU_CON(7), 4697ac52006SCaesar Wang BITS_WITH_WMASK((M0_BINCODE_BASE >> 28) & 0xf, 4707ac52006SCaesar Wang 0xf, 0)); 4717ac52006SCaesar Wang } 4727ac52006SCaesar Wang 4736fba6e04STony Xie void plat_rockchip_soc_init(void) 4746fba6e04STony Xie { 4756fba6e04STony Xie secure_timer_init(); 4766fba6e04STony Xie dma_secure_cfg(0); 4776fba6e04STony Xie sgrf_init(); 4786fba6e04STony Xie soc_global_soft_reset_init(); 4799901dcf6SCaesar Wang plat_rockchip_gpio_init(); 4807ac52006SCaesar Wang soc_m0_init(); 481613038bcSCaesar Wang dram_init(); 482*f91b969cSDerek Basehore dram_dfs_init(); 4836fba6e04STony Xie } 484