xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/soc.c (revision a14e09162172e016ce3586ec4048bc7614d4bf1f)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #include <arch_helpers.h>
326fba6e04STony Xie #include <debug.h>
336fba6e04STony Xie #include <delay_timer.h>
346fba6e04STony Xie #include <mmio.h>
356fba6e04STony Xie #include <platform_def.h>
366fba6e04STony Xie #include <plat_private.h>
37613038bcSCaesar Wang #include <dram.h>
386fba6e04STony Xie #include <rk3399_def.h>
397ac52006SCaesar Wang #include <rk3399m0.h>
406fba6e04STony Xie #include <soc.h>
416fba6e04STony Xie 
426fba6e04STony Xie /* Table of regions to map using the MMU.  */
436fba6e04STony Xie const mmap_region_t plat_rk_mmap[] = {
44e6517abdSCaesar Wang 	MAP_REGION_FLAT(RK3399_DEV_RNG0_BASE, RK3399_DEV_RNG0_SIZE,
459ec78bdfSTony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
464c127e68SCaesar Wang 	MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE,
474c127e68SCaesar Wang 			MT_MEMORY | MT_RW | MT_SECURE),
489ec78bdfSTony Xie 
496fba6e04STony Xie 	{ 0 }
506fba6e04STony Xie };
516fba6e04STony Xie 
526fba6e04STony Xie /* The RockChip power domain tree descriptor */
536fba6e04STony Xie const unsigned char rockchip_power_domain_tree_desc[] = {
546fba6e04STony Xie 	/* No of root nodes */
556fba6e04STony Xie 	PLATFORM_SYSTEM_COUNT,
566fba6e04STony Xie 	/* No of children for the root node */
576fba6e04STony Xie 	PLATFORM_CLUSTER_COUNT,
586fba6e04STony Xie 	/* No of children for the first cluster node */
596fba6e04STony Xie 	PLATFORM_CLUSTER0_CORE_COUNT,
606fba6e04STony Xie 	/* No of children for the second cluster node */
616fba6e04STony Xie 	PLATFORM_CLUSTER1_CORE_COUNT
626fba6e04STony Xie };
636fba6e04STony Xie 
646fba6e04STony Xie void secure_timer_init(void)
656fba6e04STony Xie {
666fba6e04STony Xie 	mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_END_COUNT0, 0xffffffff);
676fba6e04STony Xie 	mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_END_COUNT1, 0xffffffff);
686fba6e04STony Xie 
696fba6e04STony Xie 	mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_INIT_COUNT0, 0x0);
706fba6e04STony Xie 	mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_INIT_COUNT0, 0x0);
716fba6e04STony Xie 
726fba6e04STony Xie 	/* auto reload & enable the timer */
736fba6e04STony Xie 	mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_CONTROL_REG,
746fba6e04STony Xie 		      TIMER_EN | TIMER_FMODE);
756fba6e04STony Xie }
766fba6e04STony Xie 
776fba6e04STony Xie void sgrf_init(void)
786fba6e04STony Xie {
796fba6e04STony Xie 	/* security config for master */
806fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(5),
816fba6e04STony Xie 		      SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS);
826fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(6),
836fba6e04STony Xie 		      SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS);
846fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(7),
856fba6e04STony Xie 		      SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS);
866fba6e04STony Xie 
876fba6e04STony Xie 	/* security config for slave */
886fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_PMU_SLV_CON0_1(0),
896fba6e04STony Xie 		      SGRF_PMU_SLV_S_CFGED |
906fba6e04STony Xie 		      SGRF_PMU_SLV_CRYPTO1_NS);
916fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_PMU_SLV_CON0_1(1),
926fba6e04STony Xie 		      SGRF_PMU_SLV_CON1_CFG);
936fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(0),
946fba6e04STony Xie 		      SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS);
956fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(1),
966fba6e04STony Xie 		      SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS);
976fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(2),
986fba6e04STony Xie 		      SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS);
996fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(3),
1006fba6e04STony Xie 		      SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS);
1016fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(4),
1026fba6e04STony Xie 		      SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS);
1036fba6e04STony Xie 
1046fba6e04STony Xie 	/* security config for ddr memery */
1056fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON0_16(16),
1066fba6e04STony Xie 		      SGRF_DDR_RGN_BYPS);
1076fba6e04STony Xie }
1086fba6e04STony Xie 
1096fba6e04STony Xie static void dma_secure_cfg(uint32_t secure)
1106fba6e04STony Xie {
1116fba6e04STony Xie 	if (secure) {
1126fba6e04STony Xie 		/* rgn0 secure for dmac0 and dmac1 */
1136fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON20_34(22),
1146fba6e04STony Xie 			      SGRF_L_MST_S_DDR_RGN(0) | /* dmac0 */
1156fba6e04STony Xie 			      SGRF_H_MST_S_DDR_RGN(0) /* dmac1 */
1166fba6e04STony Xie 			      );
1176fba6e04STony Xie 
1186fba6e04STony Xie 		/* set dmac0 boot, under secure state */
1196fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(8),
1206fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1216fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(9),
1226fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1236fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(10),
1246fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1256fba6e04STony Xie 
1266fba6e04STony Xie 		/* dmac0 soft reset */
1276fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1286fba6e04STony Xie 			      CRU_DMAC0_RST);
1296fba6e04STony Xie 		udelay(5);
1306fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1316fba6e04STony Xie 			      CRU_DMAC0_RST_RLS);
1326fba6e04STony Xie 
1336fba6e04STony Xie 		/* set dmac1 boot, under secure state */
1346fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(11),
1356fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1366fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(12),
1376fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1386fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(13),
1396fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1406fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(14),
1416fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1426fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(15),
1436fba6e04STony Xie 			      SGRF_DMAC_CFG_S);
1446fba6e04STony Xie 
1456fba6e04STony Xie 		/* dmac1 soft reset */
1466fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1476fba6e04STony Xie 			      CRU_DMAC1_RST);
1486fba6e04STony Xie 		udelay(5);
1496fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1506fba6e04STony Xie 			      CRU_DMAC1_RST_RLS);
1516fba6e04STony Xie 	} else {
1526fba6e04STony Xie 		/* rgn non-secure for dmac0 and dmac1 */
1536fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON20_34(22),
1546fba6e04STony Xie 			      DMAC1_RGN_NS | DMAC0_RGN_NS);
1556fba6e04STony Xie 
1566fba6e04STony Xie 		/* set dmac0 boot, under non-secure state */
1576fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(8),
1586fba6e04STony Xie 			      DMAC0_BOOT_CFG_NS);
1596fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(9),
1606fba6e04STony Xie 			      DMAC0_BOOT_PERIPH_NS);
1616fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(10),
1626fba6e04STony Xie 			      DMAC0_BOOT_ADDR_NS);
1636fba6e04STony Xie 
1646fba6e04STony Xie 		/* dmac0 soft reset */
1656fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1666fba6e04STony Xie 			      CRU_DMAC0_RST);
1676fba6e04STony Xie 		udelay(5);
1686fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1696fba6e04STony Xie 			      CRU_DMAC0_RST_RLS);
1706fba6e04STony Xie 
1716fba6e04STony Xie 		/* set dmac1 boot, under non-secure state */
1726fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(11),
1736fba6e04STony Xie 			      DMAC1_BOOT_CFG_NS);
1746fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(12),
1756fba6e04STony Xie 			      DMAC1_BOOT_PERIPH_L_NS);
1766fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(13),
1776fba6e04STony Xie 			      DMAC1_BOOT_ADDR_NS);
1786fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(14),
1796fba6e04STony Xie 			      DMAC1_BOOT_PERIPH_H_NS);
1806fba6e04STony Xie 		mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(15),
1816fba6e04STony Xie 			      DMAC1_BOOT_IRQ_NS);
1826fba6e04STony Xie 
1836fba6e04STony Xie 		/* dmac1 soft reset */
1846fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1856fba6e04STony Xie 			      CRU_DMAC1_RST);
1866fba6e04STony Xie 		udelay(5);
1876fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10),
1886fba6e04STony Xie 			      CRU_DMAC1_RST_RLS);
1896fba6e04STony Xie 	}
1906fba6e04STony Xie }
1916fba6e04STony Xie 
1926fba6e04STony Xie /* pll suspend */
1936fba6e04STony Xie struct deepsleep_data_s slp_data;
1946fba6e04STony Xie 
195*a14e0916SCaesar Wang void secure_watchdog_disable(void)
196*a14e0916SCaesar Wang {
197*a14e0916SCaesar Wang 	slp_data.sgrf_con[3] = mmio_read_32(SGRF_BASE + SGRF_SOC_CON3_7(3));
198*a14e0916SCaesar Wang 
199*a14e0916SCaesar Wang 	/* disable CA53 wdt pclk */
200*a14e0916SCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(3),
201*a14e0916SCaesar Wang 		      BITS_WITH_WMASK(WDT_CA53_DIS, WDT_CA53_1BIT_MASK,
202*a14e0916SCaesar Wang 				      PCLK_WDT_CA53_GATE_SHIFT));
203*a14e0916SCaesar Wang 	/* disable CM0 wdt pclk */
204*a14e0916SCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(3),
205*a14e0916SCaesar Wang 		      BITS_WITH_WMASK(WDT_CM0_DIS, WDT_CM0_1BIT_MASK,
206*a14e0916SCaesar Wang 				      PCLK_WDT_CM0_GATE_SHIFT));
207*a14e0916SCaesar Wang }
208*a14e0916SCaesar Wang 
209*a14e0916SCaesar Wang void secure_watchdog_restore(void)
210*a14e0916SCaesar Wang {
211*a14e0916SCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(3),
212*a14e0916SCaesar Wang 		      slp_data.sgrf_con[3] |
213*a14e0916SCaesar Wang 		      WMSK_BIT(PCLK_WDT_CA53_GATE_SHIFT) |
214*a14e0916SCaesar Wang 		      WMSK_BIT(PCLK_WDT_CM0_GATE_SHIFT));
215*a14e0916SCaesar Wang }
216*a14e0916SCaesar Wang 
2176fba6e04STony Xie static void pll_suspend_prepare(uint32_t pll_id)
2186fba6e04STony Xie {
2196fba6e04STony Xie 	int i;
2206fba6e04STony Xie 
2216fba6e04STony Xie 	if (pll_id == PPLL_ID)
2226fba6e04STony Xie 		for (i = 0; i < PLL_CON_COUNT; i++)
2236fba6e04STony Xie 			slp_data.plls_con[pll_id][i] =
2246fba6e04STony Xie 				mmio_read_32(PMUCRU_BASE + PMUCRU_PPLL_CON(i));
2256fba6e04STony Xie 	else
2266fba6e04STony Xie 		for (i = 0; i < PLL_CON_COUNT; i++)
2276fba6e04STony Xie 			slp_data.plls_con[pll_id][i] =
2286fba6e04STony Xie 				mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, i));
2296fba6e04STony Xie }
2306fba6e04STony Xie 
2316fba6e04STony Xie static void set_pll_slow_mode(uint32_t pll_id)
2326fba6e04STony Xie {
2336fba6e04STony Xie 	if (pll_id == PPLL_ID)
2346fba6e04STony Xie 		mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), PLL_SLOW_MODE);
2356fba6e04STony Xie 	else
2366fba6e04STony Xie 		mmio_write_32((CRU_BASE +
2376fba6e04STony Xie 			      CRU_PLL_CON(pll_id, 3)), PLL_SLOW_MODE);
2386fba6e04STony Xie }
2396fba6e04STony Xie 
2406fba6e04STony Xie static void set_pll_normal_mode(uint32_t pll_id)
2416fba6e04STony Xie {
2426fba6e04STony Xie 	if (pll_id == PPLL_ID)
2436fba6e04STony Xie 		mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), PLL_NOMAL_MODE);
2446fba6e04STony Xie 	else
2456fba6e04STony Xie 		mmio_write_32(CRU_BASE +
2466fba6e04STony Xie 			      CRU_PLL_CON(pll_id, 3), PLL_NOMAL_MODE);
2476fba6e04STony Xie }
2486fba6e04STony Xie 
2496fba6e04STony Xie static void set_pll_bypass(uint32_t pll_id)
2506fba6e04STony Xie {
2516fba6e04STony Xie 	if (pll_id == PPLL_ID)
2526fba6e04STony Xie 		mmio_write_32(PMUCRU_BASE +
2536fba6e04STony Xie 			      PMUCRU_PPLL_CON(3), PLL_BYPASS_MODE);
2546fba6e04STony Xie 	else
2556fba6e04STony Xie 		mmio_write_32(CRU_BASE +
2566fba6e04STony Xie 			      CRU_PLL_CON(pll_id, 3), PLL_BYPASS_MODE);
2576fba6e04STony Xie }
2586fba6e04STony Xie 
2596fba6e04STony Xie static void _pll_suspend(uint32_t pll_id)
2606fba6e04STony Xie {
2616fba6e04STony Xie 	set_pll_slow_mode(pll_id);
2626fba6e04STony Xie 	set_pll_bypass(pll_id);
2636fba6e04STony Xie }
2646fba6e04STony Xie 
2654c127e68SCaesar Wang /**
2664c127e68SCaesar Wang  * disable_dvfs_plls - To suspend the specific PLLs
2674c127e68SCaesar Wang  *
2684c127e68SCaesar Wang  * When we close the center logic, the DPLL will be closed,
2694c127e68SCaesar Wang  * so we need to keep the ABPLL and switch to it to supply
2704c127e68SCaesar Wang  * clock for DDR during suspend, then we should not close
2714c127e68SCaesar Wang  * the ABPLL and exclude ABPLL_ID.
2724c127e68SCaesar Wang  */
2735d3b1067SCaesar Wang void disable_dvfs_plls(void)
2745d3b1067SCaesar Wang {
2755d3b1067SCaesar Wang 	_pll_suspend(CPLL_ID);
2765d3b1067SCaesar Wang 	_pll_suspend(NPLL_ID);
2775d3b1067SCaesar Wang 	_pll_suspend(VPLL_ID);
2785d3b1067SCaesar Wang 	_pll_suspend(GPLL_ID);
2795d3b1067SCaesar Wang 	_pll_suspend(ALPLL_ID);
2805d3b1067SCaesar Wang }
2815d3b1067SCaesar Wang 
2824c127e68SCaesar Wang /**
2834c127e68SCaesar Wang  * disable_nodvfs_plls - To suspend the PPLL
2844c127e68SCaesar Wang  */
2855d3b1067SCaesar Wang void disable_nodvfs_plls(void)
2865d3b1067SCaesar Wang {
2875d3b1067SCaesar Wang 	_pll_suspend(PPLL_ID);
2885d3b1067SCaesar Wang }
2895d3b1067SCaesar Wang 
2904c127e68SCaesar Wang /**
2914c127e68SCaesar Wang  * restore_pll - Copy PLL settings from memory to a PLL.
2924c127e68SCaesar Wang  *
2934c127e68SCaesar Wang  * This will copy PLL settings from an array in memory to the memory mapped
2944c127e68SCaesar Wang  * registers for a PLL.
2954c127e68SCaesar Wang  *
2964c127e68SCaesar Wang  * Note that: above the PLL exclude PPLL.
2974c127e68SCaesar Wang  *
2984c127e68SCaesar Wang  * pll_id: One of the values from enum plls_id
2994c127e68SCaesar Wang  * src: Pointer to the array of values to restore from
3004c127e68SCaesar Wang  */
3014c127e68SCaesar Wang static void restore_pll(int pll_id, uint32_t *src)
3024c127e68SCaesar Wang {
3034c127e68SCaesar Wang 	/* Nice to have PLL off while configuring */
3044c127e68SCaesar Wang 	mmio_write_32((CRU_BASE + CRU_PLL_CON(pll_id, 3)), PLL_SLOW_MODE);
3054c127e68SCaesar Wang 
3064c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 0), src[0] | REG_SOC_WMSK);
3074c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 1), src[1] | REG_SOC_WMSK);
3084c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 2), src[2]);
3094c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 4), src[4] | REG_SOC_WMSK);
3104c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 5), src[5] | REG_SOC_WMSK);
3114c127e68SCaesar Wang 
3124c127e68SCaesar Wang 	/* Do PLL_CON3 since that will enable things */
3134c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), src[3] | REG_SOC_WMSK);
3144c127e68SCaesar Wang 
3154c127e68SCaesar Wang 	/* Wait for PLL lock done */
3164c127e68SCaesar Wang 	while ((mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 2)) &
3174c127e68SCaesar Wang 		0x80000000) == 0x0)
3184c127e68SCaesar Wang 		;
3194c127e68SCaesar Wang }
3204c127e68SCaesar Wang 
3214c127e68SCaesar Wang /**
3224c127e68SCaesar Wang  * save_pll - Copy PLL settings a PLL to memory
3234c127e68SCaesar Wang  *
3244c127e68SCaesar Wang  * This will copy PLL settings from the memory mapped registers for a PLL to
3254c127e68SCaesar Wang  * an array in memory.
3264c127e68SCaesar Wang  *
3274c127e68SCaesar Wang  * Note that: above the PLL exclude PPLL.
3284c127e68SCaesar Wang  *
3294c127e68SCaesar Wang  * pll_id: One of the values from enum plls_id
3304c127e68SCaesar Wang  * src: Pointer to the array of values to save to.
3314c127e68SCaesar Wang  */
3324c127e68SCaesar Wang static void save_pll(uint32_t *dst, int pll_id)
3334c127e68SCaesar Wang {
3344c127e68SCaesar Wang 	int i;
3354c127e68SCaesar Wang 
3364c127e68SCaesar Wang 	for (i = 0; i < PLL_CON_COUNT; i++)
3374c127e68SCaesar Wang 		dst[i] = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, i));
3384c127e68SCaesar Wang }
3394c127e68SCaesar Wang 
3404c127e68SCaesar Wang /**
3414c127e68SCaesar Wang  * prepare_abpll_for_ddrctrl - Copy DPLL settings to ABPLL
3424c127e68SCaesar Wang  *
3434c127e68SCaesar Wang  * This will copy DPLL settings from the memory mapped registers for a PLL to
3444c127e68SCaesar Wang  * an array in memory.
3454c127e68SCaesar Wang  */
3464c127e68SCaesar Wang void prepare_abpll_for_ddrctrl(void)
3474c127e68SCaesar Wang {
3484c127e68SCaesar Wang 	save_pll(slp_data.plls_con[ABPLL_ID], ABPLL_ID);
3494c127e68SCaesar Wang 	save_pll(slp_data.plls_con[DPLL_ID], DPLL_ID);
3504c127e68SCaesar Wang 
3514c127e68SCaesar Wang 	restore_pll(ABPLL_ID, slp_data.plls_con[DPLL_ID]);
3524c127e68SCaesar Wang }
3534c127e68SCaesar Wang 
3544c127e68SCaesar Wang void restore_abpll(void)
3554c127e68SCaesar Wang {
3564c127e68SCaesar Wang 	restore_pll(ABPLL_ID, slp_data.plls_con[ABPLL_ID]);
3574c127e68SCaesar Wang }
3584c127e68SCaesar Wang 
3594c127e68SCaesar Wang void restore_dpll(void)
3604c127e68SCaesar Wang {
3614c127e68SCaesar Wang 	restore_pll(DPLL_ID, slp_data.plls_con[DPLL_ID]);
3624c127e68SCaesar Wang }
3634c127e68SCaesar Wang 
3645d3b1067SCaesar Wang void plls_suspend_prepare(void)
3656fba6e04STony Xie {
3666fba6e04STony Xie 	uint32_t i, pll_id;
3676fba6e04STony Xie 
3686fba6e04STony Xie 	for (pll_id = ALPLL_ID; pll_id < END_PLL_ID; pll_id++)
3696fba6e04STony Xie 		pll_suspend_prepare(pll_id);
3706fba6e04STony Xie 
3716fba6e04STony Xie 	for (i = 0; i < CRU_CLKSEL_COUNT; i++)
3726fba6e04STony Xie 		slp_data.cru_clksel_con[i] =
3739ec78bdfSTony Xie 			mmio_read_32(CRU_BASE + CRU_CLKSEL_CON(i));
3746fba6e04STony Xie 
3756fba6e04STony Xie 	for (i = 0; i < PMUCRU_CLKSEL_CONUT; i++)
3766fba6e04STony Xie 		slp_data.pmucru_clksel_con[i] =
3776fba6e04STony Xie 			mmio_read_32(PMUCRU_BASE +
3786fba6e04STony Xie 				     PMUCRU_CLKSEL_OFFSET + i * REG_SIZE);
3796fba6e04STony Xie }
3806fba6e04STony Xie 
3819ec78bdfSTony Xie void clk_gate_con_save(void)
3829ec78bdfSTony Xie {
3839ec78bdfSTony Xie 	uint32_t i = 0;
3849ec78bdfSTony Xie 
3859ec78bdfSTony Xie 	for (i = 0; i < PMUCRU_GATE_COUNT; i++)
3869ec78bdfSTony Xie 		slp_data.pmucru_gate_con[i] =
3879ec78bdfSTony Xie 			mmio_read_32(PMUCRU_BASE + PMUCRU_GATE_CON(i));
3889ec78bdfSTony Xie 
3899ec78bdfSTony Xie 	for (i = 0; i < CRU_GATE_COUNT; i++)
3909ec78bdfSTony Xie 		slp_data.cru_gate_con[i] =
3919ec78bdfSTony Xie 			mmio_read_32(CRU_BASE + CRU_GATE_CON(i));
3929ec78bdfSTony Xie }
3939ec78bdfSTony Xie 
3949ec78bdfSTony Xie void clk_gate_con_disable(void)
3959ec78bdfSTony Xie {
3969ec78bdfSTony Xie 	uint32_t i;
3979ec78bdfSTony Xie 
3989ec78bdfSTony Xie 	for (i = 0; i < PMUCRU_GATE_COUNT; i++)
3999ec78bdfSTony Xie 		mmio_write_32(PMUCRU_BASE + PMUCRU_GATE_CON(i), REG_SOC_WMSK);
4009ec78bdfSTony Xie 
4019ec78bdfSTony Xie 	for (i = 0; i < CRU_GATE_COUNT; i++)
4029ec78bdfSTony Xie 		mmio_write_32(CRU_BASE + CRU_GATE_CON(i), REG_SOC_WMSK);
4039ec78bdfSTony Xie }
4049ec78bdfSTony Xie 
4059ec78bdfSTony Xie void clk_gate_con_restore(void)
4069ec78bdfSTony Xie {
4079ec78bdfSTony Xie 	uint32_t i;
4089ec78bdfSTony Xie 
4099ec78bdfSTony Xie 	for (i = 0; i < PMUCRU_GATE_COUNT; i++)
4109ec78bdfSTony Xie 		mmio_write_32(PMUCRU_BASE + PMUCRU_GATE_CON(i),
4119ec78bdfSTony Xie 			      REG_SOC_WMSK | slp_data.pmucru_gate_con[i]);
4129ec78bdfSTony Xie 
4139ec78bdfSTony Xie 	for (i = 0; i < CRU_GATE_COUNT; i++)
4149ec78bdfSTony Xie 		mmio_write_32(CRU_BASE + CRU_GATE_CON(i),
4159ec78bdfSTony Xie 			      REG_SOC_WMSK | slp_data.cru_gate_con[i]);
4169ec78bdfSTony Xie }
4179ec78bdfSTony Xie 
4186fba6e04STony Xie static void set_plls_nobypass(uint32_t pll_id)
4196fba6e04STony Xie {
4206fba6e04STony Xie 	if (pll_id == PPLL_ID)
4216fba6e04STony Xie 		mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3),
4226fba6e04STony Xie 			      PLL_NO_BYPASS_MODE);
4236fba6e04STony Xie 	else
4246fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
4256fba6e04STony Xie 			      PLL_NO_BYPASS_MODE);
4266fba6e04STony Xie }
4276fba6e04STony Xie 
4285d3b1067SCaesar Wang static void _pll_resume(uint32_t pll_id)
4295d3b1067SCaesar Wang {
4305d3b1067SCaesar Wang 	set_plls_nobypass(pll_id);
4315d3b1067SCaesar Wang 	set_pll_normal_mode(pll_id);
4325d3b1067SCaesar Wang }
4335d3b1067SCaesar Wang 
4345d3b1067SCaesar Wang void plls_resume_finish(void)
4356fba6e04STony Xie {
4366fba6e04STony Xie 	int i;
4376fba6e04STony Xie 
4384d5d98c7SCaesar Wang 	for (i = 0; i < CRU_CLKSEL_COUNT; i++) {
4394d5d98c7SCaesar Wang 		/* CRU_CLKSEL_CON96~107 the high 16-bit isb't write_mask */
4404d5d98c7SCaesar Wang 		if (i > 95)
4419ec78bdfSTony Xie 			mmio_write_32((CRU_BASE + CRU_CLKSEL_CON(i)),
4424d5d98c7SCaesar Wang 				      slp_data.cru_clksel_con[i]);
4434d5d98c7SCaesar Wang 		else
4444d5d98c7SCaesar Wang 			mmio_write_32((CRU_BASE + CRU_CLKSEL_CON(i)),
4454d5d98c7SCaesar Wang 				      REG_SOC_WMSK |
4464d5d98c7SCaesar Wang 				      slp_data.cru_clksel_con[i]);
4474d5d98c7SCaesar Wang 	}
4486fba6e04STony Xie 	for (i = 0; i < PMUCRU_CLKSEL_CONUT; i++)
4496fba6e04STony Xie 		mmio_write_32((PMUCRU_BASE +
4506fba6e04STony Xie 			      PMUCRU_CLKSEL_OFFSET + i * REG_SIZE),
4516fba6e04STony Xie 			      REG_SOC_WMSK | slp_data.pmucru_clksel_con[i]);
4526fba6e04STony Xie }
4536fba6e04STony Xie 
4544c127e68SCaesar Wang /**
4554c127e68SCaesar Wang  * enable_dvfs_plls - To resume the specific PLLs
4564c127e68SCaesar Wang  *
4574c127e68SCaesar Wang  * Please see the comment at the disable_dvfs_plls()
4584c127e68SCaesar Wang  * we don't suspend the ABPLL, so don't need resume
4594c127e68SCaesar Wang  * it too.
4604c127e68SCaesar Wang  */
4615d3b1067SCaesar Wang void enable_dvfs_plls(void)
4626fba6e04STony Xie {
4635d3b1067SCaesar Wang 	_pll_resume(ALPLL_ID);
4645d3b1067SCaesar Wang 	_pll_resume(GPLL_ID);
4655d3b1067SCaesar Wang 	_pll_resume(VPLL_ID);
4665d3b1067SCaesar Wang 	_pll_resume(NPLL_ID);
4675d3b1067SCaesar Wang 	_pll_resume(CPLL_ID);
4686fba6e04STony Xie }
4695d3b1067SCaesar Wang 
4704c127e68SCaesar Wang /**
4714c127e68SCaesar Wang  * enable_nodvfs_plls - To resume the PPLL
4724c127e68SCaesar Wang  */
4735d3b1067SCaesar Wang void enable_nodvfs_plls(void)
4745d3b1067SCaesar Wang {
4755d3b1067SCaesar Wang 	_pll_resume(PPLL_ID);
4766fba6e04STony Xie }
4776fba6e04STony Xie 
4786fba6e04STony Xie void soc_global_soft_reset_init(void)
4796fba6e04STony Xie {
4806fba6e04STony Xie 	mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1),
4816fba6e04STony Xie 		      CRU_PMU_SGRF_RST_RLS);
482f47a25ddSCaesar Wang 
483f47a25ddSCaesar Wang 	mmio_clrbits_32(CRU_BASE + CRU_GLB_RST_CON,
484f47a25ddSCaesar Wang 			CRU_PMU_WDTRST_MSK | CRU_PMU_FIRST_SFTRST_MSK);
4856fba6e04STony Xie }
4866fba6e04STony Xie 
4876fba6e04STony Xie void  __dead2 soc_global_soft_reset(void)
4886fba6e04STony Xie {
4896fba6e04STony Xie 	set_pll_slow_mode(VPLL_ID);
4906fba6e04STony Xie 	set_pll_slow_mode(NPLL_ID);
4916fba6e04STony Xie 	set_pll_slow_mode(GPLL_ID);
4926fba6e04STony Xie 	set_pll_slow_mode(CPLL_ID);
4936fba6e04STony Xie 	set_pll_slow_mode(PPLL_ID);
4946fba6e04STony Xie 	set_pll_slow_mode(ABPLL_ID);
4956fba6e04STony Xie 	set_pll_slow_mode(ALPLL_ID);
496f47a25ddSCaesar Wang 
497f47a25ddSCaesar Wang 	dsb();
498f47a25ddSCaesar Wang 
4996fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_GLB_SRST_FST, GLB_SRST_FST_CFG_VAL);
5006fba6e04STony Xie 
5016fba6e04STony Xie 	/*
5026fba6e04STony Xie 	 * Maybe the HW needs some times to reset the system,
5036fba6e04STony Xie 	 * so we do not hope the core to excute valid codes.
5046fba6e04STony Xie 	 */
5056fba6e04STony Xie 	while (1)
5066fba6e04STony Xie 		;
5076fba6e04STony Xie }
5086fba6e04STony Xie 
5097ac52006SCaesar Wang static void soc_m0_init(void)
5107ac52006SCaesar Wang {
5117ac52006SCaesar Wang 	/* secure config for pmu M0 */
5127ac52006SCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_PMU_CON(0), WMSK_BIT(7));
5137ac52006SCaesar Wang 
5147ac52006SCaesar Wang 	/* set the execute address for M0 */
5157ac52006SCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_PMU_CON(3),
5167ac52006SCaesar Wang 		      BITS_WITH_WMASK((M0_BINCODE_BASE >> 12) & 0xffff,
5177ac52006SCaesar Wang 				      0xffff, 0));
5187ac52006SCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_PMU_CON(7),
5197ac52006SCaesar Wang 		      BITS_WITH_WMASK((M0_BINCODE_BASE >> 28) & 0xf,
5207ac52006SCaesar Wang 				      0xf, 0));
5217ac52006SCaesar Wang }
5227ac52006SCaesar Wang 
5236fba6e04STony Xie void plat_rockchip_soc_init(void)
5246fba6e04STony Xie {
5256fba6e04STony Xie 	secure_timer_init();
5266fba6e04STony Xie 	dma_secure_cfg(0);
5276fba6e04STony Xie 	sgrf_init();
5286fba6e04STony Xie 	soc_global_soft_reset_init();
5299901dcf6SCaesar Wang 	plat_rockchip_gpio_init();
5307ac52006SCaesar Wang 	soc_m0_init();
531613038bcSCaesar Wang 	dram_init();
5326fba6e04STony Xie }
533