16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 46fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 56fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 66fba6e04STony Xie * 76fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 86fba6e04STony Xie * list of conditions and the following disclaimer. 96fba6e04STony Xie * 106fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 116fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 126fba6e04STony Xie * and/or other materials provided with the distribution. 136fba6e04STony Xie * 146fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 156fba6e04STony Xie * to endorse or promote products derived from this software without specific 166fba6e04STony Xie * prior written permission. 176fba6e04STony Xie * 186fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 196fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 206fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 216fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 226fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 236fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 246fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 256fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 266fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 276fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 286fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 296fba6e04STony Xie */ 306fba6e04STony Xie 316fba6e04STony Xie #include <arch_helpers.h> 326fba6e04STony Xie #include <debug.h> 336fba6e04STony Xie #include <delay_timer.h> 346fba6e04STony Xie #include <mmio.h> 356fba6e04STony Xie #include <platform_def.h> 366fba6e04STony Xie #include <plat_private.h> 376fba6e04STony Xie #include <rk3399_def.h> 38*7ac52006SCaesar Wang #include <rk3399m0.h> 396fba6e04STony Xie #include <soc.h> 406fba6e04STony Xie 416fba6e04STony Xie /* Table of regions to map using the MMU. */ 426fba6e04STony Xie const mmap_region_t plat_rk_mmap[] = { 43e6517abdSCaesar Wang MAP_REGION_FLAT(RK3399_DEV_RNG0_BASE, RK3399_DEV_RNG0_SIZE, 449ec78bdfSTony Xie MT_DEVICE | MT_RW | MT_SECURE), 459ec78bdfSTony Xie 466fba6e04STony Xie { 0 } 476fba6e04STony Xie }; 486fba6e04STony Xie 496fba6e04STony Xie /* The RockChip power domain tree descriptor */ 506fba6e04STony Xie const unsigned char rockchip_power_domain_tree_desc[] = { 516fba6e04STony Xie /* No of root nodes */ 526fba6e04STony Xie PLATFORM_SYSTEM_COUNT, 536fba6e04STony Xie /* No of children for the root node */ 546fba6e04STony Xie PLATFORM_CLUSTER_COUNT, 556fba6e04STony Xie /* No of children for the first cluster node */ 566fba6e04STony Xie PLATFORM_CLUSTER0_CORE_COUNT, 576fba6e04STony Xie /* No of children for the second cluster node */ 586fba6e04STony Xie PLATFORM_CLUSTER1_CORE_COUNT 596fba6e04STony Xie }; 606fba6e04STony Xie 616fba6e04STony Xie void secure_timer_init(void) 626fba6e04STony Xie { 636fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_END_COUNT0, 0xffffffff); 646fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_END_COUNT1, 0xffffffff); 656fba6e04STony Xie 666fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_INIT_COUNT0, 0x0); 676fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_INIT_COUNT0, 0x0); 686fba6e04STony Xie 696fba6e04STony Xie /* auto reload & enable the timer */ 706fba6e04STony Xie mmio_write_32(STIMER1_CHN_BASE(5) + TIMER_CONTROL_REG, 716fba6e04STony Xie TIMER_EN | TIMER_FMODE); 726fba6e04STony Xie } 736fba6e04STony Xie 746fba6e04STony Xie void sgrf_init(void) 756fba6e04STony Xie { 766fba6e04STony Xie /* security config for master */ 776fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(5), 786fba6e04STony Xie SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS); 796fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(6), 806fba6e04STony Xie SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS); 816fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(7), 826fba6e04STony Xie SGRF_SOC_CON_WMSK | SGRF_SOC_ALLMST_NS); 836fba6e04STony Xie 846fba6e04STony Xie /* security config for slave */ 856fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_PMU_SLV_CON0_1(0), 866fba6e04STony Xie SGRF_PMU_SLV_S_CFGED | 876fba6e04STony Xie SGRF_PMU_SLV_CRYPTO1_NS); 886fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_PMU_SLV_CON0_1(1), 896fba6e04STony Xie SGRF_PMU_SLV_CON1_CFG); 906fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(0), 916fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 926fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(1), 936fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 946fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(2), 956fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 966fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(3), 976fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 986fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SLV_SECURE_CON0_4(4), 996fba6e04STony Xie SGRF_SLV_S_WMSK | SGRF_SLV_S_ALL_NS); 1006fba6e04STony Xie 1016fba6e04STony Xie /* security config for ddr memery */ 1026fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON0_16(16), 1036fba6e04STony Xie SGRF_DDR_RGN_BYPS); 1046fba6e04STony Xie } 1056fba6e04STony Xie 1066fba6e04STony Xie static void dma_secure_cfg(uint32_t secure) 1076fba6e04STony Xie { 1086fba6e04STony Xie if (secure) { 1096fba6e04STony Xie /* rgn0 secure for dmac0 and dmac1 */ 1106fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON20_34(22), 1116fba6e04STony Xie SGRF_L_MST_S_DDR_RGN(0) | /* dmac0 */ 1126fba6e04STony Xie SGRF_H_MST_S_DDR_RGN(0) /* dmac1 */ 1136fba6e04STony Xie ); 1146fba6e04STony Xie 1156fba6e04STony Xie /* set dmac0 boot, under secure state */ 1166fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(8), 1176fba6e04STony Xie SGRF_DMAC_CFG_S); 1186fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(9), 1196fba6e04STony Xie SGRF_DMAC_CFG_S); 1206fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(10), 1216fba6e04STony Xie SGRF_DMAC_CFG_S); 1226fba6e04STony Xie 1236fba6e04STony Xie /* dmac0 soft reset */ 1246fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1256fba6e04STony Xie CRU_DMAC0_RST); 1266fba6e04STony Xie udelay(5); 1276fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1286fba6e04STony Xie CRU_DMAC0_RST_RLS); 1296fba6e04STony Xie 1306fba6e04STony Xie /* set dmac1 boot, under secure state */ 1316fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(11), 1326fba6e04STony Xie SGRF_DMAC_CFG_S); 1336fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(12), 1346fba6e04STony Xie SGRF_DMAC_CFG_S); 1356fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(13), 1366fba6e04STony Xie SGRF_DMAC_CFG_S); 1376fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(14), 1386fba6e04STony Xie SGRF_DMAC_CFG_S); 1396fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(15), 1406fba6e04STony Xie SGRF_DMAC_CFG_S); 1416fba6e04STony Xie 1426fba6e04STony Xie /* dmac1 soft reset */ 1436fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1446fba6e04STony Xie CRU_DMAC1_RST); 1456fba6e04STony Xie udelay(5); 1466fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1476fba6e04STony Xie CRU_DMAC1_RST_RLS); 1486fba6e04STony Xie } else { 1496fba6e04STony Xie /* rgn non-secure for dmac0 and dmac1 */ 1506fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_DDRRGN_CON20_34(22), 1516fba6e04STony Xie DMAC1_RGN_NS | DMAC0_RGN_NS); 1526fba6e04STony Xie 1536fba6e04STony Xie /* set dmac0 boot, under non-secure state */ 1546fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(8), 1556fba6e04STony Xie DMAC0_BOOT_CFG_NS); 1566fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(9), 1576fba6e04STony Xie DMAC0_BOOT_PERIPH_NS); 1586fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(10), 1596fba6e04STony Xie DMAC0_BOOT_ADDR_NS); 1606fba6e04STony Xie 1616fba6e04STony Xie /* dmac0 soft reset */ 1626fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1636fba6e04STony Xie CRU_DMAC0_RST); 1646fba6e04STony Xie udelay(5); 1656fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1666fba6e04STony Xie CRU_DMAC0_RST_RLS); 1676fba6e04STony Xie 1686fba6e04STony Xie /* set dmac1 boot, under non-secure state */ 1696fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(11), 1706fba6e04STony Xie DMAC1_BOOT_CFG_NS); 1716fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(12), 1726fba6e04STony Xie DMAC1_BOOT_PERIPH_L_NS); 1736fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(13), 1746fba6e04STony Xie DMAC1_BOOT_ADDR_NS); 1756fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(14), 1766fba6e04STony Xie DMAC1_BOOT_PERIPH_H_NS); 1776fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON8_15(15), 1786fba6e04STony Xie DMAC1_BOOT_IRQ_NS); 1796fba6e04STony Xie 1806fba6e04STony Xie /* dmac1 soft reset */ 1816fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1826fba6e04STony Xie CRU_DMAC1_RST); 1836fba6e04STony Xie udelay(5); 1846fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1856fba6e04STony Xie CRU_DMAC1_RST_RLS); 1866fba6e04STony Xie } 1876fba6e04STony Xie } 1886fba6e04STony Xie 1896fba6e04STony Xie /* pll suspend */ 1906fba6e04STony Xie struct deepsleep_data_s slp_data; 1916fba6e04STony Xie 1926fba6e04STony Xie static void pll_suspend_prepare(uint32_t pll_id) 1936fba6e04STony Xie { 1946fba6e04STony Xie int i; 1956fba6e04STony Xie 1966fba6e04STony Xie if (pll_id == PPLL_ID) 1976fba6e04STony Xie for (i = 0; i < PLL_CON_COUNT; i++) 1986fba6e04STony Xie slp_data.plls_con[pll_id][i] = 1996fba6e04STony Xie mmio_read_32(PMUCRU_BASE + PMUCRU_PPLL_CON(i)); 2006fba6e04STony Xie else 2016fba6e04STony Xie for (i = 0; i < PLL_CON_COUNT; i++) 2026fba6e04STony Xie slp_data.plls_con[pll_id][i] = 2036fba6e04STony Xie mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, i)); 2046fba6e04STony Xie } 2056fba6e04STony Xie 2066fba6e04STony Xie static void set_pll_slow_mode(uint32_t pll_id) 2076fba6e04STony Xie { 2086fba6e04STony Xie if (pll_id == PPLL_ID) 2096fba6e04STony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), PLL_SLOW_MODE); 2106fba6e04STony Xie else 2116fba6e04STony Xie mmio_write_32((CRU_BASE + 2126fba6e04STony Xie CRU_PLL_CON(pll_id, 3)), PLL_SLOW_MODE); 2136fba6e04STony Xie } 2146fba6e04STony Xie 2156fba6e04STony Xie static void set_pll_normal_mode(uint32_t pll_id) 2166fba6e04STony Xie { 2176fba6e04STony Xie if (pll_id == PPLL_ID) 2186fba6e04STony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), PLL_NOMAL_MODE); 2196fba6e04STony Xie else 2206fba6e04STony Xie mmio_write_32(CRU_BASE + 2216fba6e04STony Xie CRU_PLL_CON(pll_id, 3), PLL_NOMAL_MODE); 2226fba6e04STony Xie } 2236fba6e04STony Xie 2246fba6e04STony Xie static void set_pll_bypass(uint32_t pll_id) 2256fba6e04STony Xie { 2266fba6e04STony Xie if (pll_id == PPLL_ID) 2276fba6e04STony Xie mmio_write_32(PMUCRU_BASE + 2286fba6e04STony Xie PMUCRU_PPLL_CON(3), PLL_BYPASS_MODE); 2296fba6e04STony Xie else 2306fba6e04STony Xie mmio_write_32(CRU_BASE + 2316fba6e04STony Xie CRU_PLL_CON(pll_id, 3), PLL_BYPASS_MODE); 2326fba6e04STony Xie } 2336fba6e04STony Xie 2346fba6e04STony Xie static void _pll_suspend(uint32_t pll_id) 2356fba6e04STony Xie { 2366fba6e04STony Xie set_pll_slow_mode(pll_id); 2376fba6e04STony Xie set_pll_bypass(pll_id); 2386fba6e04STony Xie } 2396fba6e04STony Xie 2405d3b1067SCaesar Wang void disable_dvfs_plls(void) 2415d3b1067SCaesar Wang { 2425d3b1067SCaesar Wang _pll_suspend(CPLL_ID); 2435d3b1067SCaesar Wang _pll_suspend(NPLL_ID); 2445d3b1067SCaesar Wang _pll_suspend(VPLL_ID); 2455d3b1067SCaesar Wang _pll_suspend(GPLL_ID); 2465d3b1067SCaesar Wang _pll_suspend(ABPLL_ID); 2475d3b1067SCaesar Wang _pll_suspend(ALPLL_ID); 2485d3b1067SCaesar Wang } 2495d3b1067SCaesar Wang 2505d3b1067SCaesar Wang void disable_nodvfs_plls(void) 2515d3b1067SCaesar Wang { 2525d3b1067SCaesar Wang _pll_suspend(PPLL_ID); 2535d3b1067SCaesar Wang } 2545d3b1067SCaesar Wang 2555d3b1067SCaesar Wang void plls_suspend_prepare(void) 2566fba6e04STony Xie { 2576fba6e04STony Xie uint32_t i, pll_id; 2586fba6e04STony Xie 2596fba6e04STony Xie for (pll_id = ALPLL_ID; pll_id < END_PLL_ID; pll_id++) 2606fba6e04STony Xie pll_suspend_prepare(pll_id); 2616fba6e04STony Xie 2626fba6e04STony Xie for (i = 0; i < CRU_CLKSEL_COUNT; i++) 2636fba6e04STony Xie slp_data.cru_clksel_con[i] = 2649ec78bdfSTony Xie mmio_read_32(CRU_BASE + CRU_CLKSEL_CON(i)); 2656fba6e04STony Xie 2666fba6e04STony Xie for (i = 0; i < PMUCRU_CLKSEL_CONUT; i++) 2676fba6e04STony Xie slp_data.pmucru_clksel_con[i] = 2686fba6e04STony Xie mmio_read_32(PMUCRU_BASE + 2696fba6e04STony Xie PMUCRU_CLKSEL_OFFSET + i * REG_SIZE); 2706fba6e04STony Xie } 2716fba6e04STony Xie 2729ec78bdfSTony Xie void clk_gate_con_save(void) 2739ec78bdfSTony Xie { 2749ec78bdfSTony Xie uint32_t i = 0; 2759ec78bdfSTony Xie 2769ec78bdfSTony Xie for (i = 0; i < PMUCRU_GATE_COUNT; i++) 2779ec78bdfSTony Xie slp_data.pmucru_gate_con[i] = 2789ec78bdfSTony Xie mmio_read_32(PMUCRU_BASE + PMUCRU_GATE_CON(i)); 2799ec78bdfSTony Xie 2809ec78bdfSTony Xie for (i = 0; i < CRU_GATE_COUNT; i++) 2819ec78bdfSTony Xie slp_data.cru_gate_con[i] = 2829ec78bdfSTony Xie mmio_read_32(CRU_BASE + CRU_GATE_CON(i)); 2839ec78bdfSTony Xie } 2849ec78bdfSTony Xie 2859ec78bdfSTony Xie void clk_gate_con_disable(void) 2869ec78bdfSTony Xie { 2879ec78bdfSTony Xie uint32_t i; 2889ec78bdfSTony Xie 2899ec78bdfSTony Xie for (i = 0; i < PMUCRU_GATE_COUNT; i++) 2909ec78bdfSTony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_GATE_CON(i), REG_SOC_WMSK); 2919ec78bdfSTony Xie 2929ec78bdfSTony Xie for (i = 0; i < CRU_GATE_COUNT; i++) 2939ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_GATE_CON(i), REG_SOC_WMSK); 2949ec78bdfSTony Xie } 2959ec78bdfSTony Xie 2969ec78bdfSTony Xie void clk_gate_con_restore(void) 2979ec78bdfSTony Xie { 2989ec78bdfSTony Xie uint32_t i; 2999ec78bdfSTony Xie 3009ec78bdfSTony Xie for (i = 0; i < PMUCRU_GATE_COUNT; i++) 3019ec78bdfSTony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_GATE_CON(i), 3029ec78bdfSTony Xie REG_SOC_WMSK | slp_data.pmucru_gate_con[i]); 3039ec78bdfSTony Xie 3049ec78bdfSTony Xie for (i = 0; i < CRU_GATE_COUNT; i++) 3059ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_GATE_CON(i), 3069ec78bdfSTony Xie REG_SOC_WMSK | slp_data.cru_gate_con[i]); 3079ec78bdfSTony Xie } 3089ec78bdfSTony Xie 3096fba6e04STony Xie static void set_plls_nobypass(uint32_t pll_id) 3106fba6e04STony Xie { 3116fba6e04STony Xie if (pll_id == PPLL_ID) 3126fba6e04STony Xie mmio_write_32(PMUCRU_BASE + PMUCRU_PPLL_CON(3), 3136fba6e04STony Xie PLL_NO_BYPASS_MODE); 3146fba6e04STony Xie else 3156fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 3166fba6e04STony Xie PLL_NO_BYPASS_MODE); 3176fba6e04STony Xie } 3186fba6e04STony Xie 3195d3b1067SCaesar Wang static void _pll_resume(uint32_t pll_id) 3205d3b1067SCaesar Wang { 3215d3b1067SCaesar Wang set_plls_nobypass(pll_id); 3225d3b1067SCaesar Wang set_pll_normal_mode(pll_id); 3235d3b1067SCaesar Wang } 3245d3b1067SCaesar Wang 3255d3b1067SCaesar Wang void plls_resume_finish(void) 3266fba6e04STony Xie { 3276fba6e04STony Xie int i; 3286fba6e04STony Xie 3296fba6e04STony Xie for (i = 0; i < CRU_CLKSEL_COUNT; i++) 3309ec78bdfSTony Xie mmio_write_32((CRU_BASE + CRU_CLKSEL_CON(i)), 3316fba6e04STony Xie REG_SOC_WMSK | slp_data.cru_clksel_con[i]); 3326fba6e04STony Xie for (i = 0; i < PMUCRU_CLKSEL_CONUT; i++) 3336fba6e04STony Xie mmio_write_32((PMUCRU_BASE + 3346fba6e04STony Xie PMUCRU_CLKSEL_OFFSET + i * REG_SIZE), 3356fba6e04STony Xie REG_SOC_WMSK | slp_data.pmucru_clksel_con[i]); 3366fba6e04STony Xie } 3376fba6e04STony Xie 3385d3b1067SCaesar Wang void enable_dvfs_plls(void) 3396fba6e04STony Xie { 3405d3b1067SCaesar Wang _pll_resume(ALPLL_ID); 3415d3b1067SCaesar Wang _pll_resume(ABPLL_ID); 3425d3b1067SCaesar Wang _pll_resume(GPLL_ID); 3435d3b1067SCaesar Wang _pll_resume(VPLL_ID); 3445d3b1067SCaesar Wang _pll_resume(NPLL_ID); 3455d3b1067SCaesar Wang _pll_resume(CPLL_ID); 3466fba6e04STony Xie } 3475d3b1067SCaesar Wang 3485d3b1067SCaesar Wang void enable_nodvfs_plls(void) 3495d3b1067SCaesar Wang { 3505d3b1067SCaesar Wang _pll_resume(PPLL_ID); 3516fba6e04STony Xie } 3526fba6e04STony Xie 3536fba6e04STony Xie void soc_global_soft_reset_init(void) 3546fba6e04STony Xie { 3556fba6e04STony Xie mmio_write_32(PMUCRU_BASE + CRU_PMU_RSTHOLD_CON(1), 3566fba6e04STony Xie CRU_PMU_SGRF_RST_RLS); 357f47a25ddSCaesar Wang 358f47a25ddSCaesar Wang mmio_clrbits_32(CRU_BASE + CRU_GLB_RST_CON, 359f47a25ddSCaesar Wang CRU_PMU_WDTRST_MSK | CRU_PMU_FIRST_SFTRST_MSK); 3606fba6e04STony Xie } 3616fba6e04STony Xie 3626fba6e04STony Xie void __dead2 soc_global_soft_reset(void) 3636fba6e04STony Xie { 3646fba6e04STony Xie set_pll_slow_mode(VPLL_ID); 3656fba6e04STony Xie set_pll_slow_mode(NPLL_ID); 3666fba6e04STony Xie set_pll_slow_mode(GPLL_ID); 3676fba6e04STony Xie set_pll_slow_mode(CPLL_ID); 3686fba6e04STony Xie set_pll_slow_mode(PPLL_ID); 3696fba6e04STony Xie set_pll_slow_mode(ABPLL_ID); 3706fba6e04STony Xie set_pll_slow_mode(ALPLL_ID); 371f47a25ddSCaesar Wang 372f47a25ddSCaesar Wang dsb(); 373f47a25ddSCaesar Wang 3746fba6e04STony Xie mmio_write_32(CRU_BASE + CRU_GLB_SRST_FST, GLB_SRST_FST_CFG_VAL); 3756fba6e04STony Xie 3766fba6e04STony Xie /* 3776fba6e04STony Xie * Maybe the HW needs some times to reset the system, 3786fba6e04STony Xie * so we do not hope the core to excute valid codes. 3796fba6e04STony Xie */ 3806fba6e04STony Xie while (1) 3816fba6e04STony Xie ; 3826fba6e04STony Xie } 3836fba6e04STony Xie 384*7ac52006SCaesar Wang static void soc_m0_init(void) 385*7ac52006SCaesar Wang { 386*7ac52006SCaesar Wang /* secure config for pmu M0 */ 387*7ac52006SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_PMU_CON(0), WMSK_BIT(7)); 388*7ac52006SCaesar Wang 389*7ac52006SCaesar Wang /* set the execute address for M0 */ 390*7ac52006SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_PMU_CON(3), 391*7ac52006SCaesar Wang BITS_WITH_WMASK((M0_BINCODE_BASE >> 12) & 0xffff, 392*7ac52006SCaesar Wang 0xffff, 0)); 393*7ac52006SCaesar Wang mmio_write_32(SGRF_BASE + SGRF_PMU_CON(7), 394*7ac52006SCaesar Wang BITS_WITH_WMASK((M0_BINCODE_BASE >> 28) & 0xf, 395*7ac52006SCaesar Wang 0xf, 0)); 396*7ac52006SCaesar Wang } 397*7ac52006SCaesar Wang 3986fba6e04STony Xie void plat_rockchip_soc_init(void) 3996fba6e04STony Xie { 4006fba6e04STony Xie secure_timer_init(); 4016fba6e04STony Xie dma_secure_cfg(0); 4026fba6e04STony Xie sgrf_init(); 4036fba6e04STony Xie soc_global_soft_reset_init(); 4049901dcf6SCaesar Wang plat_rockchip_gpio_init(); 405*7ac52006SCaesar Wang soc_m0_init(); 4066fba6e04STony Xie } 407