xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/secure/secure.h (revision c3cf06f1a3a9b9ee8ac7a0ae505f95c45f7dca84)
1e3525114SXing Zheng /*
2e3525114SXing Zheng  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3e3525114SXing Zheng  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5e3525114SXing Zheng  */
6e3525114SXing Zheng 
7*c3cf06f1SAntonio Nino Diaz #ifndef SECURE_H
8*c3cf06f1SAntonio Nino Diaz #define SECURE_H
9e3525114SXing Zheng 
10e3525114SXing Zheng /**************************************************
11e3525114SXing Zheng  * sgrf reg, offset
12e3525114SXing Zheng  **************************************************/
13e3525114SXing Zheng #define SGRF_SOC_CON0_1(n)		(0xc000 + (n) * 4)
14e3525114SXing Zheng #define SGRF_SOC_CON3_7(n)		(0xe00c + ((n) - 3) * 4)
15e3525114SXing Zheng #define SGRF_SOC_CON8_15(n)		(0x8020 + ((n) - 8) * 4)
16e3525114SXing Zheng #define SGRF_SOC_CON(n) 		(n < 3 ? SGRF_SOC_CON0_1(n) :\
17e3525114SXing Zheng 						(n < 8 ? SGRF_SOC_CON3_7(n) :\
18e3525114SXing Zheng 							 SGRF_SOC_CON8_15(n)))
19e3525114SXing Zheng 
20e3525114SXing Zheng #define SGRF_PMU_SLV_CON0_1(n)		(0xc240 + ((n) - 0) * 4)
21e3525114SXing Zheng #define SGRF_SLV_SECURE_CON0_4(n)	(0xe3c0 + ((n) - 0) * 4)
22e3525114SXing Zheng #define SGRF_DDRRGN_CON0_16(n)		((n) * 4)
23e3525114SXing Zheng #define SGRF_DDRRGN_CON20_34(n)		(0x50 + ((n) - 20) * 4)
24e3525114SXing Zheng 
25e3525114SXing Zheng /* All of master in ns */
26e3525114SXing Zheng #define SGRF_SOC_ALLMST_NS		0xffff
27e3525114SXing Zheng 
28e3525114SXing Zheng /* security config for slave */
29e3525114SXing Zheng #define SGRF_SLV_S_WMSK			0xffff0000
30e3525114SXing Zheng #define SGRF_SLV_S_ALL_NS		0x0
31e3525114SXing Zheng 
32e3525114SXing Zheng /* security config pmu slave ip */
33e3525114SXing Zheng /* All of slaves  is ns */
34e3525114SXing Zheng #define SGRF_PMU_SLV_S_NS		BIT_WITH_WMSK(0)
35e3525114SXing Zheng /* slaves secure attr is configed */
36e3525114SXing Zheng #define SGRF_PMU_SLV_S_CFGED		WMSK_BIT(0)
37e3525114SXing Zheng #define SGRF_PMU_SLV_CRYPTO1_NS		WMSK_BIT(1)
38e3525114SXing Zheng 
39e3525114SXing Zheng #define SGRF_PMUSRAM_S			BIT(8)
40e3525114SXing Zheng 
41ccdc044aSXing Zheng #define SGRF_INTSRAM_S			BIT(13)
42ccdc044aSXing Zheng 
43e3525114SXing Zheng /* ddr region */
44e3525114SXing Zheng #define SGRF_DDR_RGN_0_16_WMSK		0x0fff  /* DDR RGN 0~16 size mask */
45e3525114SXing Zheng 
46e3525114SXing Zheng #define SGRF_DDR_RGN_DPLL_CLK		BIT_WITH_WMSK(15) /* DDR PLL output clock */
47e3525114SXing Zheng #define SGRF_DDR_RGN_RTC_CLK		BIT_WITH_WMSK(14) /* 32K clock for DDR PLL */
48e3525114SXing Zheng 
49e3525114SXing Zheng /* All security of the DDR RGNs are bypass */
50e3525114SXing Zheng #define SGRF_DDR_RGN_BYPS		BIT_WITH_WMSK(9)
51e3525114SXing Zheng /* All security of the DDR RGNs are not bypass */
52e3525114SXing Zheng #define SGRF_DDR_RGN_NO_BYPS		WMSK_BIT(9)
53e3525114SXing Zheng 
54e3525114SXing Zheng /* The MST access the ddr rgn n with secure attribution */
55e3525114SXing Zheng #define SGRF_L_MST_S_DDR_RGN(n)		BIT_WITH_WMSK((n))
56e3525114SXing Zheng /* bits[16:8]*/
57e3525114SXing Zheng #define SGRF_H_MST_S_DDR_RGN(n)		BIT_WITH_WMSK((n) + 8)
58e3525114SXing Zheng 
59e3525114SXing Zheng #define SGRF_PMU_CON0			0x0c100
60e3525114SXing Zheng #define SGRF_PMU_CON(n)   		(SGRF_PMU_CON0 + (n) * 4)
61e3525114SXing Zheng 
62e3525114SXing Zheng /**************************************************
63e3525114SXing Zheng  * secure timer
64e3525114SXing Zheng  **************************************************/
65e3525114SXing Zheng /* chanal0~5 */
66e3525114SXing Zheng #define STIMER0_CHN_BASE(n)		(STIME_BASE + 0x20 * (n))
67e3525114SXing Zheng /* chanal6~11 */
68e3525114SXing Zheng #define STIMER1_CHN_BASE(n)		(STIME_BASE + 0x8000 + 0x20 * (n))
69e3525114SXing Zheng 
70e3525114SXing Zheng  /* low 32 bits */
71e3525114SXing Zheng #define TIMER_END_COUNT0		0x00
72e3525114SXing Zheng  /* high 32 bits */
73e3525114SXing Zheng #define TIMER_END_COUNT1		0x04
74e3525114SXing Zheng 
75e3525114SXing Zheng #define TIMER_CURRENT_VALUE0		0x08
76e3525114SXing Zheng #define TIMER_CURRENT_VALUE1		0x0C
77e3525114SXing Zheng 
78e3525114SXing Zheng  /* low 32 bits */
79e3525114SXing Zheng #define TIMER_INIT_COUNT0		0x10
80e3525114SXing Zheng  /* high 32 bits */
81e3525114SXing Zheng #define TIMER_INIT_COUNT1		0x14
82e3525114SXing Zheng 
83e3525114SXing Zheng #define TIMER_INTSTATUS			0x18
84e3525114SXing Zheng #define TIMER_CONTROL_REG		0x1c
85e3525114SXing Zheng 
86e3525114SXing Zheng #define TIMER_EN			0x1
87e3525114SXing Zheng 
88e3525114SXing Zheng #define TIMER_FMODE			(0x0 << 1)
89e3525114SXing Zheng #define TIMER_RMODE			(0x1 << 1)
90e3525114SXing Zheng 
91e3525114SXing Zheng /**************************************************
92e3525114SXing Zheng  * secure WDT
93e3525114SXing Zheng  **************************************************/
94e3525114SXing Zheng #define PCLK_WDT_CA53_GATE_SHIFT	8
95e3525114SXing Zheng #define PCLK_WDT_CM0_GATE_SHIFT		10
96e3525114SXing Zheng 
97e3525114SXing Zheng /* export secure operating APIs */
985b886432SDerek Basehore void secure_watchdog_gate(void);
995b886432SDerek Basehore __pmusramfunc void secure_watchdog_ungate(void);
100e3525114SXing Zheng void secure_timer_init(void);
101e3525114SXing Zheng void secure_sgrf_init(void);
102e3525114SXing Zheng void secure_sgrf_ddr_rgn_init(void);
103a7bb3388SLin Huang __pmusramfunc void sram_secure_timer_init(void);
104e3525114SXing Zheng 
105*c3cf06f1SAntonio Nino Diaz #endif /* SECURE_H */
106