16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 46fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 56fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 66fba6e04STony Xie * 76fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 86fba6e04STony Xie * list of conditions and the following disclaimer. 96fba6e04STony Xie * 106fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 116fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 126fba6e04STony Xie * and/or other materials provided with the distribution. 136fba6e04STony Xie * 146fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 156fba6e04STony Xie * to endorse or promote products derived from this software without specific 166fba6e04STony Xie * prior written permission. 176fba6e04STony Xie * 186fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 196fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 206fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 216fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 226fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 236fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 246fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 256fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 266fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 276fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 286fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 296fba6e04STony Xie */ 306fba6e04STony Xie 316fba6e04STony Xie #include <arch_helpers.h> 326fba6e04STony Xie #include <assert.h> 336fba6e04STony Xie #include <bakery_lock.h> 346fba6e04STony Xie #include <debug.h> 356fba6e04STony Xie #include <delay_timer.h> 366fba6e04STony Xie #include <errno.h> 378867299fSCaesar Wang #include <gpio.h> 386fba6e04STony Xie #include <mmio.h> 396fba6e04STony Xie #include <platform.h> 406fba6e04STony Xie #include <platform_def.h> 418867299fSCaesar Wang #include <plat_params.h> 426fba6e04STony Xie #include <plat_private.h> 436fba6e04STony Xie #include <rk3399_def.h> 446fba6e04STony Xie #include <pmu_sram.h> 456fba6e04STony Xie #include <soc.h> 466fba6e04STony Xie #include <pmu.h> 476fba6e04STony Xie #include <pmu_com.h> 486fba6e04STony Xie 499ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock); 509ec78bdfSTony Xie 516fba6e04STony Xie static struct psram_data_t *psram_sleep_cfg = 526fba6e04STony Xie (struct psram_data_t *)PSRAM_DT_BASE; 536fba6e04STony Xie 54f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr; 55f47a25ddSCaesar Wang 566fba6e04STony Xie /* 576fba6e04STony Xie * There are two ways to powering on or off on core. 586fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg, 596fba6e04STony Xie * it is core_pwr_pd mode 606fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 616fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 626fba6e04STony Xie * powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode 636fba6e04STony Xie * so we need core_pm_cfg_info to distinguish which method be used now. 646fba6e04STony Xie */ 656fba6e04STony Xie 666fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT] 676fba6e04STony Xie #if USE_COHERENT_MEM 686fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem"))) 696fba6e04STony Xie #endif 706fba6e04STony Xie ;/* coheront */ 716fba6e04STony Xie 729ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state) 739ec78bdfSTony Xie { 749ec78bdfSTony Xie uint32_t bus_id = BIT(bus); 759ec78bdfSTony Xie uint32_t bus_req; 769ec78bdfSTony Xie uint32_t wait_cnt = 0; 779ec78bdfSTony Xie uint32_t bus_state, bus_ack; 789ec78bdfSTony Xie 799ec78bdfSTony Xie if (state) 809ec78bdfSTony Xie bus_req = BIT(bus); 819ec78bdfSTony Xie else 829ec78bdfSTony Xie bus_req = 0; 839ec78bdfSTony Xie 849ec78bdfSTony Xie mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req); 859ec78bdfSTony Xie 869ec78bdfSTony Xie do { 879ec78bdfSTony Xie bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id; 889ec78bdfSTony Xie bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id; 899ec78bdfSTony Xie wait_cnt++; 909ec78bdfSTony Xie } while ((bus_state != bus_req || bus_ack != bus_req) && 919ec78bdfSTony Xie (wait_cnt < MAX_WAIT_COUNT)); 929ec78bdfSTony Xie 939ec78bdfSTony Xie if (bus_state != bus_req || bus_ack != bus_req) { 949ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 959ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST), 969ec78bdfSTony Xie bus_state); 979ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 989ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK), 999ec78bdfSTony Xie bus_ack); 1009ec78bdfSTony Xie } 1019ec78bdfSTony Xie 1029ec78bdfSTony Xie } 1039ec78bdfSTony Xie 1049ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata; 1059ec78bdfSTony Xie 1069ec78bdfSTony Xie static void qos_save(void) 1079ec78bdfSTony Xie { 1089ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1099ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gpu_qos, GPU); 1109ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1119ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1129ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1139ec78bdfSTony Xie } 1149ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1159ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1169ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1179ec78bdfSTony Xie } 1189ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1199ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1209ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1219ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1229ec78bdfSTony Xie } 1239ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1249ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1259ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1269ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC); 1279ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1289ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1299ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1309ec78bdfSTony Xie } 1319ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1329ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1339ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1349ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC); 1359ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1369ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO); 1379ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1389ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gic_qos, GIC); 1399ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1409ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1419ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 1429ec78bdfSTony Xie } 1439ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 1449ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.iep_qos, IEP); 1459ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 1469ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 1479ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 1489ec78bdfSTony Xie } 1499ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 1509ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 1519ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 1529ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 1539ec78bdfSTony Xie } 1549ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 1559ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 1569ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 1579ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dcf_qos, DCF); 1589ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 1599ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 1609ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 1619ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 1629ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 1639ec78bdfSTony Xie } 1649ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 1659ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 1669ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 1679ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 1689ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 1699ec78bdfSTony Xie } 1709ec78bdfSTony Xie } 1719ec78bdfSTony Xie 1729ec78bdfSTony Xie static void qos_restore(void) 1739ec78bdfSTony Xie { 1749ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1759ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gpu_qos, GPU); 1769ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1779ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1789ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1799ec78bdfSTony Xie } 1809ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1819ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1829ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1839ec78bdfSTony Xie } 1849ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1859ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1869ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1879ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1889ec78bdfSTony Xie } 1899ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1909ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1919ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1929ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gmac_qos, GMAC); 1939ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1949ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1959ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1969ec78bdfSTony Xie } 1979ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1989ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1999ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 2009ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.emmc_qos, EMMC); 2019ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 2029ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdio_qos, SDIO); 2039ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 2049ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gic_qos, GIC); 2059ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 2069ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 2079ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 2089ec78bdfSTony Xie } 2099ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 2109ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.iep_qos, IEP); 2119ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 2129ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 2139ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 2149ec78bdfSTony Xie } 2159ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 2169ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 2179ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 2189ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 2199ec78bdfSTony Xie } 2209ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 2219ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 2229ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 2239ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dcf_qos, DCF); 2249ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 2259ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 2269ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 2279ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 2289ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 2299ec78bdfSTony Xie } 2309ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 2319ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 2329ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 2339ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 2349ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 2359ec78bdfSTony Xie } 2369ec78bdfSTony Xie } 2379ec78bdfSTony Xie 2389ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state) 2399ec78bdfSTony Xie { 2409ec78bdfSTony Xie uint32_t state; 2419ec78bdfSTony Xie 2429ec78bdfSTony Xie if (pmu_power_domain_st(pd_id) == pd_state) 2439ec78bdfSTony Xie goto out; 2449ec78bdfSTony Xie 2459ec78bdfSTony Xie if (pd_state == pmu_pd_on) 2469ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 2479ec78bdfSTony Xie 2489ec78bdfSTony Xie state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE; 2499ec78bdfSTony Xie 2509ec78bdfSTony Xie switch (pd_id) { 2519ec78bdfSTony Xie case PD_GPU: 2529ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GPU, state); 2539ec78bdfSTony Xie break; 2549ec78bdfSTony Xie case PD_VIO: 2559ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VIO, state); 2569ec78bdfSTony Xie break; 2579ec78bdfSTony Xie case PD_ISP0: 2589ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP0, state); 2599ec78bdfSTony Xie break; 2609ec78bdfSTony Xie case PD_ISP1: 2619ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP1, state); 2629ec78bdfSTony Xie break; 2639ec78bdfSTony Xie case PD_VO: 2649ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPB, state); 2659ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPL, state); 2669ec78bdfSTony Xie break; 2679ec78bdfSTony Xie case PD_HDCP: 2689ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_HDCP, state); 2699ec78bdfSTony Xie break; 2709ec78bdfSTony Xie case PD_TCPD0: 2719ec78bdfSTony Xie break; 2729ec78bdfSTony Xie case PD_TCPD1: 2739ec78bdfSTony Xie break; 2749ec78bdfSTony Xie case PD_GMAC: 2759ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GMAC, state); 2769ec78bdfSTony Xie break; 2779ec78bdfSTony Xie case PD_CCI: 2789ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM0, state); 2799ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM1, state); 2809ec78bdfSTony Xie break; 2819ec78bdfSTony Xie case PD_SD: 2829ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SD, state); 2839ec78bdfSTony Xie break; 2849ec78bdfSTony Xie case PD_EMMC: 2859ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EMMC, state); 2869ec78bdfSTony Xie break; 2879ec78bdfSTony Xie case PD_EDP: 2889ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EDP, state); 2899ec78bdfSTony Xie break; 2909ec78bdfSTony Xie case PD_SDIOAUDIO: 2919ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state); 2929ec78bdfSTony Xie break; 2939ec78bdfSTony Xie case PD_GIC: 2949ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GIC, state); 2959ec78bdfSTony Xie break; 2969ec78bdfSTony Xie case PD_RGA: 2979ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_RGA, state); 2989ec78bdfSTony Xie break; 2999ec78bdfSTony Xie case PD_VCODEC: 3009ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VCODEC, state); 3019ec78bdfSTony Xie break; 3029ec78bdfSTony Xie case PD_VDU: 3039ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VDU, state); 3049ec78bdfSTony Xie break; 3059ec78bdfSTony Xie case PD_IEP: 3069ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_IEP, state); 3079ec78bdfSTony Xie break; 3089ec78bdfSTony Xie case PD_USB3: 3099ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_USB3, state); 3109ec78bdfSTony Xie break; 3119ec78bdfSTony Xie case PD_PERIHP: 3129ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_PERIHP, state); 3139ec78bdfSTony Xie break; 3149ec78bdfSTony Xie default: 3159ec78bdfSTony Xie break; 3169ec78bdfSTony Xie } 3179ec78bdfSTony Xie 3189ec78bdfSTony Xie if (pd_state == pmu_pd_off) 3199ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 3209ec78bdfSTony Xie 3219ec78bdfSTony Xie out: 3229ec78bdfSTony Xie return 0; 3239ec78bdfSTony Xie } 3249ec78bdfSTony Xie 3259ec78bdfSTony Xie static uint32_t pmu_powerdomain_state; 3269ec78bdfSTony Xie 3279ec78bdfSTony Xie static void pmu_power_domains_suspend(void) 3289ec78bdfSTony Xie { 3299ec78bdfSTony Xie clk_gate_con_save(); 3309ec78bdfSTony Xie clk_gate_con_disable(); 3319ec78bdfSTony Xie qos_save(); 3329ec78bdfSTony Xie pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 3339ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_off); 3349ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_off); 3359ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_off); 3369ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_off); 3379ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_off); 3389ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_off); 3399ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_off); 3409ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off); 3419ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_off); 3429ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_off); 3439ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_off); 3449ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_off); 3459ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_off); 3469ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_off); 3479ec78bdfSTony Xie clk_gate_con_restore(); 3489ec78bdfSTony Xie } 3499ec78bdfSTony Xie 3509ec78bdfSTony Xie static void pmu_power_domains_resume(void) 3519ec78bdfSTony Xie { 3529ec78bdfSTony Xie clk_gate_con_save(); 3539ec78bdfSTony Xie clk_gate_con_disable(); 3549ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VDU))) 3559ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_on); 3569ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VCODEC))) 3579ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_on); 3589ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_RGA))) 3599ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_on); 3609ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_IEP))) 3619ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_on); 3629ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_EDP))) 3639ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_on); 3649ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GMAC))) 3659ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_on); 3669ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO))) 3679ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on); 3689ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_HDCP))) 3699ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_on); 3709ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP1))) 3719ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_on); 3729ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP0))) 3739ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_on); 3749ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VO))) 3759ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_on); 3769ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD1))) 3779ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_on); 3789ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD0))) 3799ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_on); 3809ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GPU))) 3819ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_on); 3829ec78bdfSTony Xie qos_restore(); 3839ec78bdfSTony Xie clk_gate_con_restore(); 3849ec78bdfSTony Xie } 3859ec78bdfSTony Xie 386f47a25ddSCaesar Wang void rk3399_flash_l2_b(void) 387f47a25ddSCaesar Wang { 388f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 389f47a25ddSCaesar Wang 390f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 391f47a25ddSCaesar Wang dsb(); 392f47a25ddSCaesar Wang 393f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 394f47a25ddSCaesar Wang BIT(L2_FLUSHDONE_CLUSTER_B))) { 395f47a25ddSCaesar Wang wait_cnt++; 3969ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 397f47a25ddSCaesar Wang WARN("%s:reg %x,wait\n", __func__, 398f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 399f47a25ddSCaesar Wang } 400f47a25ddSCaesar Wang 401f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 402f47a25ddSCaesar Wang } 403f47a25ddSCaesar Wang 404f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void) 405f47a25ddSCaesar Wang { 406f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 407f47a25ddSCaesar Wang 408f47a25ddSCaesar Wang if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & 409f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) != 410f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) { 411f47a25ddSCaesar Wang ERROR("%s: not all cpus is off\n", __func__); 412f47a25ddSCaesar Wang return; 413f47a25ddSCaesar Wang } 414f47a25ddSCaesar Wang 415f47a25ddSCaesar Wang rk3399_flash_l2_b(); 416f47a25ddSCaesar Wang 417f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 418f47a25ddSCaesar Wang 419f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 420f47a25ddSCaesar Wang BIT(STANDBY_BY_WFIL2_CLUSTER_B))) { 421f47a25ddSCaesar Wang wait_cnt++; 4229ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 423f47a25ddSCaesar Wang ERROR("%s:wait cluster-b l2(%x)\n", __func__, 424f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 425f47a25ddSCaesar Wang } 426f47a25ddSCaesar Wang } 427f47a25ddSCaesar Wang 428f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void) 429f47a25ddSCaesar Wang { 430f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 431f47a25ddSCaesar Wang } 432f47a25ddSCaesar Wang 4336fba6e04STony Xie void plat_rockchip_pmusram_prepare(void) 4346fba6e04STony Xie { 4356fba6e04STony Xie uint32_t *sram_dst, *sram_src; 4366fba6e04STony Xie size_t sram_size = 2; 4376fba6e04STony Xie 4386fba6e04STony Xie /* 4396fba6e04STony Xie * pmu sram code and data prepare 4406fba6e04STony Xie */ 4416fba6e04STony Xie sram_dst = (uint32_t *)PMUSRAM_BASE; 4426fba6e04STony Xie sram_src = (uint32_t *)&pmu_cpuson_entrypoint_start; 4436fba6e04STony Xie sram_size = (uint32_t *)&pmu_cpuson_entrypoint_end - 4446fba6e04STony Xie (uint32_t *)sram_src; 4456fba6e04STony Xie 4466fba6e04STony Xie u32_align_cpy(sram_dst, sram_src, sram_size); 4476fba6e04STony Xie 4486fba6e04STony Xie psram_sleep_cfg->sp = PSRAM_DT_BASE; 4496fba6e04STony Xie } 4506fba6e04STony Xie 4516fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id) 4526fba6e04STony Xie { 45380fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4546fba6e04STony Xie return core_pm_cfg_info[cpu_id]; 4556fba6e04STony Xie } 4566fba6e04STony Xie 4576fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value) 4586fba6e04STony Xie { 45980fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4606fba6e04STony Xie core_pm_cfg_info[cpu_id] = value; 4616fba6e04STony Xie #if !USE_COHERENT_MEM 4626fba6e04STony Xie flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id], 4636fba6e04STony Xie sizeof(uint32_t)); 4646fba6e04STony Xie #endif 4656fba6e04STony Xie } 4666fba6e04STony Xie 4676fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id) 4686fba6e04STony Xie { 4696fba6e04STony Xie uint32_t cfg_info; 4706fba6e04STony Xie uint32_t cpu_pd = PD_CPUL0 + cpu_id; 4716fba6e04STony Xie /* 4726fba6e04STony Xie * There are two ways to powering on or off on core. 4736fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg 4746fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 4756fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 4766fba6e04STony Xie * powered off automatically. 4776fba6e04STony Xie */ 4786fba6e04STony Xie 4796fba6e04STony Xie cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id); 4806fba6e04STony Xie 4816fba6e04STony Xie if (cfg_info == core_pwr_pd) { 4826fba6e04STony Xie /* disable core_pm cfg */ 4836fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4846fba6e04STony Xie CORES_PM_DISABLE); 4856fba6e04STony Xie /* if the cores have be on, power off it firstly */ 4866fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4876fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0); 4886fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 4896fba6e04STony Xie } 4906fba6e04STony Xie 4916fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_on); 4926fba6e04STony Xie } else { 4936fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4946fba6e04STony Xie WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id); 4956fba6e04STony Xie return -EINVAL; 4966fba6e04STony Xie } 4976fba6e04STony Xie 4986fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4996fba6e04STony Xie BIT(core_pm_sft_wakeup_en)); 500f47a25ddSCaesar Wang dsb(); 5016fba6e04STony Xie } 5026fba6e04STony Xie 5036fba6e04STony Xie return 0; 5046fba6e04STony Xie } 5056fba6e04STony Xie 5066fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg) 5076fba6e04STony Xie { 5086fba6e04STony Xie uint32_t cpu_pd; 5096fba6e04STony Xie uint32_t core_pm_value; 5106fba6e04STony Xie 5116fba6e04STony Xie cpu_pd = PD_CPUL0 + cpu_id; 5126fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_off) 5136fba6e04STony Xie return 0; 5146fba6e04STony Xie 5156fba6e04STony Xie if (pd_cfg == core_pwr_pd) { 5166fba6e04STony Xie if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK)) 5176fba6e04STony Xie return -EINVAL; 5186fba6e04STony Xie 5196fba6e04STony Xie /* disable core_pm cfg */ 5206fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5216fba6e04STony Xie CORES_PM_DISABLE); 5226fba6e04STony Xie 5236fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5246fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 5256fba6e04STony Xie } else { 5266fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5276fba6e04STony Xie 5286fba6e04STony Xie core_pm_value = BIT(core_pm_en); 5296fba6e04STony Xie if (pd_cfg == core_pwr_wfi_int) 5306fba6e04STony Xie core_pm_value |= BIT(core_pm_int_wakeup_en); 5316fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5326fba6e04STony Xie core_pm_value); 533f47a25ddSCaesar Wang dsb(); 5346fba6e04STony Xie } 5356fba6e04STony Xie 5366fba6e04STony Xie return 0; 5376fba6e04STony Xie } 5386fba6e04STony Xie 5399ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state) 5409ec78bdfSTony Xie { 5419ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5429ec78bdfSTony Xie uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st; 5439ec78bdfSTony Xie 5449ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5459ec78bdfSTony Xie 5469ec78bdfSTony Xie if (lvl_state == PLAT_MAX_RET_STATE || 5479ec78bdfSTony Xie lvl_state == PLAT_MAX_OFF_STATE) { 5489ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) { 5499ec78bdfSTony Xie pll_id = ALPLL_ID; 5509ec78bdfSTony Xie clst_st_msk = CLST_L_CPUS_MSK; 5519ec78bdfSTony Xie } else { 5529ec78bdfSTony Xie pll_id = ABPLL_ID; 5539ec78bdfSTony Xie clst_st_msk = CLST_B_CPUS_MSK << 5549ec78bdfSTony Xie PLATFORM_CLUSTER0_CORE_COUNT; 5559ec78bdfSTony Xie } 5569ec78bdfSTony Xie 5579ec78bdfSTony Xie clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id)); 5589ec78bdfSTony Xie 5599ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5609ec78bdfSTony Xie 5619ec78bdfSTony Xie pmu_st &= clst_st_msk; 5629ec78bdfSTony Xie 5639ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) { 5649ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5659ec78bdfSTony Xie PLL_SLOW_MODE); 5669ec78bdfSTony Xie 5679ec78bdfSTony Xie clst_warmboot_data[pll_id] = PMU_CLST_RET; 5689ec78bdfSTony Xie 5699ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5709ec78bdfSTony Xie pmu_st &= clst_st_msk; 5719ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) 5729ec78bdfSTony Xie return; 5739ec78bdfSTony Xie /* 5749ec78bdfSTony Xie * it is mean that others cpu is up again, 5759ec78bdfSTony Xie * we must resume the cfg at once. 5769ec78bdfSTony Xie */ 5779ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5789ec78bdfSTony Xie PLL_NOMAL_MODE); 5799ec78bdfSTony Xie clst_warmboot_data[pll_id] = 0; 5809ec78bdfSTony Xie } 5819ec78bdfSTony Xie } 5829ec78bdfSTony Xie } 5839ec78bdfSTony Xie 5849ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state) 5859ec78bdfSTony Xie { 5869ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5879ec78bdfSTony Xie uint32_t pll_id, pll_st; 5889ec78bdfSTony Xie 5899ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5909ec78bdfSTony Xie 5919ec78bdfSTony Xie if (lvl_state == PLAT_MAX_RET_STATE || 5929ec78bdfSTony Xie lvl_state == PLAT_MAX_OFF_STATE) { 5939ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) 5949ec78bdfSTony Xie pll_id = ALPLL_ID; 5959ec78bdfSTony Xie else 5969ec78bdfSTony Xie pll_id = ABPLL_ID; 5979ec78bdfSTony Xie 5989ec78bdfSTony Xie pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >> 5999ec78bdfSTony Xie PLL_MODE_SHIFT; 6009ec78bdfSTony Xie 6019ec78bdfSTony Xie if (pll_st != NORMAL_MODE) { 6029ec78bdfSTony Xie WARN("%s: clst (%d) is in error mode (%d)\n", 6039ec78bdfSTony Xie __func__, pll_id, pll_st); 6049ec78bdfSTony Xie return -1; 6059ec78bdfSTony Xie } 6069ec78bdfSTony Xie } 6079ec78bdfSTony Xie 6089ec78bdfSTony Xie return 0; 6099ec78bdfSTony Xie } 6109ec78bdfSTony Xie 6116fba6e04STony Xie static void nonboot_cpus_off(void) 6126fba6e04STony Xie { 6136fba6e04STony Xie uint32_t boot_cpu, cpu; 6146fba6e04STony Xie 6156fba6e04STony Xie boot_cpu = plat_my_core_pos(); 6166fba6e04STony Xie 6176fba6e04STony Xie /* turn off noboot cpus */ 6186fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) { 6196fba6e04STony Xie if (cpu == boot_cpu) 6206fba6e04STony Xie continue; 6216fba6e04STony Xie cpus_power_domain_off(cpu, core_pwr_pd); 6226fba6e04STony Xie } 6236fba6e04STony Xie } 6246fba6e04STony Xie 6256fba6e04STony Xie static int cores_pwr_domain_on(unsigned long mpidr, uint64_t entrypoint) 6266fba6e04STony Xie { 6276fba6e04STony Xie uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 6286fba6e04STony Xie 62980fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6306fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6316fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG; 6326fba6e04STony Xie cpuson_entry_point[cpu_id] = entrypoint; 6336fba6e04STony Xie dsb(); 6346fba6e04STony Xie 6356fba6e04STony Xie cpus_power_domain_on(cpu_id); 6366fba6e04STony Xie 6376fba6e04STony Xie return 0; 6386fba6e04STony Xie } 6396fba6e04STony Xie 6406fba6e04STony Xie static int cores_pwr_domain_off(void) 6416fba6e04STony Xie { 6426fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6436fba6e04STony Xie 6446fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi); 6456fba6e04STony Xie 6466fba6e04STony Xie return 0; 6476fba6e04STony Xie } 6486fba6e04STony Xie 6499ec78bdfSTony Xie static int hlvl_pwr_domain_off(uint32_t lvl, plat_local_state_t lvl_state) 6509ec78bdfSTony Xie { 6519ec78bdfSTony Xie switch (lvl) { 6529ec78bdfSTony Xie case MPIDR_AFFLVL1: 6539ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6549ec78bdfSTony Xie break; 6559ec78bdfSTony Xie default: 6569ec78bdfSTony Xie break; 6579ec78bdfSTony Xie } 6589ec78bdfSTony Xie 6599ec78bdfSTony Xie return 0; 6609ec78bdfSTony Xie } 6619ec78bdfSTony Xie 6626fba6e04STony Xie static int cores_pwr_domain_suspend(void) 6636fba6e04STony Xie { 6646fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6656fba6e04STony Xie 66680fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6676fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6686fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN; 6699ec78bdfSTony Xie cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint(); 6706fba6e04STony Xie dsb(); 6716fba6e04STony Xie 6726fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi_int); 6736fba6e04STony Xie 6746fba6e04STony Xie return 0; 6756fba6e04STony Xie } 6766fba6e04STony Xie 6779ec78bdfSTony Xie static int hlvl_pwr_domain_suspend(uint32_t lvl, plat_local_state_t lvl_state) 6789ec78bdfSTony Xie { 6799ec78bdfSTony Xie switch (lvl) { 6809ec78bdfSTony Xie case MPIDR_AFFLVL1: 6819ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6829ec78bdfSTony Xie break; 6839ec78bdfSTony Xie default: 6849ec78bdfSTony Xie break; 6859ec78bdfSTony Xie } 6869ec78bdfSTony Xie 6879ec78bdfSTony Xie return 0; 6889ec78bdfSTony Xie } 6899ec78bdfSTony Xie 6906fba6e04STony Xie static int cores_pwr_domain_on_finish(void) 6916fba6e04STony Xie { 6926fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6936fba6e04STony Xie 6949ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 6959ec78bdfSTony Xie CORES_PM_DISABLE); 6969ec78bdfSTony Xie return 0; 6979ec78bdfSTony Xie } 6989ec78bdfSTony Xie 6999ec78bdfSTony Xie static int hlvl_pwr_domain_on_finish(uint32_t lvl, 7009ec78bdfSTony Xie plat_local_state_t lvl_state) 7019ec78bdfSTony Xie { 7029ec78bdfSTony Xie switch (lvl) { 7039ec78bdfSTony Xie case MPIDR_AFFLVL1: 7049ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7059ec78bdfSTony Xie break; 7069ec78bdfSTony Xie default: 7079ec78bdfSTony Xie break; 7089ec78bdfSTony Xie } 7096fba6e04STony Xie 7106fba6e04STony Xie return 0; 7116fba6e04STony Xie } 7126fba6e04STony Xie 7136fba6e04STony Xie static int cores_pwr_domain_resume(void) 7146fba6e04STony Xie { 7156fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 7166fba6e04STony Xie 7176fba6e04STony Xie /* Disable core_pm */ 7186fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE); 7196fba6e04STony Xie 7206fba6e04STony Xie return 0; 7216fba6e04STony Xie } 7226fba6e04STony Xie 7239ec78bdfSTony Xie static int hlvl_pwr_domain_resume(uint32_t lvl, plat_local_state_t lvl_state) 7249ec78bdfSTony Xie { 7259ec78bdfSTony Xie switch (lvl) { 7269ec78bdfSTony Xie case MPIDR_AFFLVL1: 7279ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7289ec78bdfSTony Xie default: 7299ec78bdfSTony Xie break; 7309ec78bdfSTony Xie } 7319ec78bdfSTony Xie 7329ec78bdfSTony Xie return 0; 7339ec78bdfSTony Xie } 7349ec78bdfSTony Xie 7356fba6e04STony Xie static void sys_slp_config(void) 7366fba6e04STony Xie { 7376fba6e04STony Xie uint32_t slp_mode_cfg = 0; 7386fba6e04STony Xie 7399ec78bdfSTony Xie mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP); 740f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 741f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) | 742f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) | 743f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG)); 744f47a25ddSCaesar Wang 745f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 746f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) | 747f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) | 748f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW)); 749f47a25ddSCaesar Wang 750f47a25ddSCaesar Wang slp_mode_cfg = BIT(PMU_PWR_MODE_EN) | 751f47a25ddSCaesar Wang BIT(PMU_POWER_OFF_REQ_CFG) | 752f47a25ddSCaesar Wang BIT(PMU_CPU0_PD_EN) | 753f47a25ddSCaesar Wang BIT(PMU_L2_FLUSH_EN) | 754f47a25ddSCaesar Wang BIT(PMU_L2_IDLE_EN) | 7559ec78bdfSTony Xie BIT(PMU_SCU_PD_EN) | 7569ec78bdfSTony Xie BIT(PMU_CCI_PD_EN) | 7579ec78bdfSTony Xie BIT(PMU_CLK_CORE_SRC_GATE_EN) | 7589ec78bdfSTony Xie BIT(PMU_PERILP_PD_EN) | 7599ec78bdfSTony Xie BIT(PMU_CLK_PERILP_SRC_GATE_EN) | 7609ec78bdfSTony Xie BIT(PMU_ALIVE_USE_LF) | 7619ec78bdfSTony Xie BIT(PMU_SREF0_ENTER_EN) | 7629ec78bdfSTony Xie BIT(PMU_SREF1_ENTER_EN) | 7639ec78bdfSTony Xie BIT(PMU_DDRC0_GATING_EN) | 7649ec78bdfSTony Xie BIT(PMU_DDRC1_GATING_EN) | 7659ec78bdfSTony Xie BIT(PMU_DDRIO0_RET_EN) | 7669ec78bdfSTony Xie BIT(PMU_DDRIO1_RET_EN) | 7679ec78bdfSTony Xie BIT(PMU_DDRIO_RET_HW_DE_REQ) | 7689ec78bdfSTony Xie BIT(PMU_PLL_PD_EN) | 7699ec78bdfSTony Xie BIT(PMU_CLK_CENTER_SRC_GATE_EN) | 7709ec78bdfSTony Xie BIT(PMU_OSC_DIS) | 7719ec78bdfSTony Xie BIT(PMU_PMU_USE_LF); 772f47a25ddSCaesar Wang 7739ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_CLUSTER_L_WKUP_EN)); 7749ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_CLUSTER_B_WKUP_EN)); 7759ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN)); 7766fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg); 777f47a25ddSCaesar Wang 778*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(3)); 779*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_MS(3)); 780*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_MS(3)); 781*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_MS(3)); 782*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(3)); 783*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(3)); 784*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_24M_CNT_MS(3)); 785*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(3)); 786*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(3)); 787*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3)); 788*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_PLLRST_CNT, CYCL_24M_CNT_MS(3)); 789*e6517abdSCaesar Wang mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_24M_CNT_MS(3)); 7909ec78bdfSTony Xie mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(PMU_24M_EN_CFG)); 7919ec78bdfSTony Xie 7929ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW); 7939ec78bdfSTony Xie mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K); 7949ec78bdfSTony Xie mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /*32k iomux*/ 7959ec78bdfSTony Xie } 7969ec78bdfSTony Xie 7979ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle) 7989ec78bdfSTony Xie { 7999ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8009ec78bdfSTony Xie } 8019ec78bdfSTony Xie 8029ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle) 8039ec78bdfSTony Xie { 8049ec78bdfSTony Xie mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8056fba6e04STony Xie } 8066fba6e04STony Xie 807*e6517abdSCaesar Wang struct pwm_data_s pwm_data; 808*e6517abdSCaesar Wang 809*e6517abdSCaesar Wang /* 810*e6517abdSCaesar Wang * Save the PWMs data. 811*e6517abdSCaesar Wang */ 812*e6517abdSCaesar Wang static void save_pwms(void) 813*e6517abdSCaesar Wang { 814*e6517abdSCaesar Wang uint32_t i; 815*e6517abdSCaesar Wang 816*e6517abdSCaesar Wang pwm_data.iomux_bitmask = 0; 817*e6517abdSCaesar Wang 818*e6517abdSCaesar Wang /* Save all IOMUXes */ 819*e6517abdSCaesar Wang if (mmio_read_32(GRF_BASE + GRF_GPIO4C_IOMUX) & GPIO4C2_IOMUX_PWM) 820*e6517abdSCaesar Wang pwm_data.iomux_bitmask |= PWM0_IOMUX_PWM_EN; 821*e6517abdSCaesar Wang if (mmio_read_32(GRF_BASE + GRF_GPIO4C_IOMUX) & GPIO4C6_IOMUX_PWM) 822*e6517abdSCaesar Wang pwm_data.iomux_bitmask |= PWM1_IOMUX_PWM_EN; 823*e6517abdSCaesar Wang if (mmio_read_32(PMUGRF_BASE + PMUGRF_GPIO1C_IOMUX) & 824*e6517abdSCaesar Wang GPIO1C3_IOMUX_PWM) 825*e6517abdSCaesar Wang pwm_data.iomux_bitmask |= PWM2_IOMUX_PWM_EN; 826*e6517abdSCaesar Wang if (mmio_read_32(PMUGRF_BASE + PMUGRF_GPIO0A_IOMUX) & 827*e6517abdSCaesar Wang GPIO0A6_IOMUX_PWM) 828*e6517abdSCaesar Wang pwm_data.iomux_bitmask |= PWM3_IOMUX_PWM_EN; 829*e6517abdSCaesar Wang 830*e6517abdSCaesar Wang for (i = 0; i < 4; i++) { 831*e6517abdSCaesar Wang /* Save cnt, period, duty and ctrl for PWM i */ 832*e6517abdSCaesar Wang pwm_data.cnt[i] = mmio_read_32(PWM_BASE + PWM_CNT(i)); 833*e6517abdSCaesar Wang pwm_data.duty[i] = mmio_read_32(PWM_BASE + PWM_PERIOD_HPR(i)); 834*e6517abdSCaesar Wang pwm_data.period[i] = mmio_read_32(PWM_BASE + PWM_DUTY_LPR(i)); 835*e6517abdSCaesar Wang pwm_data.ctrl[i] = mmio_read_32(PWM_BASE + PWM_CTRL(i)); 836*e6517abdSCaesar Wang } 837*e6517abdSCaesar Wang 838*e6517abdSCaesar Wang /* PWMs all IOMUXes switch to the gpio mode */ 839*e6517abdSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, GPIO4C2_IOMUX_GPIO); 840*e6517abdSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, GPIO4C6_IOMUX_GPIO); 841*e6517abdSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1C_IOMUX, GPIO1C3_IOMUX_GPIO); 842*e6517abdSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_IOMUX, GPIO0A6_IOMUX_GPIO); 843*e6517abdSCaesar Wang } 844*e6517abdSCaesar Wang 845*e6517abdSCaesar Wang /* 846*e6517abdSCaesar Wang * Restore the PWMs data. 847*e6517abdSCaesar Wang */ 848*e6517abdSCaesar Wang static void restore_pwms(void) 849*e6517abdSCaesar Wang { 850*e6517abdSCaesar Wang uint32_t i; 851*e6517abdSCaesar Wang 852*e6517abdSCaesar Wang /* Restore all IOMUXes */ 853*e6517abdSCaesar Wang if (pwm_data.iomux_bitmask & PWM3_IOMUX_PWM_EN) 854*e6517abdSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_IOMUX, 855*e6517abdSCaesar Wang GPIO0A6_IOMUX_PWM); 856*e6517abdSCaesar Wang if (pwm_data.iomux_bitmask & PWM2_IOMUX_PWM_EN) 857*e6517abdSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1C_IOMUX, 858*e6517abdSCaesar Wang GPIO1C3_IOMUX_PWM); 859*e6517abdSCaesar Wang if (pwm_data.iomux_bitmask & PWM1_IOMUX_PWM_EN) 860*e6517abdSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, GPIO4C6_IOMUX_PWM); 861*e6517abdSCaesar Wang if (pwm_data.iomux_bitmask & PWM0_IOMUX_PWM_EN) 862*e6517abdSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, GPIO4C2_IOMUX_PWM); 863*e6517abdSCaesar Wang 864*e6517abdSCaesar Wang for (i = 0; i < 4; i++) { 865*e6517abdSCaesar Wang /* Restore ctrl, duty, period and cnt for PWM i */ 866*e6517abdSCaesar Wang mmio_write_32(PWM_BASE + PWM_CTRL(i), pwm_data.ctrl[i]); 867*e6517abdSCaesar Wang mmio_write_32(PWM_BASE + PWM_DUTY_LPR(i), pwm_data.period[i]); 868*e6517abdSCaesar Wang mmio_write_32(PWM_BASE + PWM_PERIOD_HPR(i), pwm_data.duty[i]); 869*e6517abdSCaesar Wang mmio_write_32(PWM_BASE + PWM_CNT(i), pwm_data.cnt[i]); 870*e6517abdSCaesar Wang } 871*e6517abdSCaesar Wang } 872*e6517abdSCaesar Wang 8736fba6e04STony Xie static int sys_pwr_domain_suspend(void) 8746fba6e04STony Xie { 8759ec78bdfSTony Xie uint32_t wait_cnt = 0; 8769ec78bdfSTony Xie uint32_t status = 0; 8779ec78bdfSTony Xie 8789ec78bdfSTony Xie pmu_power_domains_suspend(); 8799ec78bdfSTony Xie set_hw_idle(BIT(PMU_CLR_CENTER1) | 8809ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 8819ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 8829ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 8839ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 8849ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 8859ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 8869ec78bdfSTony Xie BIT(PMU_CLR_PERILP) | 8879ec78bdfSTony Xie BIT(PMU_CLR_PMU) | 8889ec78bdfSTony Xie BIT(PMU_CLR_PERILPM0) | 8899ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 8909ec78bdfSTony Xie 8916fba6e04STony Xie sys_slp_config(); 8926fba6e04STony Xie pmu_sgrf_rst_hld(); 893f47a25ddSCaesar Wang 894f47a25ddSCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1), 895f47a25ddSCaesar Wang (PMUSRAM_BASE >> CPU_BOOT_ADDR_ALIGN) | 896f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 897f47a25ddSCaesar Wang 898f47a25ddSCaesar Wang pmu_scu_b_pwrdn(); 899f47a25ddSCaesar Wang 900f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 901f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 902f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) | 903f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW)); 904f47a25ddSCaesar Wang dsb(); 9059ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 9069ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 9079ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 9089ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 9099ec78bdfSTony Xie PMU_ADB400_ST) & status) != status) { 9109ec78bdfSTony Xie wait_cnt++; 9119ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 9129ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 9139ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 9149ec78bdfSTony Xie panic(); 9159ec78bdfSTony Xie } 9169ec78bdfSTony Xie } 917f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN)); 918f47a25ddSCaesar Wang 919*e6517abdSCaesar Wang save_pwms(); 9209ec78bdfSTony Xie 9216fba6e04STony Xie return 0; 9226fba6e04STony Xie } 9236fba6e04STony Xie 9246fba6e04STony Xie static int sys_pwr_domain_resume(void) 9256fba6e04STony Xie { 9269ec78bdfSTony Xie uint32_t wait_cnt = 0; 9279ec78bdfSTony Xie uint32_t status = 0; 9289ec78bdfSTony Xie 929*e6517abdSCaesar Wang restore_pwms(); 9309ec78bdfSTony Xie 931f47a25ddSCaesar Wang pmu_sgrf_rst_hld(); 932f47a25ddSCaesar Wang 933f47a25ddSCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1), 934f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 935f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 936f47a25ddSCaesar Wang 937f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 938f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) | 939f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) | 940f47a25ddSCaesar Wang WMSK_BIT(PMU_QGATING_CCI500_CFG)); 9419ec78bdfSTony Xie dsb(); 942f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON, 943f47a25ddSCaesar Wang BIT(PMU_SCU_B_PWRDWN_EN)); 944f47a25ddSCaesar Wang 945f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 946f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 947f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) | 9489ec78bdfSTony Xie WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) | 9499ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_HW) | 9509ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) | 9519ec78bdfSTony Xie WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW)); 9529ec78bdfSTony Xie 9539ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 9549ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 9559ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 9569ec78bdfSTony Xie 9579ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 9589ec78bdfSTony Xie PMU_ADB400_ST) & status)) { 9599ec78bdfSTony Xie wait_cnt++; 9609ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 9619ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 9629ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 9639ec78bdfSTony Xie panic(); 9649ec78bdfSTony Xie } 9659ec78bdfSTony Xie } 966f47a25ddSCaesar Wang 967f47a25ddSCaesar Wang pmu_scu_b_pwrup(); 968f47a25ddSCaesar Wang 9699ec78bdfSTony Xie pmu_power_domains_resume(); 9709ec78bdfSTony Xie clr_hw_idle(BIT(PMU_CLR_CENTER1) | 9719ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 9729ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 9739ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 9749ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 9759ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 9769ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 9779ec78bdfSTony Xie BIT(PMU_CLR_PERILP) | 9789ec78bdfSTony Xie BIT(PMU_CLR_PMU) | 9799ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 9806fba6e04STony Xie return 0; 9816fba6e04STony Xie } 9826fba6e04STony Xie 9838867299fSCaesar Wang void __dead2 soc_soft_reset(void) 9848867299fSCaesar Wang { 9858867299fSCaesar Wang struct gpio_info *rst_gpio; 9868867299fSCaesar Wang 9878867299fSCaesar Wang rst_gpio = (struct gpio_info *)plat_get_rockchip_gpio_reset(); 9888867299fSCaesar Wang 9898867299fSCaesar Wang if (rst_gpio) { 9908867299fSCaesar Wang gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT); 9918867299fSCaesar Wang gpio_set_value(rst_gpio->index, rst_gpio->polarity); 9928867299fSCaesar Wang } else { 9938867299fSCaesar Wang soc_global_soft_reset(); 9948867299fSCaesar Wang } 9958867299fSCaesar Wang 9968867299fSCaesar Wang while (1) 9978867299fSCaesar Wang ; 9988867299fSCaesar Wang } 9998867299fSCaesar Wang 100086c253e4SCaesar Wang void __dead2 soc_system_off(void) 100186c253e4SCaesar Wang { 100286c253e4SCaesar Wang struct gpio_info *poweroff_gpio; 100386c253e4SCaesar Wang 100486c253e4SCaesar Wang poweroff_gpio = (struct gpio_info *)plat_get_rockchip_gpio_poweroff(); 100586c253e4SCaesar Wang 100686c253e4SCaesar Wang if (poweroff_gpio) { 100786c253e4SCaesar Wang /* 100886c253e4SCaesar Wang * if use tsadc over temp pin(GPIO1A6) as shutdown gpio, 100986c253e4SCaesar Wang * need to set this pin iomux back to gpio function 101086c253e4SCaesar Wang */ 101186c253e4SCaesar Wang if (poweroff_gpio->index == TSADC_INT_PIN) { 101286c253e4SCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX, 101386c253e4SCaesar Wang GPIO1A6_IOMUX); 101486c253e4SCaesar Wang } 101586c253e4SCaesar Wang gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT); 101686c253e4SCaesar Wang gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity); 101786c253e4SCaesar Wang } else { 101886c253e4SCaesar Wang WARN("Do nothing when system off\n"); 101986c253e4SCaesar Wang } 102086c253e4SCaesar Wang 102186c253e4SCaesar Wang while (1) 102286c253e4SCaesar Wang ; 102386c253e4SCaesar Wang } 102486c253e4SCaesar Wang 10256fba6e04STony Xie static struct rockchip_pm_ops_cb pm_ops = { 10266fba6e04STony Xie .cores_pwr_dm_on = cores_pwr_domain_on, 10276fba6e04STony Xie .cores_pwr_dm_off = cores_pwr_domain_off, 10286fba6e04STony Xie .cores_pwr_dm_on_finish = cores_pwr_domain_on_finish, 10296fba6e04STony Xie .cores_pwr_dm_suspend = cores_pwr_domain_suspend, 10306fba6e04STony Xie .cores_pwr_dm_resume = cores_pwr_domain_resume, 10319ec78bdfSTony Xie .hlvl_pwr_dm_suspend = hlvl_pwr_domain_suspend, 10329ec78bdfSTony Xie .hlvl_pwr_dm_resume = hlvl_pwr_domain_resume, 10339ec78bdfSTony Xie .hlvl_pwr_dm_off = hlvl_pwr_domain_off, 10349ec78bdfSTony Xie .hlvl_pwr_dm_on_finish = hlvl_pwr_domain_on_finish, 10356fba6e04STony Xie .sys_pwr_dm_suspend = sys_pwr_domain_suspend, 10366fba6e04STony Xie .sys_pwr_dm_resume = sys_pwr_domain_resume, 10378867299fSCaesar Wang .sys_gbl_soft_reset = soc_soft_reset, 103886c253e4SCaesar Wang .system_off = soc_system_off, 10396fba6e04STony Xie }; 10406fba6e04STony Xie 10416fba6e04STony Xie void plat_rockchip_pmu_init(void) 10426fba6e04STony Xie { 10436fba6e04STony Xie uint32_t cpu; 10446fba6e04STony Xie 10456fba6e04STony Xie rockchip_pd_lock_init(); 10466fba6e04STony Xie plat_setup_rockchip_pm_ops(&pm_ops); 10476fba6e04STony Xie 1048f47a25ddSCaesar Wang /* register requires 32bits mode, switch it to 32 bits */ 1049f47a25ddSCaesar Wang cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot; 1050f47a25ddSCaesar Wang 10516fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 10526fba6e04STony Xie cpuson_flags[cpu] = 0; 10536fba6e04STony Xie 10549ec78bdfSTony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++) 10559ec78bdfSTony Xie clst_warmboot_data[cpu] = 0; 10569ec78bdfSTony Xie 1057f47a25ddSCaesar Wang psram_sleep_cfg->ddr_func = 0x00; 1058f47a25ddSCaesar Wang psram_sleep_cfg->ddr_data = 0x00; 1059f47a25ddSCaesar Wang psram_sleep_cfg->ddr_flag = 0x00; 10606fba6e04STony Xie psram_sleep_cfg->boot_mpidr = read_mpidr_el1() & 0xffff; 10616fba6e04STony Xie 10629ec78bdfSTony Xie /* config cpu's warm boot address */ 10636fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1), 1064f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 10656fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 10669ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE); 10676fba6e04STony Xie 10686fba6e04STony Xie nonboot_cpus_off(); 1069f47a25ddSCaesar Wang 10706fba6e04STony Xie INFO("%s(%d): pd status %x\n", __func__, __LINE__, 10716fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_PWRDN_ST)); 10726fba6e04STony Xie } 1073