16fba6e04STony Xie /* 22c4b0c05SJimmy Brisson * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #include <assert.h> 86fba6e04STony Xie #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <bl31/bl31.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/gpio.h> 1909d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2209d40e0eSAntonio Nino Diaz 2309d40e0eSAntonio Nino Diaz #include <dfs.h> 24977001aaSXing Zheng #include <m0_ctl.h> 258867299fSCaesar Wang #include <plat_params.h> 266fba6e04STony Xie #include <plat_private.h> 27ee1ebbd1SIsla Mitchell #include <pmu.h> 28ee1ebbd1SIsla Mitchell #include <pmu_com.h> 29ee1ebbd1SIsla Mitchell #include <pwm.h> 306fba6e04STony Xie #include <rk3399_def.h> 31e3525114SXing Zheng #include <secure.h> 326fba6e04STony Xie #include <soc.h> 334c127e68SCaesar Wang #include <suspend.h> 346fba6e04STony Xie 359ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock); 369ec78bdfSTony Xie 37f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr; 384e836d35SLin Huang static char store_sram[SRAM_BIN_LIMIT + SRAM_TEXT_LIMIT + SRAM_DATA_LIMIT]; 39de3c3007SCaesar Wang static uint32_t store_cru[CRU_SDIO0_CON1 / 4 + 1]; 402adcad64SLin Huang static uint32_t store_usbphy0[7]; 412adcad64SLin Huang static uint32_t store_usbphy1[7]; 422adcad64SLin Huang static uint32_t store_grf_io_vsel; 432adcad64SLin Huang static uint32_t store_grf_soc_con0; 442adcad64SLin Huang static uint32_t store_grf_soc_con1; 452adcad64SLin Huang static uint32_t store_grf_soc_con2; 462adcad64SLin Huang static uint32_t store_grf_soc_con3; 472adcad64SLin Huang static uint32_t store_grf_soc_con4; 482adcad64SLin Huang static uint32_t store_grf_soc_con7; 492adcad64SLin Huang static uint32_t store_grf_ddrc_con[4]; 502adcad64SLin Huang static uint32_t store_wdt0[2]; 512adcad64SLin Huang static uint32_t store_wdt1[2]; 52b38c6f6bSDerek Basehore static gicv3_dist_ctx_t dist_ctx; 53b38c6f6bSDerek Basehore static gicv3_redist_ctx_t rdist_ctx; 54f47a25ddSCaesar Wang 556fba6e04STony Xie /* 566fba6e04STony Xie * There are two ways to powering on or off on core. 576fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg, 586fba6e04STony Xie * it is core_pwr_pd mode 596fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 606fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 616fba6e04STony Xie * powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode 626fba6e04STony Xie * so we need core_pm_cfg_info to distinguish which method be used now. 636fba6e04STony Xie */ 646fba6e04STony Xie 656fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT] 666fba6e04STony Xie #if USE_COHERENT_MEM 67*da04341eSChris Kay __attribute__ ((section(".tzfw_coherent_mem"))) 686fba6e04STony Xie #endif 696fba6e04STony Xie ;/* coheront */ 706fba6e04STony Xie 719ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state) 729ec78bdfSTony Xie { 739ec78bdfSTony Xie uint32_t bus_id = BIT(bus); 749ec78bdfSTony Xie uint32_t bus_req; 759ec78bdfSTony Xie uint32_t wait_cnt = 0; 769ec78bdfSTony Xie uint32_t bus_state, bus_ack; 779ec78bdfSTony Xie 789ec78bdfSTony Xie if (state) 799ec78bdfSTony Xie bus_req = BIT(bus); 809ec78bdfSTony Xie else 819ec78bdfSTony Xie bus_req = 0; 829ec78bdfSTony Xie 839ec78bdfSTony Xie mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req); 849ec78bdfSTony Xie 859ec78bdfSTony Xie do { 869ec78bdfSTony Xie bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id; 879ec78bdfSTony Xie bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id; 888c1e78afSDerek Basehore if (bus_state == bus_req && bus_ack == bus_req) 898c1e78afSDerek Basehore break; 908c1e78afSDerek Basehore 919ec78bdfSTony Xie wait_cnt++; 928c1e78afSDerek Basehore udelay(1); 938c1e78afSDerek Basehore } while (wait_cnt < MAX_WAIT_COUNT); 949ec78bdfSTony Xie 959ec78bdfSTony Xie if (bus_state != bus_req || bus_ack != bus_req) { 969ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 979ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST), 989ec78bdfSTony Xie bus_state); 999ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 1009ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK), 1019ec78bdfSTony Xie bus_ack); 1029ec78bdfSTony Xie } 1039ec78bdfSTony Xie } 1049ec78bdfSTony Xie 1059ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata; 1069ec78bdfSTony Xie 107b2a0af1bSDerek Basehore static void qos_restore(void) 1089ec78bdfSTony Xie { 1099ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1109ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gpu_qos, GPU); 1119ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1129ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1139ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1149ec78bdfSTony Xie } 1159ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1169ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1179ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1189ec78bdfSTony Xie } 1199ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1209ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1219ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1229ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1239ec78bdfSTony Xie } 1249ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1259ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1269ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1279ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC); 1289ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1299ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1309ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1319ec78bdfSTony Xie } 1329ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1339ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1349ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1359ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC); 1369ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1379ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO); 1389ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1399ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gic_qos, GIC); 1409ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1419ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1429ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 1439ec78bdfSTony Xie } 1449ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 1459ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.iep_qos, IEP); 1469ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 1479ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 1489ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 1499ec78bdfSTony Xie } 1509ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 1519ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 1529ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 1539ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 1549ec78bdfSTony Xie } 1559ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 1569ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 1579ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 1589ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dcf_qos, DCF); 1599ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 1609ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 1619ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 1629ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 1639ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 1649ec78bdfSTony Xie } 1659ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 1669ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 1679ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 1689ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 1699ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 1709ec78bdfSTony Xie } 1719ec78bdfSTony Xie } 1729ec78bdfSTony Xie 173b2a0af1bSDerek Basehore static void qos_save(void) 1749ec78bdfSTony Xie { 1759ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1769ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gpu_qos, GPU); 1779ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1789ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1799ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1809ec78bdfSTony Xie } 1819ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1829ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1839ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1849ec78bdfSTony Xie } 1859ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1869ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1879ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1889ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1899ec78bdfSTony Xie } 1909ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1919ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1929ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1939ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gmac_qos, GMAC); 1949ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1959ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1969ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1979ec78bdfSTony Xie } 1989ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1999ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 2009ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 2019ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.emmc_qos, EMMC); 2029ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 2039ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdio_qos, SDIO); 2049ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 2059ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gic_qos, GIC); 2069ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 2079ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 2089ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 2099ec78bdfSTony Xie } 2109ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 2119ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.iep_qos, IEP); 2129ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 2139ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 2149ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 2159ec78bdfSTony Xie } 2169ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 2179ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 2189ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 2199ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 2209ec78bdfSTony Xie } 2219ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 2229ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 2239ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 2249ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dcf_qos, DCF); 2259ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 2269ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 2279ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 2289ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 2299ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 2309ec78bdfSTony Xie } 2319ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 2329ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 2339ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 2349ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 2359ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 2369ec78bdfSTony Xie } 2379ec78bdfSTony Xie } 2389ec78bdfSTony Xie 2399ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state) 2409ec78bdfSTony Xie { 2419ec78bdfSTony Xie uint32_t state; 2429ec78bdfSTony Xie 2439ec78bdfSTony Xie if (pmu_power_domain_st(pd_id) == pd_state) 2449ec78bdfSTony Xie goto out; 2459ec78bdfSTony Xie 2469ec78bdfSTony Xie if (pd_state == pmu_pd_on) 2479ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 2489ec78bdfSTony Xie 2499ec78bdfSTony Xie state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE; 2509ec78bdfSTony Xie 2519ec78bdfSTony Xie switch (pd_id) { 2529ec78bdfSTony Xie case PD_GPU: 2539ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GPU, state); 2549ec78bdfSTony Xie break; 2559ec78bdfSTony Xie case PD_VIO: 2569ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VIO, state); 2579ec78bdfSTony Xie break; 2589ec78bdfSTony Xie case PD_ISP0: 2599ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP0, state); 2609ec78bdfSTony Xie break; 2619ec78bdfSTony Xie case PD_ISP1: 2629ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP1, state); 2639ec78bdfSTony Xie break; 2649ec78bdfSTony Xie case PD_VO: 2659ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPB, state); 2669ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPL, state); 2679ec78bdfSTony Xie break; 2689ec78bdfSTony Xie case PD_HDCP: 2699ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_HDCP, state); 2709ec78bdfSTony Xie break; 2719ec78bdfSTony Xie case PD_TCPD0: 2729ec78bdfSTony Xie break; 2739ec78bdfSTony Xie case PD_TCPD1: 2749ec78bdfSTony Xie break; 2759ec78bdfSTony Xie case PD_GMAC: 2769ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GMAC, state); 2779ec78bdfSTony Xie break; 2789ec78bdfSTony Xie case PD_CCI: 2799ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM0, state); 2809ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM1, state); 2819ec78bdfSTony Xie break; 2829ec78bdfSTony Xie case PD_SD: 2839ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SD, state); 2849ec78bdfSTony Xie break; 2859ec78bdfSTony Xie case PD_EMMC: 2869ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EMMC, state); 2879ec78bdfSTony Xie break; 2889ec78bdfSTony Xie case PD_EDP: 2899ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EDP, state); 2909ec78bdfSTony Xie break; 2919ec78bdfSTony Xie case PD_SDIOAUDIO: 2929ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state); 2939ec78bdfSTony Xie break; 2949ec78bdfSTony Xie case PD_GIC: 2959ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GIC, state); 2969ec78bdfSTony Xie break; 2979ec78bdfSTony Xie case PD_RGA: 2989ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_RGA, state); 2999ec78bdfSTony Xie break; 3009ec78bdfSTony Xie case PD_VCODEC: 3019ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VCODEC, state); 3029ec78bdfSTony Xie break; 3039ec78bdfSTony Xie case PD_VDU: 3049ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VDU, state); 3059ec78bdfSTony Xie break; 3069ec78bdfSTony Xie case PD_IEP: 3079ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_IEP, state); 3089ec78bdfSTony Xie break; 3099ec78bdfSTony Xie case PD_USB3: 3109ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_USB3, state); 3119ec78bdfSTony Xie break; 3129ec78bdfSTony Xie case PD_PERIHP: 3139ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_PERIHP, state); 3149ec78bdfSTony Xie break; 3159ec78bdfSTony Xie default: 316649c48f5SJonathan Wright /* Do nothing in default case */ 3179ec78bdfSTony Xie break; 3189ec78bdfSTony Xie } 3199ec78bdfSTony Xie 3209ec78bdfSTony Xie if (pd_state == pmu_pd_off) 3219ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 3229ec78bdfSTony Xie 3239ec78bdfSTony Xie out: 3249ec78bdfSTony Xie return 0; 3259ec78bdfSTony Xie } 3269ec78bdfSTony Xie 3279ec78bdfSTony Xie static uint32_t pmu_powerdomain_state; 3289ec78bdfSTony Xie 3299ec78bdfSTony Xie static void pmu_power_domains_suspend(void) 3309ec78bdfSTony Xie { 3319ec78bdfSTony Xie clk_gate_con_save(); 3329ec78bdfSTony Xie clk_gate_con_disable(); 3339ec78bdfSTony Xie qos_save(); 3349ec78bdfSTony Xie pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 3359ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_off); 3369ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_off); 3379ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_off); 3389ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_off); 3399ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_off); 3409ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_off); 3419ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_off); 3429ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off); 3439ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_off); 3449ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_off); 3459ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_off); 3469ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_off); 3479ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_off); 3489ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_off); 349a109ec92SLin Huang pmu_set_power_domain(PD_USB3, pmu_pd_off); 350a109ec92SLin Huang pmu_set_power_domain(PD_EMMC, pmu_pd_off); 351a109ec92SLin Huang pmu_set_power_domain(PD_VIO, pmu_pd_off); 352a109ec92SLin Huang pmu_set_power_domain(PD_SD, pmu_pd_off); 353a109ec92SLin Huang pmu_set_power_domain(PD_PERIHP, pmu_pd_off); 3549ec78bdfSTony Xie clk_gate_con_restore(); 3559ec78bdfSTony Xie } 3569ec78bdfSTony Xie 3579ec78bdfSTony Xie static void pmu_power_domains_resume(void) 3589ec78bdfSTony Xie { 3599ec78bdfSTony Xie clk_gate_con_save(); 3609ec78bdfSTony Xie clk_gate_con_disable(); 3619ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VDU))) 3629ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_on); 3639ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VCODEC))) 3649ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_on); 3659ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_RGA))) 3669ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_on); 3679ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_IEP))) 3689ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_on); 3699ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_EDP))) 3709ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_on); 3719ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GMAC))) 3729ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_on); 3739ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO))) 3749ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on); 3759ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_HDCP))) 3769ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_on); 3779ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP1))) 3789ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_on); 3799ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP0))) 3809ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_on); 3819ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VO))) 3829ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_on); 3839ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD1))) 3849ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_on); 3859ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD0))) 3869ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_on); 3879ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GPU))) 3889ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_on); 389a109ec92SLin Huang if (!(pmu_powerdomain_state & BIT(PD_USB3))) 390a109ec92SLin Huang pmu_set_power_domain(PD_USB3, pmu_pd_on); 391a109ec92SLin Huang if (!(pmu_powerdomain_state & BIT(PD_EMMC))) 392a109ec92SLin Huang pmu_set_power_domain(PD_EMMC, pmu_pd_on); 393a109ec92SLin Huang if (!(pmu_powerdomain_state & BIT(PD_VIO))) 394a109ec92SLin Huang pmu_set_power_domain(PD_VIO, pmu_pd_on); 395a109ec92SLin Huang if (!(pmu_powerdomain_state & BIT(PD_SD))) 396a109ec92SLin Huang pmu_set_power_domain(PD_SD, pmu_pd_on); 397a109ec92SLin Huang if (!(pmu_powerdomain_state & BIT(PD_PERIHP))) 398a109ec92SLin Huang pmu_set_power_domain(PD_PERIHP, pmu_pd_on); 3999ec78bdfSTony Xie qos_restore(); 4009ec78bdfSTony Xie clk_gate_con_restore(); 4019ec78bdfSTony Xie } 4029ec78bdfSTony Xie 403b4899041SPiotr Szczepanik void pmu_power_domains_on(void) 404b4899041SPiotr Szczepanik { 405b4899041SPiotr Szczepanik clk_gate_con_disable(); 406b4899041SPiotr Szczepanik pmu_set_power_domain(PD_VDU, pmu_pd_on); 407b4899041SPiotr Szczepanik pmu_set_power_domain(PD_VCODEC, pmu_pd_on); 408b4899041SPiotr Szczepanik pmu_set_power_domain(PD_RGA, pmu_pd_on); 409b4899041SPiotr Szczepanik pmu_set_power_domain(PD_IEP, pmu_pd_on); 410b4899041SPiotr Szczepanik pmu_set_power_domain(PD_EDP, pmu_pd_on); 411b4899041SPiotr Szczepanik pmu_set_power_domain(PD_GMAC, pmu_pd_on); 412b4899041SPiotr Szczepanik pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on); 413b4899041SPiotr Szczepanik pmu_set_power_domain(PD_HDCP, pmu_pd_on); 414b4899041SPiotr Szczepanik pmu_set_power_domain(PD_ISP1, pmu_pd_on); 415b4899041SPiotr Szczepanik pmu_set_power_domain(PD_ISP0, pmu_pd_on); 416b4899041SPiotr Szczepanik pmu_set_power_domain(PD_VO, pmu_pd_on); 417b4899041SPiotr Szczepanik pmu_set_power_domain(PD_TCPD1, pmu_pd_on); 418b4899041SPiotr Szczepanik pmu_set_power_domain(PD_TCPD0, pmu_pd_on); 419b4899041SPiotr Szczepanik pmu_set_power_domain(PD_GPU, pmu_pd_on); 420b4899041SPiotr Szczepanik } 421b4899041SPiotr Szczepanik 422c3710ee7SCaesar Wang void rk3399_flush_l2_b(void) 423f47a25ddSCaesar Wang { 424f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 425f47a25ddSCaesar Wang 426f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 427f47a25ddSCaesar Wang dsb(); 428f47a25ddSCaesar Wang 429c3710ee7SCaesar Wang /* 430c3710ee7SCaesar Wang * The Big cluster flush L2 cache took ~4ms by default, give 10ms for 431c3710ee7SCaesar Wang * the enough margin. 432c3710ee7SCaesar Wang */ 433f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 434f47a25ddSCaesar Wang BIT(L2_FLUSHDONE_CLUSTER_B))) { 435f47a25ddSCaesar Wang wait_cnt++; 436c3710ee7SCaesar Wang udelay(10); 437c3710ee7SCaesar Wang if (wait_cnt == 10000 / 10) 438c3710ee7SCaesar Wang WARN("L2 cache flush on suspend took longer than 10ms\n"); 439f47a25ddSCaesar Wang } 440f47a25ddSCaesar Wang 441f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 442f47a25ddSCaesar Wang } 443f47a25ddSCaesar Wang 444f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void) 445f47a25ddSCaesar Wang { 446f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 447f47a25ddSCaesar Wang 448f47a25ddSCaesar Wang if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & 449f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) != 450f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) { 451f47a25ddSCaesar Wang ERROR("%s: not all cpus is off\n", __func__); 452f47a25ddSCaesar Wang return; 453f47a25ddSCaesar Wang } 454f47a25ddSCaesar Wang 455c3710ee7SCaesar Wang rk3399_flush_l2_b(); 456f47a25ddSCaesar Wang 457f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 458f47a25ddSCaesar Wang 459f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 460f47a25ddSCaesar Wang BIT(STANDBY_BY_WFIL2_CLUSTER_B))) { 461f47a25ddSCaesar Wang wait_cnt++; 4628c1e78afSDerek Basehore udelay(1); 4639ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 464f47a25ddSCaesar Wang ERROR("%s:wait cluster-b l2(%x)\n", __func__, 465f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 466f47a25ddSCaesar Wang } 467f47a25ddSCaesar Wang } 468f47a25ddSCaesar Wang 469f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void) 470f47a25ddSCaesar Wang { 471f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 472f47a25ddSCaesar Wang } 473f47a25ddSCaesar Wang 4746fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id) 4756fba6e04STony Xie { 47680fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4776fba6e04STony Xie return core_pm_cfg_info[cpu_id]; 4786fba6e04STony Xie } 4796fba6e04STony Xie 4806fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value) 4816fba6e04STony Xie { 48280fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4836fba6e04STony Xie core_pm_cfg_info[cpu_id] = value; 4846fba6e04STony Xie #if !USE_COHERENT_MEM 4856fba6e04STony Xie flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id], 4866fba6e04STony Xie sizeof(uint32_t)); 4876fba6e04STony Xie #endif 4886fba6e04STony Xie } 4896fba6e04STony Xie 4906fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id) 4916fba6e04STony Xie { 4926fba6e04STony Xie uint32_t cfg_info; 4936fba6e04STony Xie uint32_t cpu_pd = PD_CPUL0 + cpu_id; 4946fba6e04STony Xie /* 4956fba6e04STony Xie * There are two ways to powering on or off on core. 4966fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg 4976fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 4986fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 4996fba6e04STony Xie * powered off automatically. 5006fba6e04STony Xie */ 5016fba6e04STony Xie 5026fba6e04STony Xie cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id); 5036fba6e04STony Xie 5046fba6e04STony Xie if (cfg_info == core_pwr_pd) { 5056fba6e04STony Xie /* disable core_pm cfg */ 5066fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5076fba6e04STony Xie CORES_PM_DISABLE); 5086fba6e04STony Xie /* if the cores have be on, power off it firstly */ 5096fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 5106fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0); 5116fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 5126fba6e04STony Xie } 5136fba6e04STony Xie 5146fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_on); 5156fba6e04STony Xie } else { 5166fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 5176fba6e04STony Xie WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id); 5186fba6e04STony Xie return -EINVAL; 5196fba6e04STony Xie } 5206fba6e04STony Xie 5216fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5226fba6e04STony Xie BIT(core_pm_sft_wakeup_en)); 523f47a25ddSCaesar Wang dsb(); 5246fba6e04STony Xie } 5256fba6e04STony Xie 5266fba6e04STony Xie return 0; 5276fba6e04STony Xie } 5286fba6e04STony Xie 5296fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg) 5306fba6e04STony Xie { 5316fba6e04STony Xie uint32_t cpu_pd; 5326fba6e04STony Xie uint32_t core_pm_value; 5336fba6e04STony Xie 5346fba6e04STony Xie cpu_pd = PD_CPUL0 + cpu_id; 5356fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_off) 5366fba6e04STony Xie return 0; 5376fba6e04STony Xie 5386fba6e04STony Xie if (pd_cfg == core_pwr_pd) { 5396fba6e04STony Xie if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK)) 5406fba6e04STony Xie return -EINVAL; 5416fba6e04STony Xie 5426fba6e04STony Xie /* disable core_pm cfg */ 5436fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5446fba6e04STony Xie CORES_PM_DISABLE); 5456fba6e04STony Xie 5466fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5476fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 5486fba6e04STony Xie } else { 5496fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5506fba6e04STony Xie 5516fba6e04STony Xie core_pm_value = BIT(core_pm_en); 5526fba6e04STony Xie if (pd_cfg == core_pwr_wfi_int) 5536fba6e04STony Xie core_pm_value |= BIT(core_pm_int_wakeup_en); 5546fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5556fba6e04STony Xie core_pm_value); 556f47a25ddSCaesar Wang dsb(); 5576fba6e04STony Xie } 5586fba6e04STony Xie 5596fba6e04STony Xie return 0; 5606fba6e04STony Xie } 5616fba6e04STony Xie 5629ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state) 5639ec78bdfSTony Xie { 5649ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5659ec78bdfSTony Xie uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st; 5669ec78bdfSTony Xie 5679ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5689ec78bdfSTony Xie 56963ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5709ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) { 5719ec78bdfSTony Xie pll_id = ALPLL_ID; 5729ec78bdfSTony Xie clst_st_msk = CLST_L_CPUS_MSK; 5739ec78bdfSTony Xie } else { 5749ec78bdfSTony Xie pll_id = ABPLL_ID; 5759ec78bdfSTony Xie clst_st_msk = CLST_B_CPUS_MSK << 5769ec78bdfSTony Xie PLATFORM_CLUSTER0_CORE_COUNT; 5779ec78bdfSTony Xie } 5789ec78bdfSTony Xie 5799ec78bdfSTony Xie clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id)); 5809ec78bdfSTony Xie 5819ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5829ec78bdfSTony Xie 5839ec78bdfSTony Xie pmu_st &= clst_st_msk; 5849ec78bdfSTony Xie 5859ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) { 5869ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5879ec78bdfSTony Xie PLL_SLOW_MODE); 5889ec78bdfSTony Xie 5899ec78bdfSTony Xie clst_warmboot_data[pll_id] = PMU_CLST_RET; 5909ec78bdfSTony Xie 5919ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5929ec78bdfSTony Xie pmu_st &= clst_st_msk; 5939ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) 5949ec78bdfSTony Xie return; 5959ec78bdfSTony Xie /* 5969ec78bdfSTony Xie * it is mean that others cpu is up again, 5979ec78bdfSTony Xie * we must resume the cfg at once. 5989ec78bdfSTony Xie */ 5999ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 6009ec78bdfSTony Xie PLL_NOMAL_MODE); 6019ec78bdfSTony Xie clst_warmboot_data[pll_id] = 0; 6029ec78bdfSTony Xie } 6039ec78bdfSTony Xie } 6049ec78bdfSTony Xie } 6059ec78bdfSTony Xie 6069ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state) 6079ec78bdfSTony Xie { 6089ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 6099ec78bdfSTony Xie uint32_t pll_id, pll_st; 6109ec78bdfSTony Xie 6119ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 6129ec78bdfSTony Xie 61363ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 6149ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) 6159ec78bdfSTony Xie pll_id = ALPLL_ID; 6169ec78bdfSTony Xie else 6179ec78bdfSTony Xie pll_id = ABPLL_ID; 6189ec78bdfSTony Xie 6199ec78bdfSTony Xie pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >> 6209ec78bdfSTony Xie PLL_MODE_SHIFT; 6219ec78bdfSTony Xie 6229ec78bdfSTony Xie if (pll_st != NORMAL_MODE) { 6239ec78bdfSTony Xie WARN("%s: clst (%d) is in error mode (%d)\n", 6249ec78bdfSTony Xie __func__, pll_id, pll_st); 6259ec78bdfSTony Xie return -1; 6269ec78bdfSTony Xie } 6279ec78bdfSTony Xie } 6289ec78bdfSTony Xie 6299ec78bdfSTony Xie return 0; 6309ec78bdfSTony Xie } 6319ec78bdfSTony Xie 6326fba6e04STony Xie static void nonboot_cpus_off(void) 6336fba6e04STony Xie { 6346fba6e04STony Xie uint32_t boot_cpu, cpu; 6356fba6e04STony Xie 6366fba6e04STony Xie boot_cpu = plat_my_core_pos(); 6376fba6e04STony Xie 6386fba6e04STony Xie /* turn off noboot cpus */ 6396fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) { 6406fba6e04STony Xie if (cpu == boot_cpu) 6416fba6e04STony Xie continue; 6426fba6e04STony Xie cpus_power_domain_off(cpu, core_pwr_pd); 6436fba6e04STony Xie } 6446fba6e04STony Xie } 6456fba6e04STony Xie 646f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint) 6476fba6e04STony Xie { 6486fba6e04STony Xie uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 6496fba6e04STony Xie 65080fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6516fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6526fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG; 6536fba6e04STony Xie cpuson_entry_point[cpu_id] = entrypoint; 6546fba6e04STony Xie dsb(); 6556fba6e04STony Xie 6566fba6e04STony Xie cpus_power_domain_on(cpu_id); 6576fba6e04STony Xie 658f32ab444Stony.xie return PSCI_E_SUCCESS; 6596fba6e04STony Xie } 6606fba6e04STony Xie 661f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void) 6626fba6e04STony Xie { 6636fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6646fba6e04STony Xie 6656fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi); 6666fba6e04STony Xie 667f32ab444Stony.xie return PSCI_E_SUCCESS; 6686fba6e04STony Xie } 6696fba6e04STony Xie 670f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl, 671f32ab444Stony.xie plat_local_state_t lvl_state) 6729ec78bdfSTony Xie { 673649c48f5SJonathan Wright if (lvl == MPIDR_AFFLVL1) { 6749ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6759ec78bdfSTony Xie } 6769ec78bdfSTony Xie 677f32ab444Stony.xie return PSCI_E_SUCCESS; 6789ec78bdfSTony Xie } 6799ec78bdfSTony Xie 680f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void) 6816fba6e04STony Xie { 6826fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6836fba6e04STony Xie 68480fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6856fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6866fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN; 6879ec78bdfSTony Xie cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint(); 6886fba6e04STony Xie dsb(); 6896fba6e04STony Xie 6906fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi_int); 6916fba6e04STony Xie 692f32ab444Stony.xie return PSCI_E_SUCCESS; 6936fba6e04STony Xie } 6946fba6e04STony Xie 695f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, plat_local_state_t lvl_state) 6969ec78bdfSTony Xie { 697649c48f5SJonathan Wright if (lvl == MPIDR_AFFLVL1) { 6989ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6999ec78bdfSTony Xie } 7009ec78bdfSTony Xie 701f32ab444Stony.xie return PSCI_E_SUCCESS; 7029ec78bdfSTony Xie } 7039ec78bdfSTony Xie 704f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void) 7056fba6e04STony Xie { 7066fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 7076fba6e04STony Xie 7089ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 7099ec78bdfSTony Xie CORES_PM_DISABLE); 710f32ab444Stony.xie return PSCI_E_SUCCESS; 7119ec78bdfSTony Xie } 7129ec78bdfSTony Xie 713f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl, 7149ec78bdfSTony Xie plat_local_state_t lvl_state) 7159ec78bdfSTony Xie { 716649c48f5SJonathan Wright if (lvl == MPIDR_AFFLVL1) { 7179ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7189ec78bdfSTony Xie } 7196fba6e04STony Xie 720f32ab444Stony.xie return PSCI_E_SUCCESS; 7216fba6e04STony Xie } 7226fba6e04STony Xie 723f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void) 7246fba6e04STony Xie { 7256fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 7266fba6e04STony Xie 7276fba6e04STony Xie /* Disable core_pm */ 7286fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE); 7296fba6e04STony Xie 730f32ab444Stony.xie return PSCI_E_SUCCESS; 7316fba6e04STony Xie } 7326fba6e04STony Xie 733f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, plat_local_state_t lvl_state) 7349ec78bdfSTony Xie { 735649c48f5SJonathan Wright if (lvl == MPIDR_AFFLVL1) { 7369ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7379ec78bdfSTony Xie } 7389ec78bdfSTony Xie 739f32ab444Stony.xie return PSCI_E_SUCCESS; 7409ec78bdfSTony Xie } 7419ec78bdfSTony Xie 7420786d688SCaesar Wang /** 7430786d688SCaesar Wang * init_pmu_counts - Init timing counts in the PMU register area 7440786d688SCaesar Wang * 7450786d688SCaesar Wang * At various points when we power up or down parts of the system we need 7460786d688SCaesar Wang * a delay to wait for power / clocks to become stable. The PMU has counters 7470786d688SCaesar Wang * to help software do the delay properly. Basically, it works like this: 7480786d688SCaesar Wang * - Software sets up counter values 7490786d688SCaesar Wang * - When software turns on something in the PMU, the counter kicks off 7500786d688SCaesar Wang * - The hardware sets a bit automatically when the counter has finished and 7510786d688SCaesar Wang * software knows that the initialization is done. 7520786d688SCaesar Wang * 7530786d688SCaesar Wang * It's software's job to setup these counters. The hardware power on default 7540786d688SCaesar Wang * for these settings is conservative, setting everything to 0x5dc0 7550786d688SCaesar Wang * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts). 7560786d688SCaesar Wang * 7570786d688SCaesar Wang * Note that some of these counters are only really used at suspend/resume 7580786d688SCaesar Wang * time (for instance, that's the only time we turn off/on the oscillator) and 7590786d688SCaesar Wang * others are used during normal runtime (like turning on/off a CPU or GPU) but 7600786d688SCaesar Wang * it doesn't hurt to init everything at boot. 7610786d688SCaesar Wang * 7620786d688SCaesar Wang * Also note that these counters can run off the 32 kHz clock or the 24 MHz 7630786d688SCaesar Wang * clock. While the 24 MHz clock can give us more precision, it's not always 764bdb2763dSCaesar Wang * available (like when we turn the oscillator off at sleep time). The 765bdb2763dSCaesar Wang * pmu_use_lf (lf: low freq) is available in power mode. Current understanding 766bdb2763dSCaesar Wang * is that counts work like this: 7670786d688SCaesar Wang * IF (pmu_use_lf == 0) || (power_mode_en == 0) 7680786d688SCaesar Wang * use the 24M OSC for counts 7690786d688SCaesar Wang * ELSE 7700786d688SCaesar Wang * use the 32K OSC for counts 7710786d688SCaesar Wang * 7720786d688SCaesar Wang * Notes: 7730786d688SCaesar Wang * - There is a separate bit for the PMU called PMU_24M_EN_CFG. At the moment 7740786d688SCaesar Wang * we always keep that 0. This apparently choose between using the PLL as 7750786d688SCaesar Wang * the source for the PMU vs. the 24M clock. If we ever set it to 1 we 7760786d688SCaesar Wang * should consider how it affects these counts (if at all). 7770786d688SCaesar Wang * - The power_mode_en is documented to auto-clear automatically when we leave 7780786d688SCaesar Wang * "power mode". That's why most clocks are on 24M. Only timings used when 7790786d688SCaesar Wang * in "power mode" are 32k. 7800786d688SCaesar Wang * - In some cases the kernel may override these counts. 7810786d688SCaesar Wang * 7820786d688SCaesar Wang * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs 7830786d688SCaesar Wang * in power mode, we need to ensure that they are available. 7840786d688SCaesar Wang */ 7850786d688SCaesar Wang static void init_pmu_counts(void) 7860786d688SCaesar Wang { 7870786d688SCaesar Wang /* COUNTS FOR INSIDE POWER MODE */ 7880786d688SCaesar Wang 7890786d688SCaesar Wang /* 7900786d688SCaesar Wang * From limited testing, need PMU stable >= 2ms, but go overkill 7910786d688SCaesar Wang * and choose 30 ms to match testing on past SoCs. Also let 7920786d688SCaesar Wang * OSC have 30 ms for stabilization. 7930786d688SCaesar Wang */ 7940786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30)); 7950786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30)); 7960786d688SCaesar Wang 7970786d688SCaesar Wang /* Unclear what these should be; try 3 ms */ 7980786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3)); 7990786d688SCaesar Wang 8000786d688SCaesar Wang /* Unclear what this should be, but set the default explicitly */ 8010786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0); 8020786d688SCaesar Wang 8030786d688SCaesar Wang /* COUNTS FOR OUTSIDE POWER MODE */ 8040786d688SCaesar Wang 8050786d688SCaesar Wang /* Put something sorta conservative here until we know better */ 8060786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3)); 8070786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1)); 8080786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1)); 8090786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1)); 8100786d688SCaesar Wang 8110786d688SCaesar Wang /* 8124e836d35SLin Huang * when we enable PMU_CLR_PERILP, it will shut down the SRAM, but 8134e836d35SLin Huang * M0 code run in SRAM, and we need it to check whether cpu enter 8144e836d35SLin Huang * FSM status, so we must wait M0 finish their code and enter WFI, 8154e836d35SLin Huang * then we can shutdown SRAM, according FSM order: 8164e836d35SLin Huang * ST_NORMAL->..->ST_SCU_L_PWRDN->..->ST_CENTER_PWRDN->ST_PERILP_PWRDN 8174e836d35SLin Huang * we can add delay when shutdown ST_SCU_L_PWRDN to guarantee M0 get 8184e836d35SLin Huang * the FSM status and enter WFI, then enable PMU_CLR_PERILP. 8194e836d35SLin Huang */ 8204e836d35SLin Huang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(5)); 8214e836d35SLin Huang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8224e836d35SLin Huang 8234e836d35SLin Huang /* 8240786d688SCaesar Wang * Set CPU/GPU to 1 us. 8250786d688SCaesar Wang * 8260786d688SCaesar Wang * NOTE: Even though ATF doesn't configure the GPU we'll still setup 8270786d688SCaesar Wang * counts here. After all ATF controls all these other bits and also 8280786d688SCaesar Wang * chooses which clock these counters use. 8290786d688SCaesar Wang */ 8300786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8310786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8320786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8330786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8340786d688SCaesar Wang } 8350786d688SCaesar Wang 8364c127e68SCaesar Wang static uint32_t clk_ddrc_save; 8374c127e68SCaesar Wang 8386fba6e04STony Xie static void sys_slp_config(void) 8396fba6e04STony Xie { 8406fba6e04STony Xie uint32_t slp_mode_cfg = 0; 8416fba6e04STony Xie 8424c127e68SCaesar Wang /* keep enabling clk_ddrc_bpll_src_en gate for DDRC */ 8434c127e68SCaesar Wang clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3)); 8444c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1)); 8454c127e68SCaesar Wang 8464c127e68SCaesar Wang prepare_abpll_for_ddrctrl(); 8474c127e68SCaesar Wang sram_func_set_ddrctl_pll(ABPLL_ID); 8484c127e68SCaesar Wang 8499ec78bdfSTony Xie mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP); 850f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 851f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) | 852f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) | 853f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG)); 854f47a25ddSCaesar Wang 855f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 856f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) | 857f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) | 858f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW)); 859f47a25ddSCaesar Wang 860f47a25ddSCaesar Wang slp_mode_cfg = BIT(PMU_PWR_MODE_EN) | 861133598cbSLin Huang BIT(PMU_WKUP_RST_EN) | 862a109ec92SLin Huang BIT(PMU_INPUT_CLAMP_EN) | 863f47a25ddSCaesar Wang BIT(PMU_POWER_OFF_REQ_CFG) | 864f47a25ddSCaesar Wang BIT(PMU_CPU0_PD_EN) | 865f47a25ddSCaesar Wang BIT(PMU_L2_FLUSH_EN) | 866f47a25ddSCaesar Wang BIT(PMU_L2_IDLE_EN) | 8679ec78bdfSTony Xie BIT(PMU_SCU_PD_EN) | 8689ec78bdfSTony Xie BIT(PMU_CCI_PD_EN) | 8699ec78bdfSTony Xie BIT(PMU_CLK_CORE_SRC_GATE_EN) | 8709ec78bdfSTony Xie BIT(PMU_ALIVE_USE_LF) | 8719ec78bdfSTony Xie BIT(PMU_SREF0_ENTER_EN) | 8729ec78bdfSTony Xie BIT(PMU_SREF1_ENTER_EN) | 8739ec78bdfSTony Xie BIT(PMU_DDRC0_GATING_EN) | 8749ec78bdfSTony Xie BIT(PMU_DDRC1_GATING_EN) | 8759ec78bdfSTony Xie BIT(PMU_DDRIO0_RET_EN) | 876a109ec92SLin Huang BIT(PMU_DDRIO0_RET_DE_REQ) | 8779ec78bdfSTony Xie BIT(PMU_DDRIO1_RET_EN) | 878a109ec92SLin Huang BIT(PMU_DDRIO1_RET_DE_REQ) | 8794c127e68SCaesar Wang BIT(PMU_CENTER_PD_EN) | 8804e836d35SLin Huang BIT(PMU_PERILP_PD_EN) | 8814e836d35SLin Huang BIT(PMU_CLK_PERILP_SRC_GATE_EN) | 8829ec78bdfSTony Xie BIT(PMU_PLL_PD_EN) | 8839ec78bdfSTony Xie BIT(PMU_CLK_CENTER_SRC_GATE_EN) | 8849ec78bdfSTony Xie BIT(PMU_OSC_DIS) | 8859ec78bdfSTony Xie BIT(PMU_PMU_USE_LF); 886f47a25ddSCaesar Wang 8879ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN)); 8886fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg); 889f47a25ddSCaesar Wang 890545bff0eSCaesar Wang mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW); 891545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K); 892545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */ 893545bff0eSCaesar Wang } 894545bff0eSCaesar Wang 8959ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle) 8969ec78bdfSTony Xie { 8979ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8989ec78bdfSTony Xie } 8999ec78bdfSTony Xie 9009ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle) 9019ec78bdfSTony Xie { 9029ec78bdfSTony Xie mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 9036fba6e04STony Xie } 9046fba6e04STony Xie 9052bff35bbSCaesar Wang static uint32_t iomux_status[12]; 9062bff35bbSCaesar Wang static uint32_t pull_mode_status[12]; 9072bff35bbSCaesar Wang static uint32_t gpio_direction[3]; 9082bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate; 9092bff35bbSCaesar Wang 9102bff35bbSCaesar Wang static void suspend_apio(void) 9112bff35bbSCaesar Wang { 912c1185ffdSJulius Werner struct bl_aux_rk_apio_info *suspend_apio; 9132bff35bbSCaesar Wang int i; 9142bff35bbSCaesar Wang 9152bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 9162bff35bbSCaesar Wang 9172bff35bbSCaesar Wang if (!suspend_apio) 9182bff35bbSCaesar Wang return; 9192bff35bbSCaesar Wang 9202bff35bbSCaesar Wang /* save gpio2 ~ gpio4 iomux and pull mode */ 9212bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 9222bff35bbSCaesar Wang iomux_status[i] = mmio_read_32(GRF_BASE + 9232bff35bbSCaesar Wang GRF_GPIO2A_IOMUX + i * 4); 9242bff35bbSCaesar Wang pull_mode_status[i] = mmio_read_32(GRF_BASE + 9252bff35bbSCaesar Wang GRF_GPIO2A_P + i * 4); 9262bff35bbSCaesar Wang } 9272bff35bbSCaesar Wang 9282bff35bbSCaesar Wang /* store gpio2 ~ gpio4 clock gate state */ 9292bff35bbSCaesar Wang gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >> 9302bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT) & 0x07; 9312bff35bbSCaesar Wang 9322bff35bbSCaesar Wang /* enable gpio2 ~ gpio4 clock gate */ 9332bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 9342bff35bbSCaesar Wang BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT)); 9352bff35bbSCaesar Wang 9362bff35bbSCaesar Wang /* save gpio2 ~ gpio4 direction */ 9372bff35bbSCaesar Wang gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04); 9382bff35bbSCaesar Wang gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04); 9392bff35bbSCaesar Wang gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04); 9402bff35bbSCaesar Wang 9412bff35bbSCaesar Wang /* apio1 charge gpio3a0 ~ gpio3c7 */ 9422bff35bbSCaesar Wang if (suspend_apio->apio1) { 9432bff35bbSCaesar Wang 9442bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 iomux to gpio */ 9452bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX, 9462bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9472bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX, 9482bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9492bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX, 9502bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9512bff35bbSCaesar Wang 9522bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 pull mode to pull none */ 9532bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0); 9542bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0); 9552bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0); 9562bff35bbSCaesar Wang 9572bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 to input */ 9582bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff); 9592bff35bbSCaesar Wang } 9602bff35bbSCaesar Wang 9612bff35bbSCaesar Wang /* apio2 charge gpio2a0 ~ gpio2b4 */ 9622bff35bbSCaesar Wang if (suspend_apio->apio2) { 9632bff35bbSCaesar Wang 9642bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9652bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX, 9662bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9672bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX, 9682bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9692bff35bbSCaesar Wang 9702bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 pull mode to pull none */ 9712bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0); 9722bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0); 9732bff35bbSCaesar Wang 9742bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 to input */ 9752bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff); 9762bff35bbSCaesar Wang } 9772bff35bbSCaesar Wang 9782bff35bbSCaesar Wang /* apio3 charge gpio2c0 ~ gpio2d4*/ 9792bff35bbSCaesar Wang if (suspend_apio->apio3) { 9802bff35bbSCaesar Wang 9812bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9822bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX, 9832bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9842bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX, 9852bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9862bff35bbSCaesar Wang 9872bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 pull mode to pull none */ 9882bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0); 9892bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0); 9902bff35bbSCaesar Wang 9912bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 to input */ 9922bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000); 9932bff35bbSCaesar Wang } 9942bff35bbSCaesar Wang 9952bff35bbSCaesar Wang /* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */ 9962bff35bbSCaesar Wang if (suspend_apio->apio4) { 9972bff35bbSCaesar Wang 9982bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 iomux to gpio */ 9992bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, 10002bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 10012bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX, 10022bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 10032bff35bbSCaesar Wang 10042bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 pull mode to pull none */ 10052bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0); 10062bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0); 10072bff35bbSCaesar Wang 10082bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 10092bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000); 10102bff35bbSCaesar Wang } 10112bff35bbSCaesar Wang 10122bff35bbSCaesar Wang /* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/ 10132bff35bbSCaesar Wang if (suspend_apio->apio5) { 10142bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 iomux to gpio */ 10152bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX, 10162bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 10172bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX, 10182bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 10192bff35bbSCaesar Wang 10202bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 pull mode to pull none */ 10212bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0); 10222bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0); 10232bff35bbSCaesar Wang 10242bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 10252bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000); 10262bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff); 10272bff35bbSCaesar Wang } 10282bff35bbSCaesar Wang } 10292bff35bbSCaesar Wang 10302bff35bbSCaesar Wang static void resume_apio(void) 10312bff35bbSCaesar Wang { 1032c1185ffdSJulius Werner struct bl_aux_rk_apio_info *suspend_apio; 10332bff35bbSCaesar Wang int i; 10342bff35bbSCaesar Wang 10352bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 10362bff35bbSCaesar Wang 10372bff35bbSCaesar Wang if (!suspend_apio) 10382bff35bbSCaesar Wang return; 10392bff35bbSCaesar Wang 10402bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 10412bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4, 10422bff35bbSCaesar Wang REG_SOC_WMSK | pull_mode_status[i]); 10432bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4, 10442bff35bbSCaesar Wang REG_SOC_WMSK | iomux_status[i]); 10452bff35bbSCaesar Wang } 10462bff35bbSCaesar Wang 10472bff35bbSCaesar Wang /* set gpio2 ~ gpio4 direction back to store value */ 10482bff35bbSCaesar Wang mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]); 10492bff35bbSCaesar Wang mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]); 10502bff35bbSCaesar Wang mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]); 10512bff35bbSCaesar Wang 10522bff35bbSCaesar Wang /* set gpio2 ~ gpio4 clock gate back to store value */ 10532bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 10542bff35bbSCaesar Wang BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07, 10552bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT)); 10562bff35bbSCaesar Wang } 10572bff35bbSCaesar Wang 1058e550c631SCaesar Wang static void suspend_gpio(void) 1059e550c631SCaesar Wang { 1060c1185ffdSJulius Werner struct bl_aux_gpio_info *suspend_gpio; 1061e550c631SCaesar Wang uint32_t count; 1062e550c631SCaesar Wang int i; 1063e550c631SCaesar Wang 1064e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1065e550c631SCaesar Wang 1066e550c631SCaesar Wang for (i = 0; i < count; i++) { 1067e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity); 1068e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1069e550c631SCaesar Wang udelay(1); 1070e550c631SCaesar Wang } 1071e550c631SCaesar Wang } 1072e550c631SCaesar Wang 1073e550c631SCaesar Wang static void resume_gpio(void) 1074e550c631SCaesar Wang { 1075c1185ffdSJulius Werner struct bl_aux_gpio_info *suspend_gpio; 1076e550c631SCaesar Wang uint32_t count; 1077e550c631SCaesar Wang int i; 1078e550c631SCaesar Wang 1079e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1080e550c631SCaesar Wang 1081e550c631SCaesar Wang for (i = count - 1; i >= 0; i--) { 1082e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, 1083e550c631SCaesar Wang !suspend_gpio[i].polarity); 1084e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1085e550c631SCaesar Wang udelay(1); 1086e550c631SCaesar Wang } 1087e550c631SCaesar Wang } 1088e550c631SCaesar Wang 10894e836d35SLin Huang void sram_save(void) 10904e836d35SLin Huang { 10914e836d35SLin Huang size_t text_size = (char *)&__bl31_sram_text_real_end - 10924e836d35SLin Huang (char *)&__bl31_sram_text_start; 10934e836d35SLin Huang size_t data_size = (char *)&__bl31_sram_data_real_end - 10944e836d35SLin Huang (char *)&__bl31_sram_data_start; 10954e836d35SLin Huang size_t incbin_size = (char *)&__sram_incbin_real_end - 10964e836d35SLin Huang (char *)&__sram_incbin_start; 10974e836d35SLin Huang 10984e836d35SLin Huang memcpy(&store_sram[0], &__bl31_sram_text_start, text_size); 10994e836d35SLin Huang memcpy(&store_sram[text_size], &__bl31_sram_data_start, data_size); 11004e836d35SLin Huang memcpy(&store_sram[text_size + data_size], &__sram_incbin_start, 11014e836d35SLin Huang incbin_size); 11024e836d35SLin Huang } 11034e836d35SLin Huang 11044e836d35SLin Huang void sram_restore(void) 11054e836d35SLin Huang { 11064e836d35SLin Huang size_t text_size = (char *)&__bl31_sram_text_real_end - 11074e836d35SLin Huang (char *)&__bl31_sram_text_start; 11084e836d35SLin Huang size_t data_size = (char *)&__bl31_sram_data_real_end - 11094e836d35SLin Huang (char *)&__bl31_sram_data_start; 11104e836d35SLin Huang size_t incbin_size = (char *)&__sram_incbin_real_end - 11114e836d35SLin Huang (char *)&__sram_incbin_start; 11124e836d35SLin Huang 11134e836d35SLin Huang memcpy(&__bl31_sram_text_start, &store_sram[0], text_size); 11144e836d35SLin Huang memcpy(&__bl31_sram_data_start, &store_sram[text_size], data_size); 11154e836d35SLin Huang memcpy(&__sram_incbin_start, &store_sram[text_size + data_size], 11164e836d35SLin Huang incbin_size); 11174e836d35SLin Huang } 11184e836d35SLin Huang 111974c3d79dSLin Huang struct uart_debug { 112074c3d79dSLin Huang uint32_t uart_dll; 112174c3d79dSLin Huang uint32_t uart_dlh; 112274c3d79dSLin Huang uint32_t uart_ier; 112374c3d79dSLin Huang uint32_t uart_fcr; 112474c3d79dSLin Huang uint32_t uart_mcr; 112574c3d79dSLin Huang uint32_t uart_lcr; 112674c3d79dSLin Huang }; 112774c3d79dSLin Huang 112874c3d79dSLin Huang #define UART_DLL 0x00 112974c3d79dSLin Huang #define UART_DLH 0x04 113074c3d79dSLin Huang #define UART_IER 0x04 113174c3d79dSLin Huang #define UART_FCR 0x08 113274c3d79dSLin Huang #define UART_LCR 0x0c 113374c3d79dSLin Huang #define UART_MCR 0x10 113474c3d79dSLin Huang #define UARTSRR 0x88 113574c3d79dSLin Huang 113674c3d79dSLin Huang #define UART_RESET BIT(0) 113774c3d79dSLin Huang #define UARTFCR_FIFOEN BIT(0) 113874c3d79dSLin Huang #define RCVR_FIFO_RESET BIT(1) 113974c3d79dSLin Huang #define XMIT_FIFO_RESET BIT(2) 114074c3d79dSLin Huang #define DIAGNOSTIC_MODE BIT(4) 114174c3d79dSLin Huang #define UARTLCR_DLAB BIT(7) 114274c3d79dSLin Huang 114374c3d79dSLin Huang static struct uart_debug uart_save; 114474c3d79dSLin Huang 114574c3d79dSLin Huang void suspend_uart(void) 114674c3d79dSLin Huang { 11470eb7fa91SHeiko Stuebner uint32_t uart_base = rockchip_get_uart_base(); 11480eb7fa91SHeiko Stuebner 11490eb7fa91SHeiko Stuebner if (uart_base == 0) 11500eb7fa91SHeiko Stuebner return; 11510eb7fa91SHeiko Stuebner 11520eb7fa91SHeiko Stuebner uart_save.uart_lcr = mmio_read_32(uart_base + UART_LCR); 11530eb7fa91SHeiko Stuebner uart_save.uart_ier = mmio_read_32(uart_base + UART_IER); 11540eb7fa91SHeiko Stuebner uart_save.uart_mcr = mmio_read_32(uart_base + UART_MCR); 11550eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_LCR, 115674c3d79dSLin Huang uart_save.uart_lcr | UARTLCR_DLAB); 11570eb7fa91SHeiko Stuebner uart_save.uart_dll = mmio_read_32(uart_base + UART_DLL); 11580eb7fa91SHeiko Stuebner uart_save.uart_dlh = mmio_read_32(uart_base + UART_DLH); 11590eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_LCR, uart_save.uart_lcr); 116074c3d79dSLin Huang } 116174c3d79dSLin Huang 116274c3d79dSLin Huang void resume_uart(void) 116374c3d79dSLin Huang { 11640eb7fa91SHeiko Stuebner uint32_t uart_base = rockchip_get_uart_base(); 116574c3d79dSLin Huang uint32_t uart_lcr; 116674c3d79dSLin Huang 11670eb7fa91SHeiko Stuebner if (uart_base == 0) 11680eb7fa91SHeiko Stuebner return; 11690eb7fa91SHeiko Stuebner 11700eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UARTSRR, 117174c3d79dSLin Huang XMIT_FIFO_RESET | RCVR_FIFO_RESET | UART_RESET); 117274c3d79dSLin Huang 11730eb7fa91SHeiko Stuebner uart_lcr = mmio_read_32(uart_base + UART_LCR); 11740eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_MCR, DIAGNOSTIC_MODE); 11750eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_LCR, uart_lcr | UARTLCR_DLAB); 11760eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_DLL, uart_save.uart_dll); 11770eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_DLH, uart_save.uart_dlh); 11780eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_LCR, uart_save.uart_lcr); 11790eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_IER, uart_save.uart_ier); 11800eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_FCR, UARTFCR_FIFOEN); 11810eb7fa91SHeiko Stuebner mmio_write_32(uart_base + UART_MCR, uart_save.uart_mcr); 118274c3d79dSLin Huang } 118374c3d79dSLin Huang 11842adcad64SLin Huang void save_usbphy(void) 11852adcad64SLin Huang { 11862adcad64SLin Huang store_usbphy0[0] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL0); 11872adcad64SLin Huang store_usbphy0[1] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL2); 11882adcad64SLin Huang store_usbphy0[2] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL3); 11892adcad64SLin Huang store_usbphy0[3] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL12); 11902adcad64SLin Huang store_usbphy0[4] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL13); 11912adcad64SLin Huang store_usbphy0[5] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL15); 11922adcad64SLin Huang store_usbphy0[6] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL16); 11932adcad64SLin Huang 11942adcad64SLin Huang store_usbphy1[0] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL0); 11952adcad64SLin Huang store_usbphy1[1] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL2); 11962adcad64SLin Huang store_usbphy1[2] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL3); 11972adcad64SLin Huang store_usbphy1[3] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL12); 11982adcad64SLin Huang store_usbphy1[4] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL13); 11992adcad64SLin Huang store_usbphy1[5] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL15); 12002adcad64SLin Huang store_usbphy1[6] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL16); 12012adcad64SLin Huang } 12022adcad64SLin Huang 12032adcad64SLin Huang void restore_usbphy(void) 12042adcad64SLin Huang { 12052adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL0, 12062adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[0]); 12072adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL2, 12082adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[1]); 12092adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL3, 12102adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[2]); 12112adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL12, 12122adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[3]); 12132adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL13, 12142adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[4]); 12152adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL15, 12162adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[5]); 12172adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL16, 12182adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[6]); 12192adcad64SLin Huang 12202adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL0, 12212adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[0]); 12222adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL2, 12232adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[1]); 12242adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL3, 12252adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[2]); 12262adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL12, 12272adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[3]); 12282adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL13, 12292adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[4]); 12302adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL15, 12312adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[5]); 12322adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL16, 12332adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[6]); 12342adcad64SLin Huang } 12352adcad64SLin Huang 12362adcad64SLin Huang void grf_register_save(void) 12372adcad64SLin Huang { 12382adcad64SLin Huang int i; 12392adcad64SLin Huang 12402adcad64SLin Huang store_grf_soc_con0 = mmio_read_32(GRF_BASE + GRF_SOC_CON(0)); 12412adcad64SLin Huang store_grf_soc_con1 = mmio_read_32(GRF_BASE + GRF_SOC_CON(1)); 12422adcad64SLin Huang store_grf_soc_con2 = mmio_read_32(GRF_BASE + GRF_SOC_CON(2)); 12432adcad64SLin Huang store_grf_soc_con3 = mmio_read_32(GRF_BASE + GRF_SOC_CON(3)); 12442adcad64SLin Huang store_grf_soc_con4 = mmio_read_32(GRF_BASE + GRF_SOC_CON(4)); 12452adcad64SLin Huang store_grf_soc_con7 = mmio_read_32(GRF_BASE + GRF_SOC_CON(7)); 12462adcad64SLin Huang 12472adcad64SLin Huang for (i = 0; i < 4; i++) 12482adcad64SLin Huang store_grf_ddrc_con[i] = 12492adcad64SLin Huang mmio_read_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4); 12502adcad64SLin Huang 12512adcad64SLin Huang store_grf_io_vsel = mmio_read_32(GRF_BASE + GRF_IO_VSEL); 12522adcad64SLin Huang } 12532adcad64SLin Huang 12542adcad64SLin Huang void grf_register_restore(void) 12552adcad64SLin Huang { 12562adcad64SLin Huang int i; 12572adcad64SLin Huang 12582adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(0), 12592adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con0); 12602adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(1), 12612adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con1); 12622adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(2), 12632adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con2); 12642adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(3), 12652adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con3); 12662adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(4), 12672adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con4); 12682adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(7), 12692adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con7); 12702adcad64SLin Huang 12712adcad64SLin Huang for (i = 0; i < 4; i++) 12722adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4, 12732adcad64SLin Huang REG_SOC_WMSK | store_grf_ddrc_con[i]); 12742adcad64SLin Huang 12752adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_IO_VSEL, REG_SOC_WMSK | store_grf_io_vsel); 12762adcad64SLin Huang } 12772adcad64SLin Huang 12782adcad64SLin Huang void cru_register_save(void) 12792adcad64SLin Huang { 12802adcad64SLin Huang int i; 12812adcad64SLin Huang 12822adcad64SLin Huang for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4) 12832adcad64SLin Huang store_cru[i / 4] = mmio_read_32(CRU_BASE + i); 12842adcad64SLin Huang } 12852adcad64SLin Huang 12862adcad64SLin Huang void cru_register_restore(void) 12872adcad64SLin Huang { 12882adcad64SLin Huang int i; 12892adcad64SLin Huang 12902adcad64SLin Huang for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4) { 12912adcad64SLin Huang 12922adcad64SLin Huang /* 12932adcad64SLin Huang * since DPLL, CRU_CLKSEL_CON6 have been restore in 12942adcad64SLin Huang * dmc_resume, ABPLL will resote later, so skip them 12952adcad64SLin Huang */ 12962adcad64SLin Huang if ((i == CRU_CLKSEL_CON6) || 12972adcad64SLin Huang (i >= CRU_PLL_CON(ABPLL_ID, 0) && 12982adcad64SLin Huang i <= CRU_PLL_CON(DPLL_ID, 5))) 12992adcad64SLin Huang continue; 13002adcad64SLin Huang 13012adcad64SLin Huang if ((i == CRU_PLL_CON(ALPLL_ID, 2)) || 13022adcad64SLin Huang (i == CRU_PLL_CON(CPLL_ID, 2)) || 13032adcad64SLin Huang (i == CRU_PLL_CON(GPLL_ID, 2)) || 13042adcad64SLin Huang (i == CRU_PLL_CON(NPLL_ID, 2)) || 13052adcad64SLin Huang (i == CRU_PLL_CON(VPLL_ID, 2))) 13062adcad64SLin Huang mmio_write_32(CRU_BASE + i, store_cru[i / 4]); 13072adcad64SLin Huang /* 13082adcad64SLin Huang * CRU_GLB_CNT_TH and CRU_CLKSEL_CON97~CRU_CLKSEL_CON107 13092adcad64SLin Huang * not need do high 16bit mask 13102adcad64SLin Huang */ 13112adcad64SLin Huang else if ((i > 0x27c && i < 0x2b0) || (i == 0x508)) 13122adcad64SLin Huang mmio_write_32(CRU_BASE + i, store_cru[i / 4]); 13132adcad64SLin Huang else 13142adcad64SLin Huang mmio_write_32(CRU_BASE + i, 13152adcad64SLin Huang REG_SOC_WMSK | store_cru[i / 4]); 13162adcad64SLin Huang } 13172adcad64SLin Huang } 13182adcad64SLin Huang 13192adcad64SLin Huang void wdt_register_save(void) 13202adcad64SLin Huang { 13212adcad64SLin Huang int i; 13222adcad64SLin Huang 13232adcad64SLin Huang for (i = 0; i < 2; i++) { 13242adcad64SLin Huang store_wdt0[i] = mmio_read_32(WDT0_BASE + i * 4); 13252adcad64SLin Huang store_wdt1[i] = mmio_read_32(WDT1_BASE + i * 4); 13262adcad64SLin Huang } 13272c4b0c05SJimmy Brisson pmu_enable_watchdog0 = (uint8_t) store_wdt0[0] & 0x1; 13282adcad64SLin Huang } 13292adcad64SLin Huang 13302adcad64SLin Huang void wdt_register_restore(void) 13312adcad64SLin Huang { 13322adcad64SLin Huang int i; 13332adcad64SLin Huang 133456bf9407SLin Huang for (i = 1; i >= 0; i--) { 13352adcad64SLin Huang mmio_write_32(WDT0_BASE + i * 4, store_wdt0[i]); 13362adcad64SLin Huang mmio_write_32(WDT1_BASE + i * 4, store_wdt1[i]); 13372adcad64SLin Huang } 133856bf9407SLin Huang 133956bf9407SLin Huang /* write 0x76 to cnt_restart to keep watchdog alive */ 134056bf9407SLin Huang mmio_write_32(WDT0_BASE + 0x0c, 0x76); 134156bf9407SLin Huang mmio_write_32(WDT1_BASE + 0x0c, 0x76); 13422adcad64SLin Huang } 13432adcad64SLin Huang 1344f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void) 13456fba6e04STony Xie { 13469ec78bdfSTony Xie uint32_t wait_cnt = 0; 13479ec78bdfSTony Xie uint32_t status = 0; 13489ec78bdfSTony Xie 13494bd1d3faSDerek Basehore ddr_prepare_for_sys_suspend(); 13509aadf25cSLin Huang dmc_suspend(); 13514c127e68SCaesar Wang pmu_scu_b_pwrdn(); 13524c127e68SCaesar Wang 1353b38c6f6bSDerek Basehore gicv3_rdistif_save(plat_my_core_pos(), &rdist_ctx); 1354b38c6f6bSDerek Basehore gicv3_distif_save(&dist_ctx); 1355b38c6f6bSDerek Basehore 13562adcad64SLin Huang /* need to save usbphy before shutdown PERIHP PD */ 13572adcad64SLin Huang save_usbphy(); 13582adcad64SLin Huang 13599ec78bdfSTony Xie pmu_power_domains_suspend(); 13609ec78bdfSTony Xie set_hw_idle(BIT(PMU_CLR_CENTER1) | 13619ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 13629ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 13639ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 13649ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 13659ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 13669ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 13674e836d35SLin Huang BIT(PMU_CLR_PERILP) | 13684e836d35SLin Huang BIT(PMU_CLR_PERILPM0) | 13699ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 1370a109ec92SLin Huang set_pmu_rsthold(); 13716fba6e04STony Xie sys_slp_config(); 13727ac52006SCaesar Wang 1373ff4735cfSLin Huang m0_configure_execute_addr(M0PMU_BINCODE_BASE); 1374977001aaSXing Zheng m0_start(); 13757ac52006SCaesar Wang 13766fba6e04STony Xie pmu_sgrf_rst_hld(); 1377f47a25ddSCaesar Wang 1378e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1379bc5c3007SLin Huang ((uintptr_t)&pmu_cpuson_entrypoint >> 1380bc5c3007SLin Huang CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK); 1381f47a25ddSCaesar Wang 1382f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1383f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1384f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) | 1385f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW)); 1386f47a25ddSCaesar Wang dsb(); 13879ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 13889ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 13899ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 13909ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 13919ec78bdfSTony Xie PMU_ADB400_ST) & status) != status) { 13929ec78bdfSTony Xie wait_cnt++; 13939ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 13949ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 13959ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 13969ec78bdfSTony Xie panic(); 13979ec78bdfSTony Xie } 13988c1e78afSDerek Basehore udelay(1); 13999ec78bdfSTony Xie } 1400f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN)); 14014c127e68SCaesar Wang 140256bf9407SLin Huang wdt_register_save(); 14035b886432SDerek Basehore secure_watchdog_gate(); 1404a14e0916SCaesar Wang 1405bdb2763dSCaesar Wang /* 1406bdb2763dSCaesar Wang * Disabling PLLs/PWM/DVFS is approaching WFI which is 1407bdb2763dSCaesar Wang * the last steps in suspend. 1408bdb2763dSCaesar Wang */ 14095d3b1067SCaesar Wang disable_dvfs_plls(); 14105d3b1067SCaesar Wang disable_pwms(); 14115d3b1067SCaesar Wang disable_nodvfs_plls(); 14127ac52006SCaesar Wang 14132bff35bbSCaesar Wang suspend_apio(); 1414e550c631SCaesar Wang suspend_gpio(); 141574c3d79dSLin Huang suspend_uart(); 14162adcad64SLin Huang grf_register_save(); 14172adcad64SLin Huang cru_register_save(); 14184e836d35SLin Huang sram_save(); 14192adcad64SLin Huang plat_rockchip_save_gpio(); 14202adcad64SLin Huang 14216fba6e04STony Xie return 0; 14226fba6e04STony Xie } 14236fba6e04STony Xie 1424f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void) 14256fba6e04STony Xie { 14269ec78bdfSTony Xie uint32_t wait_cnt = 0; 14279ec78bdfSTony Xie uint32_t status = 0; 14289ec78bdfSTony Xie 14292adcad64SLin Huang plat_rockchip_restore_gpio(); 14302adcad64SLin Huang cru_register_restore(); 14312adcad64SLin Huang grf_register_restore(); 14325b886432SDerek Basehore wdt_register_restore(); 143374c3d79dSLin Huang resume_uart(); 14342bff35bbSCaesar Wang resume_apio(); 1435e550c631SCaesar Wang resume_gpio(); 14365d3b1067SCaesar Wang enable_nodvfs_plls(); 14375d3b1067SCaesar Wang enable_pwms(); 14385d3b1067SCaesar Wang /* PWM regulators take time to come up; give 300us to be safe. */ 14395d3b1067SCaesar Wang udelay(300); 14405d3b1067SCaesar Wang enable_dvfs_plls(); 14419ec78bdfSTony Xie 1442dbc0f2dcSLin Huang secure_sgrf_init(); 1443dbc0f2dcSLin Huang secure_sgrf_ddr_rgn_init(); 1444a14e0916SCaesar Wang 14454c127e68SCaesar Wang /* restore clk_ddrc_bpll_src_en gate */ 14464c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), 14474c127e68SCaesar Wang BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0)); 14484c127e68SCaesar Wang 1449bdb2763dSCaesar Wang /* 1450bdb2763dSCaesar Wang * The wakeup status is not cleared by itself, we need to clear it 1451bdb2763dSCaesar Wang * manually. Otherwise we will alway query some interrupt next time. 1452bdb2763dSCaesar Wang * 1453bdb2763dSCaesar Wang * NOTE: If the kernel needs to query this, we might want to stash it 1454bdb2763dSCaesar Wang * somewhere. 1455bdb2763dSCaesar Wang */ 1456bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff); 1457bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00); 1458bdb2763dSCaesar Wang 1459e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1460f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 1461f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 1462f47a25ddSCaesar Wang 1463f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 1464f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) | 1465f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) | 1466f47a25ddSCaesar Wang WMSK_BIT(PMU_QGATING_CCI500_CFG)); 14679ec78bdfSTony Xie dsb(); 1468f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON, 1469f47a25ddSCaesar Wang BIT(PMU_SCU_B_PWRDWN_EN)); 1470f47a25ddSCaesar Wang 1471f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1472f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1473f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) | 14749ec78bdfSTony Xie WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) | 14759ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_HW) | 14769ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) | 14779ec78bdfSTony Xie WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW)); 14789ec78bdfSTony Xie 14799ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 14809ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 14819ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 14829ec78bdfSTony Xie 14839ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 14849ec78bdfSTony Xie PMU_ADB400_ST) & status)) { 14859ec78bdfSTony Xie wait_cnt++; 14869ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 14879ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 14889ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 14899ec78bdfSTony Xie panic(); 14909ec78bdfSTony Xie } 14918c1e78afSDerek Basehore udelay(1); 14929ec78bdfSTony Xie } 1493f47a25ddSCaesar Wang 1494f47a25ddSCaesar Wang pmu_scu_b_pwrup(); 14959ec78bdfSTony Xie pmu_power_domains_resume(); 14964c127e68SCaesar Wang 14974c127e68SCaesar Wang restore_abpll(); 14989ec78bdfSTony Xie clr_hw_idle(BIT(PMU_CLR_CENTER1) | 14999ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 15009ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 15019ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 15029ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 15039ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 15049ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 15054e836d35SLin Huang BIT(PMU_CLR_PERILP) | 15064e836d35SLin Huang BIT(PMU_CLR_PERILPM0) | 15079ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 15080587788aSCaesar Wang 1509b38c6f6bSDerek Basehore gicv3_distif_init_restore(&dist_ctx); 1510b38c6f6bSDerek Basehore gicv3_rdistif_init_restore(plat_my_core_pos(), &rdist_ctx); 15110587788aSCaesar Wang plat_rockchip_gic_cpuif_enable(); 1512977001aaSXing Zheng m0_stop(); 15137ac52006SCaesar Wang 15142adcad64SLin Huang restore_usbphy(); 15152adcad64SLin Huang 15164bd1d3faSDerek Basehore ddr_prepare_for_sys_resume(); 15174bd1d3faSDerek Basehore 15186fba6e04STony Xie return 0; 15196fba6e04STony Xie } 15206fba6e04STony Xie 1521f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void) 15228867299fSCaesar Wang { 1523c1185ffdSJulius Werner struct bl_aux_gpio_info *rst_gpio; 15248867299fSCaesar Wang 1525e550c631SCaesar Wang rst_gpio = plat_get_rockchip_gpio_reset(); 15268867299fSCaesar Wang 15278867299fSCaesar Wang if (rst_gpio) { 15288867299fSCaesar Wang gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT); 15298867299fSCaesar Wang gpio_set_value(rst_gpio->index, rst_gpio->polarity); 15308867299fSCaesar Wang } else { 15318867299fSCaesar Wang soc_global_soft_reset(); 15328867299fSCaesar Wang } 15338867299fSCaesar Wang 15348867299fSCaesar Wang while (1) 15358867299fSCaesar Wang ; 15368867299fSCaesar Wang } 15378867299fSCaesar Wang 1538f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void) 153986c253e4SCaesar Wang { 1540c1185ffdSJulius Werner struct bl_aux_gpio_info *poweroff_gpio; 154186c253e4SCaesar Wang 1542e550c631SCaesar Wang poweroff_gpio = plat_get_rockchip_gpio_poweroff(); 154386c253e4SCaesar Wang 154486c253e4SCaesar Wang if (poweroff_gpio) { 154586c253e4SCaesar Wang /* 154686c253e4SCaesar Wang * if use tsadc over temp pin(GPIO1A6) as shutdown gpio, 154786c253e4SCaesar Wang * need to set this pin iomux back to gpio function 154886c253e4SCaesar Wang */ 154986c253e4SCaesar Wang if (poweroff_gpio->index == TSADC_INT_PIN) { 155086c253e4SCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX, 155186c253e4SCaesar Wang GPIO1A6_IOMUX); 155286c253e4SCaesar Wang } 155386c253e4SCaesar Wang gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT); 155486c253e4SCaesar Wang gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity); 155586c253e4SCaesar Wang } else { 155686c253e4SCaesar Wang WARN("Do nothing when system off\n"); 155786c253e4SCaesar Wang } 155886c253e4SCaesar Wang 155986c253e4SCaesar Wang while (1) 156086c253e4SCaesar Wang ; 156186c253e4SCaesar Wang } 156286c253e4SCaesar Wang 1563bc5c3007SLin Huang void rockchip_plat_mmu_el3(void) 1564bc5c3007SLin Huang { 1565bc5c3007SLin Huang size_t sram_size; 1566bc5c3007SLin Huang 1567bc5c3007SLin Huang /* sram.text size */ 1568bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_text_end - 1569bc5c3007SLin Huang (char *)&__bl31_sram_text_start; 1570bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_text_start, 1571bc5c3007SLin Huang (unsigned long)&__bl31_sram_text_start, 1572bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RO | MT_SECURE); 1573bc5c3007SLin Huang 1574bc5c3007SLin Huang /* sram.data size */ 1575bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_data_end - 1576bc5c3007SLin Huang (char *)&__bl31_sram_data_start; 1577bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_data_start, 1578bc5c3007SLin Huang (unsigned long)&__bl31_sram_data_start, 1579bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RW | MT_SECURE); 1580bc5c3007SLin Huang 1581bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_stack_end - 1582bc5c3007SLin Huang (char *)&__bl31_sram_stack_start; 1583bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_stack_start, 1584bc5c3007SLin Huang (unsigned long)&__bl31_sram_stack_start, 1585bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RW | MT_SECURE); 1586bc5c3007SLin Huang 1587bc5c3007SLin Huang sram_size = (char *)&__sram_incbin_end - (char *)&__sram_incbin_start; 1588bc5c3007SLin Huang mmap_add_region((unsigned long)&__sram_incbin_start, 1589bc5c3007SLin Huang (unsigned long)&__sram_incbin_start, 1590bc5c3007SLin Huang sram_size, MT_NON_CACHEABLE | MT_RW | MT_SECURE); 1591bc5c3007SLin Huang } 1592bc5c3007SLin Huang 15936fba6e04STony Xie void plat_rockchip_pmu_init(void) 15946fba6e04STony Xie { 15956fba6e04STony Xie uint32_t cpu; 15966fba6e04STony Xie 15976fba6e04STony Xie rockchip_pd_lock_init(); 15986fba6e04STony Xie 1599f47a25ddSCaesar Wang /* register requires 32bits mode, switch it to 32 bits */ 1600f47a25ddSCaesar Wang cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot; 1601f47a25ddSCaesar Wang 16026fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 16036fba6e04STony Xie cpuson_flags[cpu] = 0; 16046fba6e04STony Xie 16059ec78bdfSTony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++) 16069ec78bdfSTony Xie clst_warmboot_data[cpu] = 0; 16079ec78bdfSTony Xie 16089ec78bdfSTony Xie /* config cpu's warm boot address */ 1609e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1610f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 16116fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 16129ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE); 16136fba6e04STony Xie 16149d5aee2bSCaesar Wang /* 16159d5aee2bSCaesar Wang * Enable Schmitt trigger for better 32 kHz input signal, which is 16169d5aee2bSCaesar Wang * important for suspend/resume reliability among other things. 16179d5aee2bSCaesar Wang */ 16189d5aee2bSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE); 16199d5aee2bSCaesar Wang 16200786d688SCaesar Wang init_pmu_counts(); 16210786d688SCaesar Wang 16226fba6e04STony Xie nonboot_cpus_off(); 1623f47a25ddSCaesar Wang 16246fba6e04STony Xie INFO("%s(%d): pd status %x\n", __func__, __LINE__, 16256fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_PWRDN_ST)); 16266fba6e04STony Xie } 1627