xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/pmu/pmu.c (revision c3710ee7a2360c946a3e06e471a6205279729145)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #include <arch_helpers.h>
86fba6e04STony Xie #include <assert.h>
96fba6e04STony Xie #include <bakery_lock.h>
106fba6e04STony Xie #include <debug.h>
116fba6e04STony Xie #include <delay_timer.h>
124bd1d3faSDerek Basehore #include <dfs.h>
136fba6e04STony Xie #include <errno.h>
148867299fSCaesar Wang #include <gpio.h>
156fba6e04STony Xie #include <mmio.h>
16977001aaSXing Zheng #include <m0_ctl.h>
176fba6e04STony Xie #include <platform.h>
186fba6e04STony Xie #include <platform_def.h>
198867299fSCaesar Wang #include <plat_params.h>
206fba6e04STony Xie #include <plat_private.h>
216fba6e04STony Xie #include <rk3399_def.h>
22e3525114SXing Zheng #include <secure.h>
236fba6e04STony Xie #include <soc.h>
244e836d35SLin Huang #include <string.h>
256fba6e04STony Xie #include <pmu.h>
266fba6e04STony Xie #include <pmu_com.h>
275d3b1067SCaesar Wang #include <pwm.h>
28bdb2763dSCaesar Wang #include <bl31.h>
294c127e68SCaesar Wang #include <suspend.h>
306fba6e04STony Xie 
319ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock);
329ec78bdfSTony Xie 
33f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr;
344e836d35SLin Huang static char store_sram[SRAM_BIN_LIMIT + SRAM_TEXT_LIMIT + SRAM_DATA_LIMIT];
35f47a25ddSCaesar Wang 
366fba6e04STony Xie /*
376fba6e04STony Xie  * There are two ways to powering on or off on core.
386fba6e04STony Xie  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg,
396fba6e04STony Xie  *    it is core_pwr_pd mode
406fba6e04STony Xie  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
416fba6e04STony Xie  *     then, if the core enter into wfi, it power domain will be
426fba6e04STony Xie  *     powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode
436fba6e04STony Xie  * so we need core_pm_cfg_info to distinguish which method be used now.
446fba6e04STony Xie  */
456fba6e04STony Xie 
466fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT]
476fba6e04STony Xie #if USE_COHERENT_MEM
486fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem")))
496fba6e04STony Xie #endif
506fba6e04STony Xie ;/* coheront */
516fba6e04STony Xie 
529ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state)
539ec78bdfSTony Xie {
549ec78bdfSTony Xie 	uint32_t bus_id = BIT(bus);
559ec78bdfSTony Xie 	uint32_t bus_req;
569ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
579ec78bdfSTony Xie 	uint32_t bus_state, bus_ack;
589ec78bdfSTony Xie 
599ec78bdfSTony Xie 	if (state)
609ec78bdfSTony Xie 		bus_req = BIT(bus);
619ec78bdfSTony Xie 	else
629ec78bdfSTony Xie 		bus_req = 0;
639ec78bdfSTony Xie 
649ec78bdfSTony Xie 	mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req);
659ec78bdfSTony Xie 
669ec78bdfSTony Xie 	do {
679ec78bdfSTony Xie 		bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id;
689ec78bdfSTony Xie 		bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id;
699ec78bdfSTony Xie 		wait_cnt++;
709ec78bdfSTony Xie 	} while ((bus_state != bus_req || bus_ack != bus_req) &&
719ec78bdfSTony Xie 		 (wait_cnt < MAX_WAIT_COUNT));
729ec78bdfSTony Xie 
739ec78bdfSTony Xie 	if (bus_state != bus_req || bus_ack != bus_req) {
749ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
759ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST),
769ec78bdfSTony Xie 		     bus_state);
779ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
789ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK),
799ec78bdfSTony Xie 		     bus_ack);
809ec78bdfSTony Xie 	}
819ec78bdfSTony Xie }
829ec78bdfSTony Xie 
839ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata;
849ec78bdfSTony Xie 
859ec78bdfSTony Xie static void qos_save(void)
869ec78bdfSTony Xie {
879ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
889ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gpu_qos, GPU);
899ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
909ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
919ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
929ec78bdfSTony Xie 	}
939ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
949ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
959ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
969ec78bdfSTony Xie 	}
979ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
989ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
999ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1009ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1019ec78bdfSTony Xie 	}
1029ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1039ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1049ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1059ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC);
1069ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1079ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1089ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1099ec78bdfSTony Xie 	}
1109ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1119ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1129ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1139ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC);
1149ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1159ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO);
1169ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1179ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gic_qos, GIC);
1189ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1199ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1209ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
1219ec78bdfSTony Xie 	}
1229ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
1239ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.iep_qos, IEP);
1249ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
1259ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
1269ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
1279ec78bdfSTony Xie 	}
1289ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
1299ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
1309ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
1319ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
1329ec78bdfSTony Xie 	}
1339ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
1349ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
1359ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
1369ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dcf_qos, DCF);
1379ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
1389ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
1399ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
1409ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
1419ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
1429ec78bdfSTony Xie 	}
1439ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
1449ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
1459ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
1469ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
1479ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
1489ec78bdfSTony Xie 	}
1499ec78bdfSTony Xie }
1509ec78bdfSTony Xie 
1519ec78bdfSTony Xie static void qos_restore(void)
1529ec78bdfSTony Xie {
1539ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1549ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gpu_qos, GPU);
1559ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1569ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1579ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1589ec78bdfSTony Xie 	}
1599ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1609ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1619ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1629ec78bdfSTony Xie 	}
1639ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1649ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1659ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1669ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1679ec78bdfSTony Xie 	}
1689ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1699ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1709ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1719ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gmac_qos, GMAC);
1729ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1739ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1749ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1759ec78bdfSTony Xie 	}
1769ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1779ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1789ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1799ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.emmc_qos, EMMC);
1809ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1819ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdio_qos, SDIO);
1829ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1839ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gic_qos, GIC);
1849ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1859ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1869ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
1879ec78bdfSTony Xie 	}
1889ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
1899ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.iep_qos, IEP);
1909ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
1919ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
1929ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
1939ec78bdfSTony Xie 	}
1949ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
1959ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
1969ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
1979ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
1989ec78bdfSTony Xie 	}
1999ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
2009ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
2019ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
2029ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dcf_qos, DCF);
2039ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
2049ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
2059ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
2069ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
2079ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
2089ec78bdfSTony Xie 	}
2099ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
2109ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
2119ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
2129ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
2139ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
2149ec78bdfSTony Xie 	}
2159ec78bdfSTony Xie }
2169ec78bdfSTony Xie 
2179ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state)
2189ec78bdfSTony Xie {
2199ec78bdfSTony Xie 	uint32_t state;
2209ec78bdfSTony Xie 
2219ec78bdfSTony Xie 	if (pmu_power_domain_st(pd_id) == pd_state)
2229ec78bdfSTony Xie 		goto out;
2239ec78bdfSTony Xie 
2249ec78bdfSTony Xie 	if (pd_state == pmu_pd_on)
2259ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
2269ec78bdfSTony Xie 
2279ec78bdfSTony Xie 	state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE;
2289ec78bdfSTony Xie 
2299ec78bdfSTony Xie 	switch (pd_id) {
2309ec78bdfSTony Xie 	case PD_GPU:
2319ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GPU, state);
2329ec78bdfSTony Xie 		break;
2339ec78bdfSTony Xie 	case PD_VIO:
2349ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VIO, state);
2359ec78bdfSTony Xie 		break;
2369ec78bdfSTony Xie 	case PD_ISP0:
2379ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP0, state);
2389ec78bdfSTony Xie 		break;
2399ec78bdfSTony Xie 	case PD_ISP1:
2409ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP1, state);
2419ec78bdfSTony Xie 		break;
2429ec78bdfSTony Xie 	case PD_VO:
2439ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPB, state);
2449ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPL, state);
2459ec78bdfSTony Xie 		break;
2469ec78bdfSTony Xie 	case PD_HDCP:
2479ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_HDCP, state);
2489ec78bdfSTony Xie 		break;
2499ec78bdfSTony Xie 	case PD_TCPD0:
2509ec78bdfSTony Xie 		break;
2519ec78bdfSTony Xie 	case PD_TCPD1:
2529ec78bdfSTony Xie 		break;
2539ec78bdfSTony Xie 	case PD_GMAC:
2549ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GMAC, state);
2559ec78bdfSTony Xie 		break;
2569ec78bdfSTony Xie 	case PD_CCI:
2579ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM0, state);
2589ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM1, state);
2599ec78bdfSTony Xie 		break;
2609ec78bdfSTony Xie 	case PD_SD:
2619ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SD, state);
2629ec78bdfSTony Xie 		break;
2639ec78bdfSTony Xie 	case PD_EMMC:
2649ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EMMC, state);
2659ec78bdfSTony Xie 		break;
2669ec78bdfSTony Xie 	case PD_EDP:
2679ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EDP, state);
2689ec78bdfSTony Xie 		break;
2699ec78bdfSTony Xie 	case PD_SDIOAUDIO:
2709ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state);
2719ec78bdfSTony Xie 		break;
2729ec78bdfSTony Xie 	case PD_GIC:
2739ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GIC, state);
2749ec78bdfSTony Xie 		break;
2759ec78bdfSTony Xie 	case PD_RGA:
2769ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_RGA, state);
2779ec78bdfSTony Xie 		break;
2789ec78bdfSTony Xie 	case PD_VCODEC:
2799ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VCODEC, state);
2809ec78bdfSTony Xie 		break;
2819ec78bdfSTony Xie 	case PD_VDU:
2829ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VDU, state);
2839ec78bdfSTony Xie 		break;
2849ec78bdfSTony Xie 	case PD_IEP:
2859ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_IEP, state);
2869ec78bdfSTony Xie 		break;
2879ec78bdfSTony Xie 	case PD_USB3:
2889ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_USB3, state);
2899ec78bdfSTony Xie 		break;
2909ec78bdfSTony Xie 	case PD_PERIHP:
2919ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_PERIHP, state);
2929ec78bdfSTony Xie 		break;
2939ec78bdfSTony Xie 	default:
2949ec78bdfSTony Xie 		break;
2959ec78bdfSTony Xie 	}
2969ec78bdfSTony Xie 
2979ec78bdfSTony Xie 	if (pd_state == pmu_pd_off)
2989ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
2999ec78bdfSTony Xie 
3009ec78bdfSTony Xie out:
3019ec78bdfSTony Xie 	return 0;
3029ec78bdfSTony Xie }
3039ec78bdfSTony Xie 
3049ec78bdfSTony Xie static uint32_t pmu_powerdomain_state;
3059ec78bdfSTony Xie 
3069ec78bdfSTony Xie static void pmu_power_domains_suspend(void)
3079ec78bdfSTony Xie {
3089ec78bdfSTony Xie 	clk_gate_con_save();
3099ec78bdfSTony Xie 	clk_gate_con_disable();
3109ec78bdfSTony Xie 	qos_save();
3119ec78bdfSTony Xie 	pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
3129ec78bdfSTony Xie 	pmu_set_power_domain(PD_GPU, pmu_pd_off);
3139ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD0, pmu_pd_off);
3149ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD1, pmu_pd_off);
3159ec78bdfSTony Xie 	pmu_set_power_domain(PD_VO, pmu_pd_off);
3169ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP0, pmu_pd_off);
3179ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP1, pmu_pd_off);
3189ec78bdfSTony Xie 	pmu_set_power_domain(PD_HDCP, pmu_pd_off);
3199ec78bdfSTony Xie 	pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off);
3209ec78bdfSTony Xie 	pmu_set_power_domain(PD_GMAC, pmu_pd_off);
3219ec78bdfSTony Xie 	pmu_set_power_domain(PD_EDP, pmu_pd_off);
3229ec78bdfSTony Xie 	pmu_set_power_domain(PD_IEP, pmu_pd_off);
3239ec78bdfSTony Xie 	pmu_set_power_domain(PD_RGA, pmu_pd_off);
3249ec78bdfSTony Xie 	pmu_set_power_domain(PD_VCODEC, pmu_pd_off);
3259ec78bdfSTony Xie 	pmu_set_power_domain(PD_VDU, pmu_pd_off);
3269ec78bdfSTony Xie 	clk_gate_con_restore();
3279ec78bdfSTony Xie }
3289ec78bdfSTony Xie 
3299ec78bdfSTony Xie static void pmu_power_domains_resume(void)
3309ec78bdfSTony Xie {
3319ec78bdfSTony Xie 	clk_gate_con_save();
3329ec78bdfSTony Xie 	clk_gate_con_disable();
3339ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VDU)))
3349ec78bdfSTony Xie 		pmu_set_power_domain(PD_VDU, pmu_pd_on);
3359ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VCODEC)))
3369ec78bdfSTony Xie 		pmu_set_power_domain(PD_VCODEC, pmu_pd_on);
3379ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_RGA)))
3389ec78bdfSTony Xie 		pmu_set_power_domain(PD_RGA, pmu_pd_on);
3399ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_IEP)))
3409ec78bdfSTony Xie 		pmu_set_power_domain(PD_IEP, pmu_pd_on);
3419ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_EDP)))
3429ec78bdfSTony Xie 		pmu_set_power_domain(PD_EDP, pmu_pd_on);
3439ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GMAC)))
3449ec78bdfSTony Xie 		pmu_set_power_domain(PD_GMAC, pmu_pd_on);
3459ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO)))
3469ec78bdfSTony Xie 		pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on);
3479ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_HDCP)))
3489ec78bdfSTony Xie 		pmu_set_power_domain(PD_HDCP, pmu_pd_on);
3499ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP1)))
3509ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP1, pmu_pd_on);
3519ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP0)))
3529ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP0, pmu_pd_on);
3539ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VO)))
3549ec78bdfSTony Xie 		pmu_set_power_domain(PD_VO, pmu_pd_on);
3559ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD1)))
3569ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD1, pmu_pd_on);
3579ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD0)))
3589ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD0, pmu_pd_on);
3599ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GPU)))
3609ec78bdfSTony Xie 		pmu_set_power_domain(PD_GPU, pmu_pd_on);
3619ec78bdfSTony Xie 	qos_restore();
3629ec78bdfSTony Xie 	clk_gate_con_restore();
3639ec78bdfSTony Xie }
3649ec78bdfSTony Xie 
365*c3710ee7SCaesar Wang void rk3399_flush_l2_b(void)
366f47a25ddSCaesar Wang {
367f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
368f47a25ddSCaesar Wang 
369f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
370f47a25ddSCaesar Wang 	dsb();
371f47a25ddSCaesar Wang 
372*c3710ee7SCaesar Wang 	/*
373*c3710ee7SCaesar Wang 	 * The Big cluster flush L2 cache took ~4ms by default, give 10ms for
374*c3710ee7SCaesar Wang 	 * the enough margin.
375*c3710ee7SCaesar Wang 	 */
376f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
377f47a25ddSCaesar Wang 		 BIT(L2_FLUSHDONE_CLUSTER_B))) {
378f47a25ddSCaesar Wang 		wait_cnt++;
379*c3710ee7SCaesar Wang 		udelay(10);
380*c3710ee7SCaesar Wang 		if (wait_cnt == 10000 / 10)
381*c3710ee7SCaesar Wang 			WARN("L2 cache flush on suspend took longer than 10ms\n");
382f47a25ddSCaesar Wang 	}
383f47a25ddSCaesar Wang 
384f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
385f47a25ddSCaesar Wang }
386f47a25ddSCaesar Wang 
387f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void)
388f47a25ddSCaesar Wang {
389f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
390f47a25ddSCaesar Wang 
391f47a25ddSCaesar Wang 	if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &
392f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) !=
393f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) {
394f47a25ddSCaesar Wang 		ERROR("%s: not all cpus is off\n", __func__);
395f47a25ddSCaesar Wang 		return;
396f47a25ddSCaesar Wang 	}
397f47a25ddSCaesar Wang 
398*c3710ee7SCaesar Wang 	rk3399_flush_l2_b();
399f47a25ddSCaesar Wang 
400f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
401f47a25ddSCaesar Wang 
402f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
403f47a25ddSCaesar Wang 		 BIT(STANDBY_BY_WFIL2_CLUSTER_B))) {
404f47a25ddSCaesar Wang 		wait_cnt++;
4059ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
406f47a25ddSCaesar Wang 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
407f47a25ddSCaesar Wang 			      mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
408f47a25ddSCaesar Wang 	}
409f47a25ddSCaesar Wang }
410f47a25ddSCaesar Wang 
411f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void)
412f47a25ddSCaesar Wang {
413f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
414f47a25ddSCaesar Wang }
415f47a25ddSCaesar Wang 
4166fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id)
4176fba6e04STony Xie {
41880fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4196fba6e04STony Xie 	return core_pm_cfg_info[cpu_id];
4206fba6e04STony Xie }
4216fba6e04STony Xie 
4226fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value)
4236fba6e04STony Xie {
42480fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4256fba6e04STony Xie 	core_pm_cfg_info[cpu_id] = value;
4266fba6e04STony Xie #if !USE_COHERENT_MEM
4276fba6e04STony Xie 	flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id],
4286fba6e04STony Xie 			   sizeof(uint32_t));
4296fba6e04STony Xie #endif
4306fba6e04STony Xie }
4316fba6e04STony Xie 
4326fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id)
4336fba6e04STony Xie {
4346fba6e04STony Xie 	uint32_t cfg_info;
4356fba6e04STony Xie 	uint32_t cpu_pd = PD_CPUL0 + cpu_id;
4366fba6e04STony Xie 	/*
4376fba6e04STony Xie 	  * There are two ways to powering on or off on core.
4386fba6e04STony Xie 	  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg
4396fba6e04STony Xie 	  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
4406fba6e04STony Xie 	  *     then, if the core enter into wfi, it power domain will be
4416fba6e04STony Xie 	  *     powered off automatically.
4426fba6e04STony Xie 	  */
4436fba6e04STony Xie 
4446fba6e04STony Xie 	cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id);
4456fba6e04STony Xie 
4466fba6e04STony Xie 	if (cfg_info == core_pwr_pd) {
4476fba6e04STony Xie 		/* disable core_pm cfg */
4486fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4496fba6e04STony Xie 			      CORES_PM_DISABLE);
4506fba6e04STony Xie 		/* if the cores have be on, power off it firstly */
4516fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4526fba6e04STony Xie 			mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0);
4536fba6e04STony Xie 			pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
4546fba6e04STony Xie 		}
4556fba6e04STony Xie 
4566fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_on);
4576fba6e04STony Xie 	} else {
4586fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4596fba6e04STony Xie 			WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id);
4606fba6e04STony Xie 			return -EINVAL;
4616fba6e04STony Xie 		}
4626fba6e04STony Xie 
4636fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4646fba6e04STony Xie 			      BIT(core_pm_sft_wakeup_en));
465f47a25ddSCaesar Wang 		dsb();
4666fba6e04STony Xie 	}
4676fba6e04STony Xie 
4686fba6e04STony Xie 	return 0;
4696fba6e04STony Xie }
4706fba6e04STony Xie 
4716fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg)
4726fba6e04STony Xie {
4736fba6e04STony Xie 	uint32_t cpu_pd;
4746fba6e04STony Xie 	uint32_t core_pm_value;
4756fba6e04STony Xie 
4766fba6e04STony Xie 	cpu_pd = PD_CPUL0 + cpu_id;
4776fba6e04STony Xie 	if (pmu_power_domain_st(cpu_pd) == pmu_pd_off)
4786fba6e04STony Xie 		return 0;
4796fba6e04STony Xie 
4806fba6e04STony Xie 	if (pd_cfg == core_pwr_pd) {
4816fba6e04STony Xie 		if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK))
4826fba6e04STony Xie 			return -EINVAL;
4836fba6e04STony Xie 
4846fba6e04STony Xie 		/* disable core_pm cfg */
4856fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4866fba6e04STony Xie 			      CORES_PM_DISABLE);
4876fba6e04STony Xie 
4886fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
4896fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
4906fba6e04STony Xie 	} else {
4916fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
4926fba6e04STony Xie 
4936fba6e04STony Xie 		core_pm_value = BIT(core_pm_en);
4946fba6e04STony Xie 		if (pd_cfg == core_pwr_wfi_int)
4956fba6e04STony Xie 			core_pm_value |= BIT(core_pm_int_wakeup_en);
4966fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4976fba6e04STony Xie 			      core_pm_value);
498f47a25ddSCaesar Wang 		dsb();
4996fba6e04STony Xie 	}
5006fba6e04STony Xie 
5016fba6e04STony Xie 	return 0;
5026fba6e04STony Xie }
5036fba6e04STony Xie 
5049ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state)
5059ec78bdfSTony Xie {
5069ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5079ec78bdfSTony Xie 	uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st;
5089ec78bdfSTony Xie 
5099ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5109ec78bdfSTony Xie 
51163ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5129ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) {
5139ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5149ec78bdfSTony Xie 			clst_st_msk = CLST_L_CPUS_MSK;
5159ec78bdfSTony Xie 		} else {
5169ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5179ec78bdfSTony Xie 			clst_st_msk = CLST_B_CPUS_MSK <<
5189ec78bdfSTony Xie 				       PLATFORM_CLUSTER0_CORE_COUNT;
5199ec78bdfSTony Xie 		}
5209ec78bdfSTony Xie 
5219ec78bdfSTony Xie 		clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id));
5229ec78bdfSTony Xie 
5239ec78bdfSTony Xie 		pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5249ec78bdfSTony Xie 
5259ec78bdfSTony Xie 		pmu_st &= clst_st_msk;
5269ec78bdfSTony Xie 
5279ec78bdfSTony Xie 		if (pmu_st == clst_st_chk_msk) {
5289ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5299ec78bdfSTony Xie 				      PLL_SLOW_MODE);
5309ec78bdfSTony Xie 
5319ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = PMU_CLST_RET;
5329ec78bdfSTony Xie 
5339ec78bdfSTony Xie 			pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5349ec78bdfSTony Xie 			pmu_st &= clst_st_msk;
5359ec78bdfSTony Xie 			if (pmu_st == clst_st_chk_msk)
5369ec78bdfSTony Xie 				return;
5379ec78bdfSTony Xie 			/*
5389ec78bdfSTony Xie 			 * it is mean that others cpu is up again,
5399ec78bdfSTony Xie 			 * we must resume the cfg at once.
5409ec78bdfSTony Xie 			 */
5419ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5429ec78bdfSTony Xie 				      PLL_NOMAL_MODE);
5439ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = 0;
5449ec78bdfSTony Xie 		}
5459ec78bdfSTony Xie 	}
5469ec78bdfSTony Xie }
5479ec78bdfSTony Xie 
5489ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state)
5499ec78bdfSTony Xie {
5509ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5519ec78bdfSTony Xie 	uint32_t pll_id, pll_st;
5529ec78bdfSTony Xie 
5539ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5549ec78bdfSTony Xie 
55563ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5569ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT)
5579ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5589ec78bdfSTony Xie 		else
5599ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5609ec78bdfSTony Xie 
5619ec78bdfSTony Xie 		pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >>
5629ec78bdfSTony Xie 				 PLL_MODE_SHIFT;
5639ec78bdfSTony Xie 
5649ec78bdfSTony Xie 		if (pll_st != NORMAL_MODE) {
5659ec78bdfSTony Xie 			WARN("%s: clst (%d) is in error mode (%d)\n",
5669ec78bdfSTony Xie 			     __func__, pll_id, pll_st);
5679ec78bdfSTony Xie 			return -1;
5689ec78bdfSTony Xie 		}
5699ec78bdfSTony Xie 	}
5709ec78bdfSTony Xie 
5719ec78bdfSTony Xie 	return 0;
5729ec78bdfSTony Xie }
5739ec78bdfSTony Xie 
5746fba6e04STony Xie static void nonboot_cpus_off(void)
5756fba6e04STony Xie {
5766fba6e04STony Xie 	uint32_t boot_cpu, cpu;
5776fba6e04STony Xie 
5786fba6e04STony Xie 	boot_cpu = plat_my_core_pos();
5796fba6e04STony Xie 
5806fba6e04STony Xie 	/* turn off noboot cpus */
5816fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) {
5826fba6e04STony Xie 		if (cpu == boot_cpu)
5836fba6e04STony Xie 			continue;
5846fba6e04STony Xie 		cpus_power_domain_off(cpu, core_pwr_pd);
5856fba6e04STony Xie 	}
5866fba6e04STony Xie }
5876fba6e04STony Xie 
588f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
5896fba6e04STony Xie {
5906fba6e04STony Xie 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
5916fba6e04STony Xie 
59280fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
5936fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
5946fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG;
5956fba6e04STony Xie 	cpuson_entry_point[cpu_id] = entrypoint;
5966fba6e04STony Xie 	dsb();
5976fba6e04STony Xie 
5986fba6e04STony Xie 	cpus_power_domain_on(cpu_id);
5996fba6e04STony Xie 
600f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6016fba6e04STony Xie }
6026fba6e04STony Xie 
603f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void)
6046fba6e04STony Xie {
6056fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6066fba6e04STony Xie 
6076fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi);
6086fba6e04STony Xie 
609f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6106fba6e04STony Xie }
6116fba6e04STony Xie 
612f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
613f32ab444Stony.xie 				 plat_local_state_t lvl_state)
6149ec78bdfSTony Xie {
6159ec78bdfSTony Xie 	switch (lvl) {
6169ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6179ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6189ec78bdfSTony Xie 		break;
6199ec78bdfSTony Xie 	default:
6209ec78bdfSTony Xie 		break;
6219ec78bdfSTony Xie 	}
6229ec78bdfSTony Xie 
623f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6249ec78bdfSTony Xie }
6259ec78bdfSTony Xie 
626f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void)
6276fba6e04STony Xie {
6286fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6296fba6e04STony Xie 
63080fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6316fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6326fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN;
6339ec78bdfSTony Xie 	cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint();
6346fba6e04STony Xie 	dsb();
6356fba6e04STony Xie 
6366fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi_int);
6376fba6e04STony Xie 
638f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6396fba6e04STony Xie }
6406fba6e04STony Xie 
641f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, plat_local_state_t lvl_state)
6429ec78bdfSTony Xie {
6439ec78bdfSTony Xie 	switch (lvl) {
6449ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6459ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6469ec78bdfSTony Xie 		break;
6479ec78bdfSTony Xie 	default:
6489ec78bdfSTony Xie 		break;
6499ec78bdfSTony Xie 	}
6509ec78bdfSTony Xie 
651f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6529ec78bdfSTony Xie }
6539ec78bdfSTony Xie 
654f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void)
6556fba6e04STony Xie {
6566fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6576fba6e04STony Xie 
6589ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
6599ec78bdfSTony Xie 		      CORES_PM_DISABLE);
660f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6619ec78bdfSTony Xie }
6629ec78bdfSTony Xie 
663f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
6649ec78bdfSTony Xie 				       plat_local_state_t lvl_state)
6659ec78bdfSTony Xie {
6669ec78bdfSTony Xie 	switch (lvl) {
6679ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6689ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
6699ec78bdfSTony Xie 		break;
6709ec78bdfSTony Xie 	default:
6719ec78bdfSTony Xie 		break;
6729ec78bdfSTony Xie 	}
6736fba6e04STony Xie 
674f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6756fba6e04STony Xie }
6766fba6e04STony Xie 
677f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void)
6786fba6e04STony Xie {
6796fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6806fba6e04STony Xie 
6816fba6e04STony Xie 	/* Disable core_pm */
6826fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE);
6836fba6e04STony Xie 
684f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6856fba6e04STony Xie }
6866fba6e04STony Xie 
687f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, plat_local_state_t lvl_state)
6889ec78bdfSTony Xie {
6899ec78bdfSTony Xie 	switch (lvl) {
6909ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6919ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
6929ec78bdfSTony Xie 	default:
6939ec78bdfSTony Xie 		break;
6949ec78bdfSTony Xie 	}
6959ec78bdfSTony Xie 
696f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6979ec78bdfSTony Xie }
6989ec78bdfSTony Xie 
6990786d688SCaesar Wang /**
7000786d688SCaesar Wang  * init_pmu_counts - Init timing counts in the PMU register area
7010786d688SCaesar Wang  *
7020786d688SCaesar Wang  * At various points when we power up or down parts of the system we need
7030786d688SCaesar Wang  * a delay to wait for power / clocks to become stable.  The PMU has counters
7040786d688SCaesar Wang  * to help software do the delay properly.  Basically, it works like this:
7050786d688SCaesar Wang  * - Software sets up counter values
7060786d688SCaesar Wang  * - When software turns on something in the PMU, the counter kicks off
7070786d688SCaesar Wang  * - The hardware sets a bit automatically when the counter has finished and
7080786d688SCaesar Wang  *   software knows that the initialization is done.
7090786d688SCaesar Wang  *
7100786d688SCaesar Wang  * It's software's job to setup these counters.  The hardware power on default
7110786d688SCaesar Wang  * for these settings is conservative, setting everything to 0x5dc0
7120786d688SCaesar Wang  * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts).
7130786d688SCaesar Wang  *
7140786d688SCaesar Wang  * Note that some of these counters are only really used at suspend/resume
7150786d688SCaesar Wang  * time (for instance, that's the only time we turn off/on the oscillator) and
7160786d688SCaesar Wang  * others are used during normal runtime (like turning on/off a CPU or GPU) but
7170786d688SCaesar Wang  * it doesn't hurt to init everything at boot.
7180786d688SCaesar Wang  *
7190786d688SCaesar Wang  * Also note that these counters can run off the 32 kHz clock or the 24 MHz
7200786d688SCaesar Wang  * clock.  While the 24 MHz clock can give us more precision, it's not always
721bdb2763dSCaesar Wang  * available (like when we turn the oscillator off at sleep time). The
722bdb2763dSCaesar Wang  * pmu_use_lf (lf: low freq) is available in power mode.  Current understanding
723bdb2763dSCaesar Wang  * is that counts work like this:
7240786d688SCaesar Wang  *    IF (pmu_use_lf == 0) || (power_mode_en == 0)
7250786d688SCaesar Wang  *      use the 24M OSC for counts
7260786d688SCaesar Wang  *    ELSE
7270786d688SCaesar Wang  *      use the 32K OSC for counts
7280786d688SCaesar Wang  *
7290786d688SCaesar Wang  * Notes:
7300786d688SCaesar Wang  * - There is a separate bit for the PMU called PMU_24M_EN_CFG.  At the moment
7310786d688SCaesar Wang  *   we always keep that 0.  This apparently choose between using the PLL as
7320786d688SCaesar Wang  *   the source for the PMU vs. the 24M clock.  If we ever set it to 1 we
7330786d688SCaesar Wang  *   should consider how it affects these counts (if at all).
7340786d688SCaesar Wang  * - The power_mode_en is documented to auto-clear automatically when we leave
7350786d688SCaesar Wang  *   "power mode".  That's why most clocks are on 24M.  Only timings used when
7360786d688SCaesar Wang  *   in "power mode" are 32k.
7370786d688SCaesar Wang  * - In some cases the kernel may override these counts.
7380786d688SCaesar Wang  *
7390786d688SCaesar Wang  * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs
7400786d688SCaesar Wang  * in power mode, we need to ensure that they are available.
7410786d688SCaesar Wang  */
7420786d688SCaesar Wang static void init_pmu_counts(void)
7430786d688SCaesar Wang {
7440786d688SCaesar Wang 	/* COUNTS FOR INSIDE POWER MODE */
7450786d688SCaesar Wang 
7460786d688SCaesar Wang 	/*
7470786d688SCaesar Wang 	 * From limited testing, need PMU stable >= 2ms, but go overkill
7480786d688SCaesar Wang 	 * and choose 30 ms to match testing on past SoCs.  Also let
7490786d688SCaesar Wang 	 * OSC have 30 ms for stabilization.
7500786d688SCaesar Wang 	 */
7510786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30));
7520786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30));
7530786d688SCaesar Wang 
7540786d688SCaesar Wang 	/* Unclear what these should be; try 3 ms */
7550786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3));
7560786d688SCaesar Wang 
7570786d688SCaesar Wang 	/* Unclear what this should be, but set the default explicitly */
7580786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0);
7590786d688SCaesar Wang 
7600786d688SCaesar Wang 	/* COUNTS FOR OUTSIDE POWER MODE */
7610786d688SCaesar Wang 
7620786d688SCaesar Wang 	/* Put something sorta conservative here until we know better */
7630786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3));
7640786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1));
7650786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1));
7660786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1));
7670786d688SCaesar Wang 
7680786d688SCaesar Wang 	/*
7694e836d35SLin Huang 	 * when we enable PMU_CLR_PERILP, it will shut down the SRAM, but
7704e836d35SLin Huang 	 * M0 code run in SRAM, and we need it to check whether cpu enter
7714e836d35SLin Huang 	 * FSM status, so we must wait M0 finish their code and enter WFI,
7724e836d35SLin Huang 	 * then we can shutdown SRAM, according FSM order:
7734e836d35SLin Huang 	 * ST_NORMAL->..->ST_SCU_L_PWRDN->..->ST_CENTER_PWRDN->ST_PERILP_PWRDN
7744e836d35SLin Huang 	 * we can add delay when shutdown ST_SCU_L_PWRDN to guarantee M0 get
7754e836d35SLin Huang 	 * the FSM status and enter WFI, then enable PMU_CLR_PERILP.
7764e836d35SLin Huang 	 */
7774e836d35SLin Huang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(5));
7784e836d35SLin Huang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1));
7794e836d35SLin Huang 
7804e836d35SLin Huang 	/*
7810786d688SCaesar Wang 	 * Set CPU/GPU to 1 us.
7820786d688SCaesar Wang 	 *
7830786d688SCaesar Wang 	 * NOTE: Even though ATF doesn't configure the GPU we'll still setup
7840786d688SCaesar Wang 	 * counts here.  After all ATF controls all these other bits and also
7850786d688SCaesar Wang 	 * chooses which clock these counters use.
7860786d688SCaesar Wang 	 */
7870786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1));
7880786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1));
7890786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1));
7900786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1));
7910786d688SCaesar Wang }
7920786d688SCaesar Wang 
7934c127e68SCaesar Wang static uint32_t clk_ddrc_save;
7944c127e68SCaesar Wang 
7956fba6e04STony Xie static void sys_slp_config(void)
7966fba6e04STony Xie {
7976fba6e04STony Xie 	uint32_t slp_mode_cfg = 0;
7986fba6e04STony Xie 
7994c127e68SCaesar Wang 	/* keep enabling clk_ddrc_bpll_src_en gate for DDRC */
8004c127e68SCaesar Wang 	clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3));
8014c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1));
8024c127e68SCaesar Wang 
8034c127e68SCaesar Wang 	prepare_abpll_for_ddrctrl();
8044c127e68SCaesar Wang 	sram_func_set_ddrctl_pll(ABPLL_ID);
8054c127e68SCaesar Wang 
8069ec78bdfSTony Xie 	mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP);
807f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
808f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) |
809f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) |
810f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG));
811f47a25ddSCaesar Wang 
812f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
813f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) |
814f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) |
815f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW));
816f47a25ddSCaesar Wang 
817f47a25ddSCaesar Wang 	slp_mode_cfg = BIT(PMU_PWR_MODE_EN) |
818f47a25ddSCaesar Wang 		       BIT(PMU_POWER_OFF_REQ_CFG) |
819f47a25ddSCaesar Wang 		       BIT(PMU_CPU0_PD_EN) |
820f47a25ddSCaesar Wang 		       BIT(PMU_L2_FLUSH_EN) |
821f47a25ddSCaesar Wang 		       BIT(PMU_L2_IDLE_EN) |
8229ec78bdfSTony Xie 		       BIT(PMU_SCU_PD_EN) |
8239ec78bdfSTony Xie 		       BIT(PMU_CCI_PD_EN) |
8249ec78bdfSTony Xie 		       BIT(PMU_CLK_CORE_SRC_GATE_EN) |
8259ec78bdfSTony Xie 		       BIT(PMU_ALIVE_USE_LF) |
8269ec78bdfSTony Xie 		       BIT(PMU_SREF0_ENTER_EN) |
8279ec78bdfSTony Xie 		       BIT(PMU_SREF1_ENTER_EN) |
8289ec78bdfSTony Xie 		       BIT(PMU_DDRC0_GATING_EN) |
8299ec78bdfSTony Xie 		       BIT(PMU_DDRC1_GATING_EN) |
8309ec78bdfSTony Xie 		       BIT(PMU_DDRIO0_RET_EN) |
8319ec78bdfSTony Xie 		       BIT(PMU_DDRIO1_RET_EN) |
8329ec78bdfSTony Xie 		       BIT(PMU_DDRIO_RET_HW_DE_REQ) |
8334c127e68SCaesar Wang 		       BIT(PMU_CENTER_PD_EN) |
8344e836d35SLin Huang 		       BIT(PMU_PERILP_PD_EN) |
8354e836d35SLin Huang 		       BIT(PMU_CLK_PERILP_SRC_GATE_EN) |
8369ec78bdfSTony Xie 		       BIT(PMU_PLL_PD_EN) |
8379ec78bdfSTony Xie 		       BIT(PMU_CLK_CENTER_SRC_GATE_EN) |
8389ec78bdfSTony Xie 		       BIT(PMU_OSC_DIS) |
8399ec78bdfSTony Xie 		       BIT(PMU_PMU_USE_LF);
840f47a25ddSCaesar Wang 
8419ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN));
8426fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg);
843f47a25ddSCaesar Wang 
844545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW);
845545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K);
846545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */
847545bff0eSCaesar Wang }
848545bff0eSCaesar Wang 
8499ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle)
8509ec78bdfSTony Xie {
8519ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8529ec78bdfSTony Xie }
8539ec78bdfSTony Xie 
8549ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle)
8559ec78bdfSTony Xie {
8569ec78bdfSTony Xie 	mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8576fba6e04STony Xie }
8586fba6e04STony Xie 
8592bff35bbSCaesar Wang static uint32_t iomux_status[12];
8602bff35bbSCaesar Wang static uint32_t pull_mode_status[12];
8612bff35bbSCaesar Wang static uint32_t gpio_direction[3];
8622bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate;
8632bff35bbSCaesar Wang 
8642bff35bbSCaesar Wang static void suspend_apio(void)
8652bff35bbSCaesar Wang {
8662bff35bbSCaesar Wang 	struct apio_info *suspend_apio;
8672bff35bbSCaesar Wang 	int i;
8682bff35bbSCaesar Wang 
8692bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
8702bff35bbSCaesar Wang 
8712bff35bbSCaesar Wang 	if (!suspend_apio)
8722bff35bbSCaesar Wang 		return;
8732bff35bbSCaesar Wang 
8742bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 iomux and pull mode */
8752bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
8762bff35bbSCaesar Wang 		iomux_status[i] = mmio_read_32(GRF_BASE +
8772bff35bbSCaesar Wang 				GRF_GPIO2A_IOMUX + i * 4);
8782bff35bbSCaesar Wang 		pull_mode_status[i] = mmio_read_32(GRF_BASE +
8792bff35bbSCaesar Wang 				GRF_GPIO2A_P + i * 4);
8802bff35bbSCaesar Wang 	}
8812bff35bbSCaesar Wang 
8822bff35bbSCaesar Wang 	/* store gpio2 ~ gpio4 clock gate state */
8832bff35bbSCaesar Wang 	gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >>
8842bff35bbSCaesar Wang 				PCLK_GPIO2_GATE_SHIFT) & 0x07;
8852bff35bbSCaesar Wang 
8862bff35bbSCaesar Wang 	/* enable gpio2 ~ gpio4 clock gate */
8872bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
8882bff35bbSCaesar Wang 		      BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT));
8892bff35bbSCaesar Wang 
8902bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 direction */
8912bff35bbSCaesar Wang 	gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04);
8922bff35bbSCaesar Wang 	gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04);
8932bff35bbSCaesar Wang 	gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04);
8942bff35bbSCaesar Wang 
8952bff35bbSCaesar Wang 	/* apio1 charge gpio3a0 ~ gpio3c7 */
8962bff35bbSCaesar Wang 	if (suspend_apio->apio1) {
8972bff35bbSCaesar Wang 
8982bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 iomux to gpio */
8992bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX,
9002bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9012bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX,
9022bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9032bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX,
9042bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9052bff35bbSCaesar Wang 
9062bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 pull mode to pull none */
9072bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0);
9082bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0);
9092bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0);
9102bff35bbSCaesar Wang 
9112bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 to input */
9122bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff);
9132bff35bbSCaesar Wang 	}
9142bff35bbSCaesar Wang 
9152bff35bbSCaesar Wang 	/* apio2 charge gpio2a0 ~ gpio2b4 */
9162bff35bbSCaesar Wang 	if (suspend_apio->apio2) {
9172bff35bbSCaesar Wang 
9182bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9192bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX,
9202bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9212bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX,
9222bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9232bff35bbSCaesar Wang 
9242bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 pull mode to pull none */
9252bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0);
9262bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0);
9272bff35bbSCaesar Wang 
9282bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 to input */
9292bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff);
9302bff35bbSCaesar Wang 	}
9312bff35bbSCaesar Wang 
9322bff35bbSCaesar Wang 	/* apio3 charge gpio2c0 ~ gpio2d4*/
9332bff35bbSCaesar Wang 	if (suspend_apio->apio3) {
9342bff35bbSCaesar Wang 
9352bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9362bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX,
9372bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9382bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX,
9392bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9402bff35bbSCaesar Wang 
9412bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 pull mode to pull none */
9422bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0);
9432bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0);
9442bff35bbSCaesar Wang 
9452bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 to input */
9462bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000);
9472bff35bbSCaesar Wang 	}
9482bff35bbSCaesar Wang 
9492bff35bbSCaesar Wang 	/* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */
9502bff35bbSCaesar Wang 	if (suspend_apio->apio4) {
9512bff35bbSCaesar Wang 
9522bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 iomux to gpio */
9532bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX,
9542bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9552bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX,
9562bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9572bff35bbSCaesar Wang 
9582bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 pull mode to pull none */
9592bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0);
9602bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0);
9612bff35bbSCaesar Wang 
9622bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
9632bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000);
9642bff35bbSCaesar Wang 	}
9652bff35bbSCaesar Wang 
9662bff35bbSCaesar Wang 	/* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/
9672bff35bbSCaesar Wang 	if (suspend_apio->apio5) {
9682bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 iomux to gpio */
9692bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX,
9702bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9712bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX,
9722bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9732bff35bbSCaesar Wang 
9742bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 pull mode to pull none */
9752bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0);
9762bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0);
9772bff35bbSCaesar Wang 
9782bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
9792bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000);
9802bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff);
9812bff35bbSCaesar Wang 	}
9822bff35bbSCaesar Wang }
9832bff35bbSCaesar Wang 
9842bff35bbSCaesar Wang static void resume_apio(void)
9852bff35bbSCaesar Wang {
9862bff35bbSCaesar Wang 	struct apio_info *suspend_apio;
9872bff35bbSCaesar Wang 	int i;
9882bff35bbSCaesar Wang 
9892bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
9902bff35bbSCaesar Wang 
9912bff35bbSCaesar Wang 	if (!suspend_apio)
9922bff35bbSCaesar Wang 		return;
9932bff35bbSCaesar Wang 
9942bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
9952bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4,
9962bff35bbSCaesar Wang 			      REG_SOC_WMSK | pull_mode_status[i]);
9972bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4,
9982bff35bbSCaesar Wang 			      REG_SOC_WMSK | iomux_status[i]);
9992bff35bbSCaesar Wang 	}
10002bff35bbSCaesar Wang 
10012bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 direction back to store value */
10022bff35bbSCaesar Wang 	mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]);
10032bff35bbSCaesar Wang 	mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]);
10042bff35bbSCaesar Wang 	mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]);
10052bff35bbSCaesar Wang 
10062bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 clock gate back to store value */
10072bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
10082bff35bbSCaesar Wang 		      BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07,
10092bff35bbSCaesar Wang 				      PCLK_GPIO2_GATE_SHIFT));
10102bff35bbSCaesar Wang }
10112bff35bbSCaesar Wang 
1012e550c631SCaesar Wang static void suspend_gpio(void)
1013e550c631SCaesar Wang {
1014e550c631SCaesar Wang 	struct gpio_info *suspend_gpio;
1015e550c631SCaesar Wang 	uint32_t count;
1016e550c631SCaesar Wang 	int i;
1017e550c631SCaesar Wang 
1018e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1019e550c631SCaesar Wang 
1020e550c631SCaesar Wang 	for (i = 0; i < count; i++) {
1021e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity);
1022e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1023e550c631SCaesar Wang 		udelay(1);
1024e550c631SCaesar Wang 	}
1025e550c631SCaesar Wang }
1026e550c631SCaesar Wang 
1027e550c631SCaesar Wang static void resume_gpio(void)
1028e550c631SCaesar Wang {
1029e550c631SCaesar Wang 	struct gpio_info *suspend_gpio;
1030e550c631SCaesar Wang 	uint32_t count;
1031e550c631SCaesar Wang 	int i;
1032e550c631SCaesar Wang 
1033e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1034e550c631SCaesar Wang 
1035e550c631SCaesar Wang 	for (i = count - 1; i >= 0; i--) {
1036e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index,
1037e550c631SCaesar Wang 			       !suspend_gpio[i].polarity);
1038e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1039e550c631SCaesar Wang 		udelay(1);
1040e550c631SCaesar Wang 	}
1041e550c631SCaesar Wang }
1042e550c631SCaesar Wang 
1043977001aaSXing Zheng static void m0_configure_suspend(void)
10447ac52006SCaesar Wang {
1045977001aaSXing Zheng 	/* set PARAM to M0_FUNC_SUSPEND */
1046977001aaSXing Zheng 	mmio_write_32(M0_PARAM_ADDR + PARAM_M0_FUNC, M0_FUNC_SUSPEND);
10477ac52006SCaesar Wang }
10487ac52006SCaesar Wang 
10494e836d35SLin Huang void sram_save(void)
10504e836d35SLin Huang {
10514e836d35SLin Huang 	size_t text_size = (char *)&__bl31_sram_text_real_end -
10524e836d35SLin Huang 			   (char *)&__bl31_sram_text_start;
10534e836d35SLin Huang 	size_t data_size = (char *)&__bl31_sram_data_real_end -
10544e836d35SLin Huang 			   (char *)&__bl31_sram_data_start;
10554e836d35SLin Huang 	size_t incbin_size = (char *)&__sram_incbin_real_end -
10564e836d35SLin Huang 			     (char *)&__sram_incbin_start;
10574e836d35SLin Huang 
10584e836d35SLin Huang 	memcpy(&store_sram[0], &__bl31_sram_text_start, text_size);
10594e836d35SLin Huang 	memcpy(&store_sram[text_size], &__bl31_sram_data_start, data_size);
10604e836d35SLin Huang 	memcpy(&store_sram[text_size + data_size], &__sram_incbin_start,
10614e836d35SLin Huang 	       incbin_size);
10624e836d35SLin Huang }
10634e836d35SLin Huang 
10644e836d35SLin Huang void sram_restore(void)
10654e836d35SLin Huang {
10664e836d35SLin Huang 	size_t text_size = (char *)&__bl31_sram_text_real_end -
10674e836d35SLin Huang 			   (char *)&__bl31_sram_text_start;
10684e836d35SLin Huang 	size_t data_size = (char *)&__bl31_sram_data_real_end -
10694e836d35SLin Huang 			   (char *)&__bl31_sram_data_start;
10704e836d35SLin Huang 	size_t incbin_size = (char *)&__sram_incbin_real_end -
10714e836d35SLin Huang 			     (char *)&__sram_incbin_start;
10724e836d35SLin Huang 
10734e836d35SLin Huang 	memcpy(&__bl31_sram_text_start, &store_sram[0], text_size);
10744e836d35SLin Huang 	memcpy(&__bl31_sram_data_start, &store_sram[text_size], data_size);
10754e836d35SLin Huang 	memcpy(&__sram_incbin_start, &store_sram[text_size + data_size],
10764e836d35SLin Huang 	       incbin_size);
10774e836d35SLin Huang }
10784e836d35SLin Huang 
1079f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void)
10806fba6e04STony Xie {
10819ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
10829ec78bdfSTony Xie 	uint32_t status = 0;
10839ec78bdfSTony Xie 
10844bd1d3faSDerek Basehore 	ddr_prepare_for_sys_suspend();
10854c127e68SCaesar Wang 	dmc_save();
10864c127e68SCaesar Wang 	pmu_scu_b_pwrdn();
10874c127e68SCaesar Wang 
10889ec78bdfSTony Xie 	pmu_power_domains_suspend();
10899ec78bdfSTony Xie 	set_hw_idle(BIT(PMU_CLR_CENTER1) |
10909ec78bdfSTony Xie 		    BIT(PMU_CLR_ALIVE) |
10919ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH0) |
10929ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH1) |
10939ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM0) |
10949ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM1) |
10959ec78bdfSTony Xie 		    BIT(PMU_CLR_CENTER) |
10964e836d35SLin Huang 		    BIT(PMU_CLR_PERILP) |
10974e836d35SLin Huang 		    BIT(PMU_CLR_PERILPM0) |
10989ec78bdfSTony Xie 		    BIT(PMU_CLR_GIC));
10999ec78bdfSTony Xie 
11006fba6e04STony Xie 	sys_slp_config();
11017ac52006SCaesar Wang 
1102977001aaSXing Zheng 	m0_configure_suspend();
1103977001aaSXing Zheng 	m0_start();
11047ac52006SCaesar Wang 
11056fba6e04STony Xie 	pmu_sgrf_rst_hld();
1106f47a25ddSCaesar Wang 
1107e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1108bc5c3007SLin Huang 		      ((uintptr_t)&pmu_cpuson_entrypoint >>
1109bc5c3007SLin Huang 			CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK);
1110f47a25ddSCaesar Wang 
1111f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1112f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1113f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) |
1114f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW));
1115f47a25ddSCaesar Wang 	dsb();
11169ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
11179ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
11189ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
11199ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
11209ec78bdfSTony Xie 	       PMU_ADB400_ST) & status) != status) {
11219ec78bdfSTony Xie 		wait_cnt++;
11229ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
11239ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
11249ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
11259ec78bdfSTony Xie 			panic();
11269ec78bdfSTony Xie 		}
11279ec78bdfSTony Xie 	}
1128f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN));
11294c127e68SCaesar Wang 
1130a14e0916SCaesar Wang 	secure_watchdog_disable();
1131a14e0916SCaesar Wang 
1132bdb2763dSCaesar Wang 	/*
1133bdb2763dSCaesar Wang 	 * Disabling PLLs/PWM/DVFS is approaching WFI which is
1134bdb2763dSCaesar Wang 	 * the last steps in suspend.
1135bdb2763dSCaesar Wang 	 */
11365d3b1067SCaesar Wang 	disable_dvfs_plls();
11375d3b1067SCaesar Wang 	disable_pwms();
11385d3b1067SCaesar Wang 	disable_nodvfs_plls();
11397ac52006SCaesar Wang 
11402bff35bbSCaesar Wang 	suspend_apio();
1141e550c631SCaesar Wang 	suspend_gpio();
11429ec78bdfSTony Xie 
11434e836d35SLin Huang 	sram_save();
11446fba6e04STony Xie 	return 0;
11456fba6e04STony Xie }
11466fba6e04STony Xie 
1147f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void)
11486fba6e04STony Xie {
11499ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
11509ec78bdfSTony Xie 	uint32_t status = 0;
11519ec78bdfSTony Xie 
11522bff35bbSCaesar Wang 	resume_apio();
1153e550c631SCaesar Wang 	resume_gpio();
11545d3b1067SCaesar Wang 	enable_nodvfs_plls();
11555d3b1067SCaesar Wang 	enable_pwms();
11565d3b1067SCaesar Wang 	/* PWM regulators take time to come up; give 300us to be safe. */
11575d3b1067SCaesar Wang 	udelay(300);
11585d3b1067SCaesar Wang 	enable_dvfs_plls();
11599ec78bdfSTony Xie 
1160e3525114SXing Zheng 	secure_watchdog_enable();
1161a14e0916SCaesar Wang 
11624c127e68SCaesar Wang 	/* restore clk_ddrc_bpll_src_en gate */
11634c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3),
11644c127e68SCaesar Wang 		      BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0));
11654c127e68SCaesar Wang 
1166bdb2763dSCaesar Wang 	/*
1167bdb2763dSCaesar Wang 	 * The wakeup status is not cleared by itself, we need to clear it
1168bdb2763dSCaesar Wang 	 * manually. Otherwise we will alway query some interrupt next time.
1169bdb2763dSCaesar Wang 	 *
1170bdb2763dSCaesar Wang 	 * NOTE: If the kernel needs to query this, we might want to stash it
1171bdb2763dSCaesar Wang 	 * somewhere.
1172bdb2763dSCaesar Wang 	 */
1173bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff);
1174bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00);
1175bdb2763dSCaesar Wang 
1176e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1177f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
1178f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
1179f47a25ddSCaesar Wang 
1180f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
1181f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) |
1182f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) |
1183f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_QGATING_CCI500_CFG));
11849ec78bdfSTony Xie 	dsb();
1185f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON,
1186f47a25ddSCaesar Wang 			BIT(PMU_SCU_B_PWRDWN_EN));
1187f47a25ddSCaesar Wang 
1188f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1189f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1190f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) |
11919ec78bdfSTony Xie 		      WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) |
11929ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_HW) |
11939ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) |
11949ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW));
11959ec78bdfSTony Xie 
11969ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
11979ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
11989ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
11999ec78bdfSTony Xie 
12009ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
12019ec78bdfSTony Xie 	   PMU_ADB400_ST) & status)) {
12029ec78bdfSTony Xie 		wait_cnt++;
12039ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
12049ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
12059ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
12069ec78bdfSTony Xie 			panic();
12079ec78bdfSTony Xie 		}
12089ec78bdfSTony Xie 	}
1209f47a25ddSCaesar Wang 
121078f7017cSCaesar Wang 	pmu_sgrf_rst_hld_release();
1211f47a25ddSCaesar Wang 	pmu_scu_b_pwrup();
12129ec78bdfSTony Xie 	pmu_power_domains_resume();
12134c127e68SCaesar Wang 
12144c127e68SCaesar Wang 	restore_dpll();
12154c127e68SCaesar Wang 	sram_func_set_ddrctl_pll(DPLL_ID);
12164c127e68SCaesar Wang 	restore_abpll();
12174c127e68SCaesar Wang 
12189ec78bdfSTony Xie 	clr_hw_idle(BIT(PMU_CLR_CENTER1) |
12199ec78bdfSTony Xie 				BIT(PMU_CLR_ALIVE) |
12209ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH0) |
12219ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH1) |
12229ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM0) |
12239ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM1) |
12249ec78bdfSTony Xie 				BIT(PMU_CLR_CENTER) |
12254e836d35SLin Huang 				BIT(PMU_CLR_PERILP) |
12264e836d35SLin Huang 				BIT(PMU_CLR_PERILPM0) |
12279ec78bdfSTony Xie 				BIT(PMU_CLR_GIC));
12280587788aSCaesar Wang 
12290587788aSCaesar Wang 	plat_rockchip_gic_cpuif_enable();
1230977001aaSXing Zheng 	m0_stop();
12317ac52006SCaesar Wang 
12324bd1d3faSDerek Basehore 	ddr_prepare_for_sys_resume();
12334bd1d3faSDerek Basehore 
12346fba6e04STony Xie 	return 0;
12356fba6e04STony Xie }
12366fba6e04STony Xie 
1237f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void)
12388867299fSCaesar Wang {
12398867299fSCaesar Wang 	struct gpio_info *rst_gpio;
12408867299fSCaesar Wang 
1241e550c631SCaesar Wang 	rst_gpio = plat_get_rockchip_gpio_reset();
12428867299fSCaesar Wang 
12438867299fSCaesar Wang 	if (rst_gpio) {
12448867299fSCaesar Wang 		gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT);
12458867299fSCaesar Wang 		gpio_set_value(rst_gpio->index, rst_gpio->polarity);
12468867299fSCaesar Wang 	} else {
12478867299fSCaesar Wang 		soc_global_soft_reset();
12488867299fSCaesar Wang 	}
12498867299fSCaesar Wang 
12508867299fSCaesar Wang 	while (1)
12518867299fSCaesar Wang 		;
12528867299fSCaesar Wang }
12538867299fSCaesar Wang 
1254f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void)
125586c253e4SCaesar Wang {
125686c253e4SCaesar Wang 	struct gpio_info *poweroff_gpio;
125786c253e4SCaesar Wang 
1258e550c631SCaesar Wang 	poweroff_gpio = plat_get_rockchip_gpio_poweroff();
125986c253e4SCaesar Wang 
126086c253e4SCaesar Wang 	if (poweroff_gpio) {
126186c253e4SCaesar Wang 		/*
126286c253e4SCaesar Wang 		 * if use tsadc over temp pin(GPIO1A6) as shutdown gpio,
126386c253e4SCaesar Wang 		 * need to set this pin iomux back to gpio function
126486c253e4SCaesar Wang 		 */
126586c253e4SCaesar Wang 		if (poweroff_gpio->index == TSADC_INT_PIN) {
126686c253e4SCaesar Wang 			mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX,
126786c253e4SCaesar Wang 				      GPIO1A6_IOMUX);
126886c253e4SCaesar Wang 		}
126986c253e4SCaesar Wang 		gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT);
127086c253e4SCaesar Wang 		gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity);
127186c253e4SCaesar Wang 	} else {
127286c253e4SCaesar Wang 		WARN("Do nothing when system off\n");
127386c253e4SCaesar Wang 	}
127486c253e4SCaesar Wang 
127586c253e4SCaesar Wang 	while (1)
127686c253e4SCaesar Wang 		;
127786c253e4SCaesar Wang }
127886c253e4SCaesar Wang 
1279bc5c3007SLin Huang void rockchip_plat_mmu_el3(void)
1280bc5c3007SLin Huang {
1281bc5c3007SLin Huang 	size_t sram_size;
1282bc5c3007SLin Huang 
1283bc5c3007SLin Huang 	/* sram.text size */
1284bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_text_end -
1285bc5c3007SLin Huang 		    (char *)&__bl31_sram_text_start;
1286bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_text_start,
1287bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_text_start,
1288bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RO | MT_SECURE);
1289bc5c3007SLin Huang 
1290bc5c3007SLin Huang 	/* sram.data size */
1291bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_data_end -
1292bc5c3007SLin Huang 		    (char *)&__bl31_sram_data_start;
1293bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_data_start,
1294bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_data_start,
1295bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RW | MT_SECURE);
1296bc5c3007SLin Huang 
1297bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_stack_end -
1298bc5c3007SLin Huang 		    (char *)&__bl31_sram_stack_start;
1299bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_stack_start,
1300bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_stack_start,
1301bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RW | MT_SECURE);
1302bc5c3007SLin Huang 
1303bc5c3007SLin Huang 	sram_size = (char *)&__sram_incbin_end - (char *)&__sram_incbin_start;
1304bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__sram_incbin_start,
1305bc5c3007SLin Huang 			(unsigned long)&__sram_incbin_start,
1306bc5c3007SLin Huang 			sram_size, MT_NON_CACHEABLE | MT_RW | MT_SECURE);
1307bc5c3007SLin Huang }
1308bc5c3007SLin Huang 
13096fba6e04STony Xie void plat_rockchip_pmu_init(void)
13106fba6e04STony Xie {
13116fba6e04STony Xie 	uint32_t cpu;
13126fba6e04STony Xie 
13136fba6e04STony Xie 	rockchip_pd_lock_init();
13146fba6e04STony Xie 
1315f47a25ddSCaesar Wang 	/* register requires 32bits mode, switch it to 32 bits */
1316f47a25ddSCaesar Wang 	cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot;
1317f47a25ddSCaesar Wang 
13186fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++)
13196fba6e04STony Xie 		cpuson_flags[cpu] = 0;
13206fba6e04STony Xie 
13219ec78bdfSTony Xie 	for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++)
13229ec78bdfSTony Xie 		clst_warmboot_data[cpu] = 0;
13239ec78bdfSTony Xie 
13249ec78bdfSTony Xie 	/* config cpu's warm boot address */
1325e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1326f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
13276fba6e04STony Xie 		      CPU_BOOT_ADDR_WMASK);
13289ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE);
13296fba6e04STony Xie 
13309d5aee2bSCaesar Wang 	/*
13319d5aee2bSCaesar Wang 	 * Enable Schmitt trigger for better 32 kHz input signal, which is
13329d5aee2bSCaesar Wang 	 * important for suspend/resume reliability among other things.
13339d5aee2bSCaesar Wang 	 */
13349d5aee2bSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE);
13359d5aee2bSCaesar Wang 
13360786d688SCaesar Wang 	init_pmu_counts();
13370786d688SCaesar Wang 
13386fba6e04STony Xie 	nonboot_cpus_off();
1339f47a25ddSCaesar Wang 
13406fba6e04STony Xie 	INFO("%s(%d): pd status %x\n", __func__, __LINE__,
13416fba6e04STony Xie 	     mmio_read_32(PMU_BASE + PMU_PWRDN_ST));
13426fba6e04STony Xie }
1343