16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #include <arch_helpers.h> 86fba6e04STony Xie #include <assert.h> 96fba6e04STony Xie #include <bakery_lock.h> 106fba6e04STony Xie #include <debug.h> 116fba6e04STony Xie #include <delay_timer.h> 124bd1d3faSDerek Basehore #include <dfs.h> 136fba6e04STony Xie #include <errno.h> 148867299fSCaesar Wang #include <gpio.h> 156fba6e04STony Xie #include <mmio.h> 16977001aaSXing Zheng #include <m0_ctl.h> 176fba6e04STony Xie #include <platform.h> 186fba6e04STony Xie #include <platform_def.h> 198867299fSCaesar Wang #include <plat_params.h> 206fba6e04STony Xie #include <plat_private.h> 216fba6e04STony Xie #include <rk3399_def.h> 22e3525114SXing Zheng #include <secure.h> 236fba6e04STony Xie #include <soc.h> 246fba6e04STony Xie #include <pmu.h> 256fba6e04STony Xie #include <pmu_com.h> 265d3b1067SCaesar Wang #include <pwm.h> 27bdb2763dSCaesar Wang #include <bl31.h> 284c127e68SCaesar Wang #include <suspend.h> 296fba6e04STony Xie 309ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock); 319ec78bdfSTony Xie 32f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr; 33f47a25ddSCaesar Wang 346fba6e04STony Xie /* 356fba6e04STony Xie * There are two ways to powering on or off on core. 366fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg, 376fba6e04STony Xie * it is core_pwr_pd mode 386fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 396fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 406fba6e04STony Xie * powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode 416fba6e04STony Xie * so we need core_pm_cfg_info to distinguish which method be used now. 426fba6e04STony Xie */ 436fba6e04STony Xie 446fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT] 456fba6e04STony Xie #if USE_COHERENT_MEM 466fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem"))) 476fba6e04STony Xie #endif 486fba6e04STony Xie ;/* coheront */ 496fba6e04STony Xie 509ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state) 519ec78bdfSTony Xie { 529ec78bdfSTony Xie uint32_t bus_id = BIT(bus); 539ec78bdfSTony Xie uint32_t bus_req; 549ec78bdfSTony Xie uint32_t wait_cnt = 0; 559ec78bdfSTony Xie uint32_t bus_state, bus_ack; 569ec78bdfSTony Xie 579ec78bdfSTony Xie if (state) 589ec78bdfSTony Xie bus_req = BIT(bus); 599ec78bdfSTony Xie else 609ec78bdfSTony Xie bus_req = 0; 619ec78bdfSTony Xie 629ec78bdfSTony Xie mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req); 639ec78bdfSTony Xie 649ec78bdfSTony Xie do { 659ec78bdfSTony Xie bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id; 669ec78bdfSTony Xie bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id; 679ec78bdfSTony Xie wait_cnt++; 689ec78bdfSTony Xie } while ((bus_state != bus_req || bus_ack != bus_req) && 699ec78bdfSTony Xie (wait_cnt < MAX_WAIT_COUNT)); 709ec78bdfSTony Xie 719ec78bdfSTony Xie if (bus_state != bus_req || bus_ack != bus_req) { 729ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 739ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST), 749ec78bdfSTony Xie bus_state); 759ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 769ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK), 779ec78bdfSTony Xie bus_ack); 789ec78bdfSTony Xie } 799ec78bdfSTony Xie } 809ec78bdfSTony Xie 819ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata; 829ec78bdfSTony Xie 839ec78bdfSTony Xie static void qos_save(void) 849ec78bdfSTony Xie { 859ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 869ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gpu_qos, GPU); 879ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 889ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 899ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 909ec78bdfSTony Xie } 919ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 929ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 939ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 949ec78bdfSTony Xie } 959ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 969ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 979ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 989ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 999ec78bdfSTony Xie } 1009ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1019ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1029ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1039ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC); 1049ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1059ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1069ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1079ec78bdfSTony Xie } 1089ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1099ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1109ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1119ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC); 1129ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1139ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO); 1149ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1159ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gic_qos, GIC); 1169ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1179ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1189ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 1199ec78bdfSTony Xie } 1209ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 1219ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.iep_qos, IEP); 1229ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 1239ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 1249ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 1259ec78bdfSTony Xie } 1269ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 1279ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 1289ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 1299ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 1309ec78bdfSTony Xie } 1319ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 1329ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 1339ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 1349ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dcf_qos, DCF); 1359ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 1369ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 1379ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 1389ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 1399ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 1409ec78bdfSTony Xie } 1419ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 1429ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 1439ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 1449ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 1459ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 1469ec78bdfSTony Xie } 1479ec78bdfSTony Xie } 1489ec78bdfSTony Xie 1499ec78bdfSTony Xie static void qos_restore(void) 1509ec78bdfSTony Xie { 1519ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1529ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gpu_qos, GPU); 1539ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1549ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1559ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1569ec78bdfSTony Xie } 1579ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1589ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1599ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1609ec78bdfSTony Xie } 1619ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1629ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1639ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1649ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1659ec78bdfSTony Xie } 1669ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1679ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1689ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1699ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gmac_qos, GMAC); 1709ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1719ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1729ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1739ec78bdfSTony Xie } 1749ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1759ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1769ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1779ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.emmc_qos, EMMC); 1789ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1799ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdio_qos, SDIO); 1809ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1819ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gic_qos, GIC); 1829ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1839ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1849ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 1859ec78bdfSTony Xie } 1869ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 1879ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.iep_qos, IEP); 1889ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 1899ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 1909ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 1919ec78bdfSTony Xie } 1929ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 1939ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 1949ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 1959ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 1969ec78bdfSTony Xie } 1979ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 1989ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 1999ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 2009ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dcf_qos, DCF); 2019ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 2029ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 2039ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 2049ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 2059ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 2069ec78bdfSTony Xie } 2079ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 2089ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 2099ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 2109ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 2119ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 2129ec78bdfSTony Xie } 2139ec78bdfSTony Xie } 2149ec78bdfSTony Xie 2159ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state) 2169ec78bdfSTony Xie { 2179ec78bdfSTony Xie uint32_t state; 2189ec78bdfSTony Xie 2199ec78bdfSTony Xie if (pmu_power_domain_st(pd_id) == pd_state) 2209ec78bdfSTony Xie goto out; 2219ec78bdfSTony Xie 2229ec78bdfSTony Xie if (pd_state == pmu_pd_on) 2239ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 2249ec78bdfSTony Xie 2259ec78bdfSTony Xie state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE; 2269ec78bdfSTony Xie 2279ec78bdfSTony Xie switch (pd_id) { 2289ec78bdfSTony Xie case PD_GPU: 2299ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GPU, state); 2309ec78bdfSTony Xie break; 2319ec78bdfSTony Xie case PD_VIO: 2329ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VIO, state); 2339ec78bdfSTony Xie break; 2349ec78bdfSTony Xie case PD_ISP0: 2359ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP0, state); 2369ec78bdfSTony Xie break; 2379ec78bdfSTony Xie case PD_ISP1: 2389ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP1, state); 2399ec78bdfSTony Xie break; 2409ec78bdfSTony Xie case PD_VO: 2419ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPB, state); 2429ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPL, state); 2439ec78bdfSTony Xie break; 2449ec78bdfSTony Xie case PD_HDCP: 2459ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_HDCP, state); 2469ec78bdfSTony Xie break; 2479ec78bdfSTony Xie case PD_TCPD0: 2489ec78bdfSTony Xie break; 2499ec78bdfSTony Xie case PD_TCPD1: 2509ec78bdfSTony Xie break; 2519ec78bdfSTony Xie case PD_GMAC: 2529ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GMAC, state); 2539ec78bdfSTony Xie break; 2549ec78bdfSTony Xie case PD_CCI: 2559ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM0, state); 2569ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM1, state); 2579ec78bdfSTony Xie break; 2589ec78bdfSTony Xie case PD_SD: 2599ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SD, state); 2609ec78bdfSTony Xie break; 2619ec78bdfSTony Xie case PD_EMMC: 2629ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EMMC, state); 2639ec78bdfSTony Xie break; 2649ec78bdfSTony Xie case PD_EDP: 2659ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EDP, state); 2669ec78bdfSTony Xie break; 2679ec78bdfSTony Xie case PD_SDIOAUDIO: 2689ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state); 2699ec78bdfSTony Xie break; 2709ec78bdfSTony Xie case PD_GIC: 2719ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GIC, state); 2729ec78bdfSTony Xie break; 2739ec78bdfSTony Xie case PD_RGA: 2749ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_RGA, state); 2759ec78bdfSTony Xie break; 2769ec78bdfSTony Xie case PD_VCODEC: 2779ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VCODEC, state); 2789ec78bdfSTony Xie break; 2799ec78bdfSTony Xie case PD_VDU: 2809ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VDU, state); 2819ec78bdfSTony Xie break; 2829ec78bdfSTony Xie case PD_IEP: 2839ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_IEP, state); 2849ec78bdfSTony Xie break; 2859ec78bdfSTony Xie case PD_USB3: 2869ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_USB3, state); 2879ec78bdfSTony Xie break; 2889ec78bdfSTony Xie case PD_PERIHP: 2899ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_PERIHP, state); 2909ec78bdfSTony Xie break; 2919ec78bdfSTony Xie default: 2929ec78bdfSTony Xie break; 2939ec78bdfSTony Xie } 2949ec78bdfSTony Xie 2959ec78bdfSTony Xie if (pd_state == pmu_pd_off) 2969ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 2979ec78bdfSTony Xie 2989ec78bdfSTony Xie out: 2999ec78bdfSTony Xie return 0; 3009ec78bdfSTony Xie } 3019ec78bdfSTony Xie 3029ec78bdfSTony Xie static uint32_t pmu_powerdomain_state; 3039ec78bdfSTony Xie 3049ec78bdfSTony Xie static void pmu_power_domains_suspend(void) 3059ec78bdfSTony Xie { 3069ec78bdfSTony Xie clk_gate_con_save(); 3079ec78bdfSTony Xie clk_gate_con_disable(); 3089ec78bdfSTony Xie qos_save(); 3099ec78bdfSTony Xie pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 3109ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_off); 3119ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_off); 3129ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_off); 3139ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_off); 3149ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_off); 3159ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_off); 3169ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_off); 3179ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off); 3189ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_off); 3199ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_off); 3209ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_off); 3219ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_off); 3229ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_off); 3239ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_off); 3249ec78bdfSTony Xie clk_gate_con_restore(); 3259ec78bdfSTony Xie } 3269ec78bdfSTony Xie 3279ec78bdfSTony Xie static void pmu_power_domains_resume(void) 3289ec78bdfSTony Xie { 3299ec78bdfSTony Xie clk_gate_con_save(); 3309ec78bdfSTony Xie clk_gate_con_disable(); 3319ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VDU))) 3329ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_on); 3339ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VCODEC))) 3349ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_on); 3359ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_RGA))) 3369ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_on); 3379ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_IEP))) 3389ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_on); 3399ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_EDP))) 3409ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_on); 3419ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GMAC))) 3429ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_on); 3439ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO))) 3449ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on); 3459ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_HDCP))) 3469ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_on); 3479ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP1))) 3489ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_on); 3499ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP0))) 3509ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_on); 3519ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VO))) 3529ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_on); 3539ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD1))) 3549ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_on); 3559ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD0))) 3569ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_on); 3579ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GPU))) 3589ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_on); 3599ec78bdfSTony Xie qos_restore(); 3609ec78bdfSTony Xie clk_gate_con_restore(); 3619ec78bdfSTony Xie } 3629ec78bdfSTony Xie 363f47a25ddSCaesar Wang void rk3399_flash_l2_b(void) 364f47a25ddSCaesar Wang { 365f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 366f47a25ddSCaesar Wang 367f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 368f47a25ddSCaesar Wang dsb(); 369f47a25ddSCaesar Wang 370f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 371f47a25ddSCaesar Wang BIT(L2_FLUSHDONE_CLUSTER_B))) { 372f47a25ddSCaesar Wang wait_cnt++; 3739ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 374f47a25ddSCaesar Wang WARN("%s:reg %x,wait\n", __func__, 375f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 376f47a25ddSCaesar Wang } 377f47a25ddSCaesar Wang 378f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 379f47a25ddSCaesar Wang } 380f47a25ddSCaesar Wang 381f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void) 382f47a25ddSCaesar Wang { 383f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 384f47a25ddSCaesar Wang 385f47a25ddSCaesar Wang if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & 386f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) != 387f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) { 388f47a25ddSCaesar Wang ERROR("%s: not all cpus is off\n", __func__); 389f47a25ddSCaesar Wang return; 390f47a25ddSCaesar Wang } 391f47a25ddSCaesar Wang 392f47a25ddSCaesar Wang rk3399_flash_l2_b(); 393f47a25ddSCaesar Wang 394f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 395f47a25ddSCaesar Wang 396f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 397f47a25ddSCaesar Wang BIT(STANDBY_BY_WFIL2_CLUSTER_B))) { 398f47a25ddSCaesar Wang wait_cnt++; 3999ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 400f47a25ddSCaesar Wang ERROR("%s:wait cluster-b l2(%x)\n", __func__, 401f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 402f47a25ddSCaesar Wang } 403f47a25ddSCaesar Wang } 404f47a25ddSCaesar Wang 405f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void) 406f47a25ddSCaesar Wang { 407f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 408f47a25ddSCaesar Wang } 409f47a25ddSCaesar Wang 4106fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id) 4116fba6e04STony Xie { 41280fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4136fba6e04STony Xie return core_pm_cfg_info[cpu_id]; 4146fba6e04STony Xie } 4156fba6e04STony Xie 4166fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value) 4176fba6e04STony Xie { 41880fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4196fba6e04STony Xie core_pm_cfg_info[cpu_id] = value; 4206fba6e04STony Xie #if !USE_COHERENT_MEM 4216fba6e04STony Xie flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id], 4226fba6e04STony Xie sizeof(uint32_t)); 4236fba6e04STony Xie #endif 4246fba6e04STony Xie } 4256fba6e04STony Xie 4266fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id) 4276fba6e04STony Xie { 4286fba6e04STony Xie uint32_t cfg_info; 4296fba6e04STony Xie uint32_t cpu_pd = PD_CPUL0 + cpu_id; 4306fba6e04STony Xie /* 4316fba6e04STony Xie * There are two ways to powering on or off on core. 4326fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg 4336fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 4346fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 4356fba6e04STony Xie * powered off automatically. 4366fba6e04STony Xie */ 4376fba6e04STony Xie 4386fba6e04STony Xie cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id); 4396fba6e04STony Xie 4406fba6e04STony Xie if (cfg_info == core_pwr_pd) { 4416fba6e04STony Xie /* disable core_pm cfg */ 4426fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4436fba6e04STony Xie CORES_PM_DISABLE); 4446fba6e04STony Xie /* if the cores have be on, power off it firstly */ 4456fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4466fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0); 4476fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 4486fba6e04STony Xie } 4496fba6e04STony Xie 4506fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_on); 4516fba6e04STony Xie } else { 4526fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4536fba6e04STony Xie WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id); 4546fba6e04STony Xie return -EINVAL; 4556fba6e04STony Xie } 4566fba6e04STony Xie 4576fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4586fba6e04STony Xie BIT(core_pm_sft_wakeup_en)); 459f47a25ddSCaesar Wang dsb(); 4606fba6e04STony Xie } 4616fba6e04STony Xie 4626fba6e04STony Xie return 0; 4636fba6e04STony Xie } 4646fba6e04STony Xie 4656fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg) 4666fba6e04STony Xie { 4676fba6e04STony Xie uint32_t cpu_pd; 4686fba6e04STony Xie uint32_t core_pm_value; 4696fba6e04STony Xie 4706fba6e04STony Xie cpu_pd = PD_CPUL0 + cpu_id; 4716fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_off) 4726fba6e04STony Xie return 0; 4736fba6e04STony Xie 4746fba6e04STony Xie if (pd_cfg == core_pwr_pd) { 4756fba6e04STony Xie if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK)) 4766fba6e04STony Xie return -EINVAL; 4776fba6e04STony Xie 4786fba6e04STony Xie /* disable core_pm cfg */ 4796fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4806fba6e04STony Xie CORES_PM_DISABLE); 4816fba6e04STony Xie 4826fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 4836fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 4846fba6e04STony Xie } else { 4856fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 4866fba6e04STony Xie 4876fba6e04STony Xie core_pm_value = BIT(core_pm_en); 4886fba6e04STony Xie if (pd_cfg == core_pwr_wfi_int) 4896fba6e04STony Xie core_pm_value |= BIT(core_pm_int_wakeup_en); 4906fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4916fba6e04STony Xie core_pm_value); 492f47a25ddSCaesar Wang dsb(); 4936fba6e04STony Xie } 4946fba6e04STony Xie 4956fba6e04STony Xie return 0; 4966fba6e04STony Xie } 4976fba6e04STony Xie 4989ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state) 4999ec78bdfSTony Xie { 5009ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5019ec78bdfSTony Xie uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st; 5029ec78bdfSTony Xie 5039ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5049ec78bdfSTony Xie 50563ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5069ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) { 5079ec78bdfSTony Xie pll_id = ALPLL_ID; 5089ec78bdfSTony Xie clst_st_msk = CLST_L_CPUS_MSK; 5099ec78bdfSTony Xie } else { 5109ec78bdfSTony Xie pll_id = ABPLL_ID; 5119ec78bdfSTony Xie clst_st_msk = CLST_B_CPUS_MSK << 5129ec78bdfSTony Xie PLATFORM_CLUSTER0_CORE_COUNT; 5139ec78bdfSTony Xie } 5149ec78bdfSTony Xie 5159ec78bdfSTony Xie clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id)); 5169ec78bdfSTony Xie 5179ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5189ec78bdfSTony Xie 5199ec78bdfSTony Xie pmu_st &= clst_st_msk; 5209ec78bdfSTony Xie 5219ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) { 5229ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5239ec78bdfSTony Xie PLL_SLOW_MODE); 5249ec78bdfSTony Xie 5259ec78bdfSTony Xie clst_warmboot_data[pll_id] = PMU_CLST_RET; 5269ec78bdfSTony Xie 5279ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5289ec78bdfSTony Xie pmu_st &= clst_st_msk; 5299ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) 5309ec78bdfSTony Xie return; 5319ec78bdfSTony Xie /* 5329ec78bdfSTony Xie * it is mean that others cpu is up again, 5339ec78bdfSTony Xie * we must resume the cfg at once. 5349ec78bdfSTony Xie */ 5359ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5369ec78bdfSTony Xie PLL_NOMAL_MODE); 5379ec78bdfSTony Xie clst_warmboot_data[pll_id] = 0; 5389ec78bdfSTony Xie } 5399ec78bdfSTony Xie } 5409ec78bdfSTony Xie } 5419ec78bdfSTony Xie 5429ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state) 5439ec78bdfSTony Xie { 5449ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5459ec78bdfSTony Xie uint32_t pll_id, pll_st; 5469ec78bdfSTony Xie 5479ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5489ec78bdfSTony Xie 54963ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5509ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) 5519ec78bdfSTony Xie pll_id = ALPLL_ID; 5529ec78bdfSTony Xie else 5539ec78bdfSTony Xie pll_id = ABPLL_ID; 5549ec78bdfSTony Xie 5559ec78bdfSTony Xie pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >> 5569ec78bdfSTony Xie PLL_MODE_SHIFT; 5579ec78bdfSTony Xie 5589ec78bdfSTony Xie if (pll_st != NORMAL_MODE) { 5599ec78bdfSTony Xie WARN("%s: clst (%d) is in error mode (%d)\n", 5609ec78bdfSTony Xie __func__, pll_id, pll_st); 5619ec78bdfSTony Xie return -1; 5629ec78bdfSTony Xie } 5639ec78bdfSTony Xie } 5649ec78bdfSTony Xie 5659ec78bdfSTony Xie return 0; 5669ec78bdfSTony Xie } 5679ec78bdfSTony Xie 5686fba6e04STony Xie static void nonboot_cpus_off(void) 5696fba6e04STony Xie { 5706fba6e04STony Xie uint32_t boot_cpu, cpu; 5716fba6e04STony Xie 5726fba6e04STony Xie boot_cpu = plat_my_core_pos(); 5736fba6e04STony Xie 5746fba6e04STony Xie /* turn off noboot cpus */ 5756fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) { 5766fba6e04STony Xie if (cpu == boot_cpu) 5776fba6e04STony Xie continue; 5786fba6e04STony Xie cpus_power_domain_off(cpu, core_pwr_pd); 5796fba6e04STony Xie } 5806fba6e04STony Xie } 5816fba6e04STony Xie 582f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint) 5836fba6e04STony Xie { 5846fba6e04STony Xie uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 5856fba6e04STony Xie 58680fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 5876fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 5886fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG; 5896fba6e04STony Xie cpuson_entry_point[cpu_id] = entrypoint; 5906fba6e04STony Xie dsb(); 5916fba6e04STony Xie 5926fba6e04STony Xie cpus_power_domain_on(cpu_id); 5936fba6e04STony Xie 594f32ab444Stony.xie return PSCI_E_SUCCESS; 5956fba6e04STony Xie } 5966fba6e04STony Xie 597f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void) 5986fba6e04STony Xie { 5996fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6006fba6e04STony Xie 6016fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi); 6026fba6e04STony Xie 603f32ab444Stony.xie return PSCI_E_SUCCESS; 6046fba6e04STony Xie } 6056fba6e04STony Xie 606f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl, 607f32ab444Stony.xie plat_local_state_t lvl_state) 6089ec78bdfSTony Xie { 6099ec78bdfSTony Xie switch (lvl) { 6109ec78bdfSTony Xie case MPIDR_AFFLVL1: 6119ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6129ec78bdfSTony Xie break; 6139ec78bdfSTony Xie default: 6149ec78bdfSTony Xie break; 6159ec78bdfSTony Xie } 6169ec78bdfSTony Xie 617f32ab444Stony.xie return PSCI_E_SUCCESS; 6189ec78bdfSTony Xie } 6199ec78bdfSTony Xie 620f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void) 6216fba6e04STony Xie { 6226fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6236fba6e04STony Xie 62480fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6256fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6266fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN; 6279ec78bdfSTony Xie cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint(); 6286fba6e04STony Xie dsb(); 6296fba6e04STony Xie 6306fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi_int); 6316fba6e04STony Xie 632f32ab444Stony.xie return PSCI_E_SUCCESS; 6336fba6e04STony Xie } 6346fba6e04STony Xie 635f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, plat_local_state_t lvl_state) 6369ec78bdfSTony Xie { 6379ec78bdfSTony Xie switch (lvl) { 6389ec78bdfSTony Xie case MPIDR_AFFLVL1: 6399ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6409ec78bdfSTony Xie break; 6419ec78bdfSTony Xie default: 6429ec78bdfSTony Xie break; 6439ec78bdfSTony Xie } 6449ec78bdfSTony Xie 645f32ab444Stony.xie return PSCI_E_SUCCESS; 6469ec78bdfSTony Xie } 6479ec78bdfSTony Xie 648f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void) 6496fba6e04STony Xie { 6506fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6516fba6e04STony Xie 6529ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 6539ec78bdfSTony Xie CORES_PM_DISABLE); 654f32ab444Stony.xie return PSCI_E_SUCCESS; 6559ec78bdfSTony Xie } 6569ec78bdfSTony Xie 657f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl, 6589ec78bdfSTony Xie plat_local_state_t lvl_state) 6599ec78bdfSTony Xie { 6609ec78bdfSTony Xie switch (lvl) { 6619ec78bdfSTony Xie case MPIDR_AFFLVL1: 6629ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 6639ec78bdfSTony Xie break; 6649ec78bdfSTony Xie default: 6659ec78bdfSTony Xie break; 6669ec78bdfSTony Xie } 6676fba6e04STony Xie 668f32ab444Stony.xie return PSCI_E_SUCCESS; 6696fba6e04STony Xie } 6706fba6e04STony Xie 671f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void) 6726fba6e04STony Xie { 6736fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6746fba6e04STony Xie 6756fba6e04STony Xie /* Disable core_pm */ 6766fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE); 6776fba6e04STony Xie 678f32ab444Stony.xie return PSCI_E_SUCCESS; 6796fba6e04STony Xie } 6806fba6e04STony Xie 681f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, plat_local_state_t lvl_state) 6829ec78bdfSTony Xie { 6839ec78bdfSTony Xie switch (lvl) { 6849ec78bdfSTony Xie case MPIDR_AFFLVL1: 6859ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 6869ec78bdfSTony Xie default: 6879ec78bdfSTony Xie break; 6889ec78bdfSTony Xie } 6899ec78bdfSTony Xie 690f32ab444Stony.xie return PSCI_E_SUCCESS; 6919ec78bdfSTony Xie } 6929ec78bdfSTony Xie 6930786d688SCaesar Wang /** 6940786d688SCaesar Wang * init_pmu_counts - Init timing counts in the PMU register area 6950786d688SCaesar Wang * 6960786d688SCaesar Wang * At various points when we power up or down parts of the system we need 6970786d688SCaesar Wang * a delay to wait for power / clocks to become stable. The PMU has counters 6980786d688SCaesar Wang * to help software do the delay properly. Basically, it works like this: 6990786d688SCaesar Wang * - Software sets up counter values 7000786d688SCaesar Wang * - When software turns on something in the PMU, the counter kicks off 7010786d688SCaesar Wang * - The hardware sets a bit automatically when the counter has finished and 7020786d688SCaesar Wang * software knows that the initialization is done. 7030786d688SCaesar Wang * 7040786d688SCaesar Wang * It's software's job to setup these counters. The hardware power on default 7050786d688SCaesar Wang * for these settings is conservative, setting everything to 0x5dc0 7060786d688SCaesar Wang * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts). 7070786d688SCaesar Wang * 7080786d688SCaesar Wang * Note that some of these counters are only really used at suspend/resume 7090786d688SCaesar Wang * time (for instance, that's the only time we turn off/on the oscillator) and 7100786d688SCaesar Wang * others are used during normal runtime (like turning on/off a CPU or GPU) but 7110786d688SCaesar Wang * it doesn't hurt to init everything at boot. 7120786d688SCaesar Wang * 7130786d688SCaesar Wang * Also note that these counters can run off the 32 kHz clock or the 24 MHz 7140786d688SCaesar Wang * clock. While the 24 MHz clock can give us more precision, it's not always 715bdb2763dSCaesar Wang * available (like when we turn the oscillator off at sleep time). The 716bdb2763dSCaesar Wang * pmu_use_lf (lf: low freq) is available in power mode. Current understanding 717bdb2763dSCaesar Wang * is that counts work like this: 7180786d688SCaesar Wang * IF (pmu_use_lf == 0) || (power_mode_en == 0) 7190786d688SCaesar Wang * use the 24M OSC for counts 7200786d688SCaesar Wang * ELSE 7210786d688SCaesar Wang * use the 32K OSC for counts 7220786d688SCaesar Wang * 7230786d688SCaesar Wang * Notes: 7240786d688SCaesar Wang * - There is a separate bit for the PMU called PMU_24M_EN_CFG. At the moment 7250786d688SCaesar Wang * we always keep that 0. This apparently choose between using the PLL as 7260786d688SCaesar Wang * the source for the PMU vs. the 24M clock. If we ever set it to 1 we 7270786d688SCaesar Wang * should consider how it affects these counts (if at all). 7280786d688SCaesar Wang * - The power_mode_en is documented to auto-clear automatically when we leave 7290786d688SCaesar Wang * "power mode". That's why most clocks are on 24M. Only timings used when 7300786d688SCaesar Wang * in "power mode" are 32k. 7310786d688SCaesar Wang * - In some cases the kernel may override these counts. 7320786d688SCaesar Wang * 7330786d688SCaesar Wang * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs 7340786d688SCaesar Wang * in power mode, we need to ensure that they are available. 7350786d688SCaesar Wang */ 7360786d688SCaesar Wang static void init_pmu_counts(void) 7370786d688SCaesar Wang { 7380786d688SCaesar Wang /* COUNTS FOR INSIDE POWER MODE */ 7390786d688SCaesar Wang 7400786d688SCaesar Wang /* 7410786d688SCaesar Wang * From limited testing, need PMU stable >= 2ms, but go overkill 7420786d688SCaesar Wang * and choose 30 ms to match testing on past SoCs. Also let 7430786d688SCaesar Wang * OSC have 30 ms for stabilization. 7440786d688SCaesar Wang */ 7450786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30)); 7460786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30)); 7470786d688SCaesar Wang 7480786d688SCaesar Wang /* Unclear what these should be; try 3 ms */ 7490786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3)); 7500786d688SCaesar Wang 7510786d688SCaesar Wang /* Unclear what this should be, but set the default explicitly */ 7520786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0); 7530786d688SCaesar Wang 7540786d688SCaesar Wang /* COUNTS FOR OUTSIDE POWER MODE */ 7550786d688SCaesar Wang 7560786d688SCaesar Wang /* Put something sorta conservative here until we know better */ 7570786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3)); 7580786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1)); 7590786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1)); 7600786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1)); 7610786d688SCaesar Wang 7620786d688SCaesar Wang /* 7630786d688SCaesar Wang * Set CPU/GPU to 1 us. 7640786d688SCaesar Wang * 7650786d688SCaesar Wang * NOTE: Even though ATF doesn't configure the GPU we'll still setup 7660786d688SCaesar Wang * counts here. After all ATF controls all these other bits and also 7670786d688SCaesar Wang * chooses which clock these counters use. 7680786d688SCaesar Wang */ 7690786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_US(1)); 7700786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1)); 7710786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1)); 7720786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1)); 7730786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1)); 7740786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1)); 7750786d688SCaesar Wang } 7760786d688SCaesar Wang 7774c127e68SCaesar Wang static uint32_t clk_ddrc_save; 7784c127e68SCaesar Wang 7796fba6e04STony Xie static void sys_slp_config(void) 7806fba6e04STony Xie { 7816fba6e04STony Xie uint32_t slp_mode_cfg = 0; 7826fba6e04STony Xie 7834c127e68SCaesar Wang /* keep enabling clk_ddrc_bpll_src_en gate for DDRC */ 7844c127e68SCaesar Wang clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3)); 7854c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1)); 7864c127e68SCaesar Wang 7874c127e68SCaesar Wang prepare_abpll_for_ddrctrl(); 7884c127e68SCaesar Wang sram_func_set_ddrctl_pll(ABPLL_ID); 7894c127e68SCaesar Wang 7909ec78bdfSTony Xie mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP); 791f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 792f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) | 793f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) | 794f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG)); 795f47a25ddSCaesar Wang 796f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 797f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) | 798f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) | 799f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW)); 800f47a25ddSCaesar Wang 801f47a25ddSCaesar Wang slp_mode_cfg = BIT(PMU_PWR_MODE_EN) | 802f47a25ddSCaesar Wang BIT(PMU_POWER_OFF_REQ_CFG) | 803f47a25ddSCaesar Wang BIT(PMU_CPU0_PD_EN) | 804f47a25ddSCaesar Wang BIT(PMU_L2_FLUSH_EN) | 805f47a25ddSCaesar Wang BIT(PMU_L2_IDLE_EN) | 8069ec78bdfSTony Xie BIT(PMU_SCU_PD_EN) | 8079ec78bdfSTony Xie BIT(PMU_CCI_PD_EN) | 8089ec78bdfSTony Xie BIT(PMU_CLK_CORE_SRC_GATE_EN) | 8099ec78bdfSTony Xie BIT(PMU_ALIVE_USE_LF) | 8109ec78bdfSTony Xie BIT(PMU_SREF0_ENTER_EN) | 8119ec78bdfSTony Xie BIT(PMU_SREF1_ENTER_EN) | 8129ec78bdfSTony Xie BIT(PMU_DDRC0_GATING_EN) | 8139ec78bdfSTony Xie BIT(PMU_DDRC1_GATING_EN) | 8149ec78bdfSTony Xie BIT(PMU_DDRIO0_RET_EN) | 8159ec78bdfSTony Xie BIT(PMU_DDRIO1_RET_EN) | 8169ec78bdfSTony Xie BIT(PMU_DDRIO_RET_HW_DE_REQ) | 8174c127e68SCaesar Wang BIT(PMU_CENTER_PD_EN) | 8189ec78bdfSTony Xie BIT(PMU_PLL_PD_EN) | 8199ec78bdfSTony Xie BIT(PMU_CLK_CENTER_SRC_GATE_EN) | 8209ec78bdfSTony Xie BIT(PMU_OSC_DIS) | 8219ec78bdfSTony Xie BIT(PMU_PMU_USE_LF); 822f47a25ddSCaesar Wang 8239ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN)); 8246fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg); 825f47a25ddSCaesar Wang 826545bff0eSCaesar Wang mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW); 827545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K); 828545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */ 829545bff0eSCaesar Wang } 830545bff0eSCaesar Wang 8319ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle) 8329ec78bdfSTony Xie { 8339ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8349ec78bdfSTony Xie } 8359ec78bdfSTony Xie 8369ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle) 8379ec78bdfSTony Xie { 8389ec78bdfSTony Xie mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8396fba6e04STony Xie } 8406fba6e04STony Xie 8412bff35bbSCaesar Wang static uint32_t iomux_status[12]; 8422bff35bbSCaesar Wang static uint32_t pull_mode_status[12]; 8432bff35bbSCaesar Wang static uint32_t gpio_direction[3]; 8442bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate; 8452bff35bbSCaesar Wang 8462bff35bbSCaesar Wang static void suspend_apio(void) 8472bff35bbSCaesar Wang { 8482bff35bbSCaesar Wang struct apio_info *suspend_apio; 8492bff35bbSCaesar Wang int i; 8502bff35bbSCaesar Wang 8512bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 8522bff35bbSCaesar Wang 8532bff35bbSCaesar Wang if (!suspend_apio) 8542bff35bbSCaesar Wang return; 8552bff35bbSCaesar Wang 8562bff35bbSCaesar Wang /* save gpio2 ~ gpio4 iomux and pull mode */ 8572bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 8582bff35bbSCaesar Wang iomux_status[i] = mmio_read_32(GRF_BASE + 8592bff35bbSCaesar Wang GRF_GPIO2A_IOMUX + i * 4); 8602bff35bbSCaesar Wang pull_mode_status[i] = mmio_read_32(GRF_BASE + 8612bff35bbSCaesar Wang GRF_GPIO2A_P + i * 4); 8622bff35bbSCaesar Wang } 8632bff35bbSCaesar Wang 8642bff35bbSCaesar Wang /* store gpio2 ~ gpio4 clock gate state */ 8652bff35bbSCaesar Wang gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >> 8662bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT) & 0x07; 8672bff35bbSCaesar Wang 8682bff35bbSCaesar Wang /* enable gpio2 ~ gpio4 clock gate */ 8692bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 8702bff35bbSCaesar Wang BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT)); 8712bff35bbSCaesar Wang 8722bff35bbSCaesar Wang /* save gpio2 ~ gpio4 direction */ 8732bff35bbSCaesar Wang gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04); 8742bff35bbSCaesar Wang gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04); 8752bff35bbSCaesar Wang gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04); 8762bff35bbSCaesar Wang 8772bff35bbSCaesar Wang /* apio1 charge gpio3a0 ~ gpio3c7 */ 8782bff35bbSCaesar Wang if (suspend_apio->apio1) { 8792bff35bbSCaesar Wang 8802bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 iomux to gpio */ 8812bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX, 8822bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 8832bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX, 8842bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 8852bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX, 8862bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 8872bff35bbSCaesar Wang 8882bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 pull mode to pull none */ 8892bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0); 8902bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0); 8912bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0); 8922bff35bbSCaesar Wang 8932bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 to input */ 8942bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff); 8952bff35bbSCaesar Wang } 8962bff35bbSCaesar Wang 8972bff35bbSCaesar Wang /* apio2 charge gpio2a0 ~ gpio2b4 */ 8982bff35bbSCaesar Wang if (suspend_apio->apio2) { 8992bff35bbSCaesar Wang 9002bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9012bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX, 9022bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9032bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX, 9042bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9052bff35bbSCaesar Wang 9062bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 pull mode to pull none */ 9072bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0); 9082bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0); 9092bff35bbSCaesar Wang 9102bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 to input */ 9112bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff); 9122bff35bbSCaesar Wang } 9132bff35bbSCaesar Wang 9142bff35bbSCaesar Wang /* apio3 charge gpio2c0 ~ gpio2d4*/ 9152bff35bbSCaesar Wang if (suspend_apio->apio3) { 9162bff35bbSCaesar Wang 9172bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9182bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX, 9192bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9202bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX, 9212bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9222bff35bbSCaesar Wang 9232bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 pull mode to pull none */ 9242bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0); 9252bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0); 9262bff35bbSCaesar Wang 9272bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 to input */ 9282bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000); 9292bff35bbSCaesar Wang } 9302bff35bbSCaesar Wang 9312bff35bbSCaesar Wang /* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */ 9322bff35bbSCaesar Wang if (suspend_apio->apio4) { 9332bff35bbSCaesar Wang 9342bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 iomux to gpio */ 9352bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, 9362bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9372bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX, 9382bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9392bff35bbSCaesar Wang 9402bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 pull mode to pull none */ 9412bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0); 9422bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0); 9432bff35bbSCaesar Wang 9442bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 9452bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000); 9462bff35bbSCaesar Wang } 9472bff35bbSCaesar Wang 9482bff35bbSCaesar Wang /* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/ 9492bff35bbSCaesar Wang if (suspend_apio->apio5) { 9502bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 iomux to gpio */ 9512bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX, 9522bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9532bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX, 9542bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9552bff35bbSCaesar Wang 9562bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 pull mode to pull none */ 9572bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0); 9582bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0); 9592bff35bbSCaesar Wang 9602bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 9612bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000); 9622bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff); 9632bff35bbSCaesar Wang } 9642bff35bbSCaesar Wang } 9652bff35bbSCaesar Wang 9662bff35bbSCaesar Wang static void resume_apio(void) 9672bff35bbSCaesar Wang { 9682bff35bbSCaesar Wang struct apio_info *suspend_apio; 9692bff35bbSCaesar Wang int i; 9702bff35bbSCaesar Wang 9712bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 9722bff35bbSCaesar Wang 9732bff35bbSCaesar Wang if (!suspend_apio) 9742bff35bbSCaesar Wang return; 9752bff35bbSCaesar Wang 9762bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 9772bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4, 9782bff35bbSCaesar Wang REG_SOC_WMSK | pull_mode_status[i]); 9792bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4, 9802bff35bbSCaesar Wang REG_SOC_WMSK | iomux_status[i]); 9812bff35bbSCaesar Wang } 9822bff35bbSCaesar Wang 9832bff35bbSCaesar Wang /* set gpio2 ~ gpio4 direction back to store value */ 9842bff35bbSCaesar Wang mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]); 9852bff35bbSCaesar Wang mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]); 9862bff35bbSCaesar Wang mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]); 9872bff35bbSCaesar Wang 9882bff35bbSCaesar Wang /* set gpio2 ~ gpio4 clock gate back to store value */ 9892bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 9902bff35bbSCaesar Wang BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07, 9912bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT)); 9922bff35bbSCaesar Wang } 9932bff35bbSCaesar Wang 994e550c631SCaesar Wang static void suspend_gpio(void) 995e550c631SCaesar Wang { 996e550c631SCaesar Wang struct gpio_info *suspend_gpio; 997e550c631SCaesar Wang uint32_t count; 998e550c631SCaesar Wang int i; 999e550c631SCaesar Wang 1000e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1001e550c631SCaesar Wang 1002e550c631SCaesar Wang for (i = 0; i < count; i++) { 1003e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity); 1004e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1005e550c631SCaesar Wang udelay(1); 1006e550c631SCaesar Wang } 1007e550c631SCaesar Wang } 1008e550c631SCaesar Wang 1009e550c631SCaesar Wang static void resume_gpio(void) 1010e550c631SCaesar Wang { 1011e550c631SCaesar Wang struct gpio_info *suspend_gpio; 1012e550c631SCaesar Wang uint32_t count; 1013e550c631SCaesar Wang int i; 1014e550c631SCaesar Wang 1015e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1016e550c631SCaesar Wang 1017e550c631SCaesar Wang for (i = count - 1; i >= 0; i--) { 1018e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, 1019e550c631SCaesar Wang !suspend_gpio[i].polarity); 1020e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1021e550c631SCaesar Wang udelay(1); 1022e550c631SCaesar Wang } 1023e550c631SCaesar Wang } 1024e550c631SCaesar Wang 1025977001aaSXing Zheng static void m0_configure_suspend(void) 10267ac52006SCaesar Wang { 1027977001aaSXing Zheng /* set PARAM to M0_FUNC_SUSPEND */ 1028977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_M0_FUNC, M0_FUNC_SUSPEND); 10297ac52006SCaesar Wang } 10307ac52006SCaesar Wang 1031f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void) 10326fba6e04STony Xie { 10339ec78bdfSTony Xie uint32_t wait_cnt = 0; 10349ec78bdfSTony Xie uint32_t status = 0; 10359ec78bdfSTony Xie 10364bd1d3faSDerek Basehore ddr_prepare_for_sys_suspend(); 10374c127e68SCaesar Wang dmc_save(); 10384c127e68SCaesar Wang pmu_scu_b_pwrdn(); 10394c127e68SCaesar Wang 10409ec78bdfSTony Xie pmu_power_domains_suspend(); 10419ec78bdfSTony Xie set_hw_idle(BIT(PMU_CLR_CENTER1) | 10429ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 10439ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 10449ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 10459ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 10469ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 10479ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 10489ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 10499ec78bdfSTony Xie 10506fba6e04STony Xie sys_slp_config(); 10517ac52006SCaesar Wang 1052977001aaSXing Zheng m0_configure_suspend(); 1053977001aaSXing Zheng m0_start(); 10547ac52006SCaesar Wang 10556fba6e04STony Xie pmu_sgrf_rst_hld(); 1056f47a25ddSCaesar Wang 1057e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1058*bc5c3007SLin Huang ((uintptr_t)&pmu_cpuson_entrypoint >> 1059*bc5c3007SLin Huang CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK); 1060f47a25ddSCaesar Wang 1061f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1062f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1063f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) | 1064f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW)); 1065f47a25ddSCaesar Wang dsb(); 10669ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 10679ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 10689ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 10699ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 10709ec78bdfSTony Xie PMU_ADB400_ST) & status) != status) { 10719ec78bdfSTony Xie wait_cnt++; 10729ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 10739ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 10749ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 10759ec78bdfSTony Xie panic(); 10769ec78bdfSTony Xie } 10779ec78bdfSTony Xie } 1078f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN)); 10794c127e68SCaesar Wang 1080a14e0916SCaesar Wang secure_watchdog_disable(); 1081a14e0916SCaesar Wang 1082bdb2763dSCaesar Wang /* 1083bdb2763dSCaesar Wang * Disabling PLLs/PWM/DVFS is approaching WFI which is 1084bdb2763dSCaesar Wang * the last steps in suspend. 1085bdb2763dSCaesar Wang */ 10865d3b1067SCaesar Wang disable_dvfs_plls(); 10875d3b1067SCaesar Wang disable_pwms(); 10885d3b1067SCaesar Wang disable_nodvfs_plls(); 10897ac52006SCaesar Wang 10902bff35bbSCaesar Wang suspend_apio(); 1091e550c631SCaesar Wang suspend_gpio(); 10929ec78bdfSTony Xie 10936fba6e04STony Xie return 0; 10946fba6e04STony Xie } 10956fba6e04STony Xie 1096f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void) 10976fba6e04STony Xie { 10989ec78bdfSTony Xie uint32_t wait_cnt = 0; 10999ec78bdfSTony Xie uint32_t status = 0; 11009ec78bdfSTony Xie 11012bff35bbSCaesar Wang resume_apio(); 1102e550c631SCaesar Wang resume_gpio(); 11035d3b1067SCaesar Wang enable_nodvfs_plls(); 11045d3b1067SCaesar Wang enable_pwms(); 11055d3b1067SCaesar Wang /* PWM regulators take time to come up; give 300us to be safe. */ 11065d3b1067SCaesar Wang udelay(300); 11075d3b1067SCaesar Wang enable_dvfs_plls(); 11089ec78bdfSTony Xie 1109e3525114SXing Zheng secure_watchdog_enable(); 1110a14e0916SCaesar Wang 11114c127e68SCaesar Wang /* restore clk_ddrc_bpll_src_en gate */ 11124c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), 11134c127e68SCaesar Wang BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0)); 11144c127e68SCaesar Wang 1115bdb2763dSCaesar Wang /* 1116bdb2763dSCaesar Wang * The wakeup status is not cleared by itself, we need to clear it 1117bdb2763dSCaesar Wang * manually. Otherwise we will alway query some interrupt next time. 1118bdb2763dSCaesar Wang * 1119bdb2763dSCaesar Wang * NOTE: If the kernel needs to query this, we might want to stash it 1120bdb2763dSCaesar Wang * somewhere. 1121bdb2763dSCaesar Wang */ 1122bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff); 1123bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00); 1124bdb2763dSCaesar Wang 1125e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1126f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 1127f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 1128f47a25ddSCaesar Wang 1129f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 1130f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) | 1131f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) | 1132f47a25ddSCaesar Wang WMSK_BIT(PMU_QGATING_CCI500_CFG)); 11339ec78bdfSTony Xie dsb(); 1134f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON, 1135f47a25ddSCaesar Wang BIT(PMU_SCU_B_PWRDWN_EN)); 1136f47a25ddSCaesar Wang 1137f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1138f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1139f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) | 11409ec78bdfSTony Xie WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) | 11419ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_HW) | 11429ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) | 11439ec78bdfSTony Xie WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW)); 11449ec78bdfSTony Xie 11459ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 11469ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 11479ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 11489ec78bdfSTony Xie 11499ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 11509ec78bdfSTony Xie PMU_ADB400_ST) & status)) { 11519ec78bdfSTony Xie wait_cnt++; 11529ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 11539ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 11549ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 11559ec78bdfSTony Xie panic(); 11569ec78bdfSTony Xie } 11579ec78bdfSTony Xie } 1158f47a25ddSCaesar Wang 115978f7017cSCaesar Wang pmu_sgrf_rst_hld_release(); 1160f47a25ddSCaesar Wang pmu_scu_b_pwrup(); 11619ec78bdfSTony Xie pmu_power_domains_resume(); 11624c127e68SCaesar Wang 11634c127e68SCaesar Wang restore_dpll(); 11644c127e68SCaesar Wang sram_func_set_ddrctl_pll(DPLL_ID); 11654c127e68SCaesar Wang restore_abpll(); 11664c127e68SCaesar Wang 11679ec78bdfSTony Xie clr_hw_idle(BIT(PMU_CLR_CENTER1) | 11689ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 11699ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 11709ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 11719ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 11729ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 11739ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 11749ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 11750587788aSCaesar Wang 11760587788aSCaesar Wang plat_rockchip_gic_cpuif_enable(); 1177977001aaSXing Zheng m0_stop(); 11787ac52006SCaesar Wang 11794bd1d3faSDerek Basehore ddr_prepare_for_sys_resume(); 11804bd1d3faSDerek Basehore 11816fba6e04STony Xie return 0; 11826fba6e04STony Xie } 11836fba6e04STony Xie 1184f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void) 11858867299fSCaesar Wang { 11868867299fSCaesar Wang struct gpio_info *rst_gpio; 11878867299fSCaesar Wang 1188e550c631SCaesar Wang rst_gpio = plat_get_rockchip_gpio_reset(); 11898867299fSCaesar Wang 11908867299fSCaesar Wang if (rst_gpio) { 11918867299fSCaesar Wang gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT); 11928867299fSCaesar Wang gpio_set_value(rst_gpio->index, rst_gpio->polarity); 11938867299fSCaesar Wang } else { 11948867299fSCaesar Wang soc_global_soft_reset(); 11958867299fSCaesar Wang } 11968867299fSCaesar Wang 11978867299fSCaesar Wang while (1) 11988867299fSCaesar Wang ; 11998867299fSCaesar Wang } 12008867299fSCaesar Wang 1201f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void) 120286c253e4SCaesar Wang { 120386c253e4SCaesar Wang struct gpio_info *poweroff_gpio; 120486c253e4SCaesar Wang 1205e550c631SCaesar Wang poweroff_gpio = plat_get_rockchip_gpio_poweroff(); 120686c253e4SCaesar Wang 120786c253e4SCaesar Wang if (poweroff_gpio) { 120886c253e4SCaesar Wang /* 120986c253e4SCaesar Wang * if use tsadc over temp pin(GPIO1A6) as shutdown gpio, 121086c253e4SCaesar Wang * need to set this pin iomux back to gpio function 121186c253e4SCaesar Wang */ 121286c253e4SCaesar Wang if (poweroff_gpio->index == TSADC_INT_PIN) { 121386c253e4SCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX, 121486c253e4SCaesar Wang GPIO1A6_IOMUX); 121586c253e4SCaesar Wang } 121686c253e4SCaesar Wang gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT); 121786c253e4SCaesar Wang gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity); 121886c253e4SCaesar Wang } else { 121986c253e4SCaesar Wang WARN("Do nothing when system off\n"); 122086c253e4SCaesar Wang } 122186c253e4SCaesar Wang 122286c253e4SCaesar Wang while (1) 122386c253e4SCaesar Wang ; 122486c253e4SCaesar Wang } 122586c253e4SCaesar Wang 1226*bc5c3007SLin Huang void rockchip_plat_mmu_el3(void) 1227*bc5c3007SLin Huang { 1228*bc5c3007SLin Huang size_t sram_size; 1229*bc5c3007SLin Huang 1230*bc5c3007SLin Huang /* sram.text size */ 1231*bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_text_end - 1232*bc5c3007SLin Huang (char *)&__bl31_sram_text_start; 1233*bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_text_start, 1234*bc5c3007SLin Huang (unsigned long)&__bl31_sram_text_start, 1235*bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RO | MT_SECURE); 1236*bc5c3007SLin Huang 1237*bc5c3007SLin Huang /* sram.data size */ 1238*bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_data_end - 1239*bc5c3007SLin Huang (char *)&__bl31_sram_data_start; 1240*bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_data_start, 1241*bc5c3007SLin Huang (unsigned long)&__bl31_sram_data_start, 1242*bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RW | MT_SECURE); 1243*bc5c3007SLin Huang 1244*bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_stack_end - 1245*bc5c3007SLin Huang (char *)&__bl31_sram_stack_start; 1246*bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_stack_start, 1247*bc5c3007SLin Huang (unsigned long)&__bl31_sram_stack_start, 1248*bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RW | MT_SECURE); 1249*bc5c3007SLin Huang 1250*bc5c3007SLin Huang sram_size = (char *)&__sram_incbin_end - (char *)&__sram_incbin_start; 1251*bc5c3007SLin Huang mmap_add_region((unsigned long)&__sram_incbin_start, 1252*bc5c3007SLin Huang (unsigned long)&__sram_incbin_start, 1253*bc5c3007SLin Huang sram_size, MT_NON_CACHEABLE | MT_RW | MT_SECURE); 1254*bc5c3007SLin Huang } 1255*bc5c3007SLin Huang 12566fba6e04STony Xie void plat_rockchip_pmu_init(void) 12576fba6e04STony Xie { 12586fba6e04STony Xie uint32_t cpu; 12596fba6e04STony Xie 12606fba6e04STony Xie rockchip_pd_lock_init(); 12616fba6e04STony Xie 1262f47a25ddSCaesar Wang /* register requires 32bits mode, switch it to 32 bits */ 1263f47a25ddSCaesar Wang cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot; 1264f47a25ddSCaesar Wang 12656fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 12666fba6e04STony Xie cpuson_flags[cpu] = 0; 12676fba6e04STony Xie 12689ec78bdfSTony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++) 12699ec78bdfSTony Xie clst_warmboot_data[cpu] = 0; 12709ec78bdfSTony Xie 12719ec78bdfSTony Xie /* config cpu's warm boot address */ 1272e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1273f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 12746fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 12759ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE); 12766fba6e04STony Xie 12779d5aee2bSCaesar Wang /* 12789d5aee2bSCaesar Wang * Enable Schmitt trigger for better 32 kHz input signal, which is 12799d5aee2bSCaesar Wang * important for suspend/resume reliability among other things. 12809d5aee2bSCaesar Wang */ 12819d5aee2bSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE); 12829d5aee2bSCaesar Wang 12830786d688SCaesar Wang init_pmu_counts(); 12840786d688SCaesar Wang 12856fba6e04STony Xie nonboot_cpus_off(); 1286f47a25ddSCaesar Wang 12876fba6e04STony Xie INFO("%s(%d): pd status %x\n", __func__, __LINE__, 12886fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_PWRDN_ST)); 12896fba6e04STony Xie } 1290