xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/pmu/pmu.c (revision b2a0af1bff73c70eec09efa047e9ca20ce455077)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #include <arch_helpers.h>
86fba6e04STony Xie #include <assert.h>
96fba6e04STony Xie #include <bakery_lock.h>
10ee1ebbd1SIsla Mitchell #include <bl31.h>
116fba6e04STony Xie #include <debug.h>
126fba6e04STony Xie #include <delay_timer.h>
134bd1d3faSDerek Basehore #include <dfs.h>
146fba6e04STony Xie #include <errno.h>
158867299fSCaesar Wang #include <gpio.h>
16977001aaSXing Zheng #include <m0_ctl.h>
17ee1ebbd1SIsla Mitchell #include <mmio.h>
188867299fSCaesar Wang #include <plat_params.h>
196fba6e04STony Xie #include <plat_private.h>
20ee1ebbd1SIsla Mitchell #include <platform.h>
21ee1ebbd1SIsla Mitchell #include <platform_def.h>
22ee1ebbd1SIsla Mitchell #include <pmu.h>
23ee1ebbd1SIsla Mitchell #include <pmu_com.h>
24ee1ebbd1SIsla Mitchell #include <pwm.h>
256fba6e04STony Xie #include <rk3399_def.h>
26e3525114SXing Zheng #include <secure.h>
276fba6e04STony Xie #include <soc.h>
284e836d35SLin Huang #include <string.h>
294c127e68SCaesar Wang #include <suspend.h>
306fba6e04STony Xie 
319ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock);
329ec78bdfSTony Xie 
33f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr;
344e836d35SLin Huang static char store_sram[SRAM_BIN_LIMIT + SRAM_TEXT_LIMIT + SRAM_DATA_LIMIT];
352adcad64SLin Huang static uint32_t store_cru[CRU_SDIO0_CON1 / 4];
362adcad64SLin Huang static uint32_t store_usbphy0[7];
372adcad64SLin Huang static uint32_t store_usbphy1[7];
382adcad64SLin Huang static uint32_t store_grf_io_vsel;
392adcad64SLin Huang static uint32_t store_grf_soc_con0;
402adcad64SLin Huang static uint32_t store_grf_soc_con1;
412adcad64SLin Huang static uint32_t store_grf_soc_con2;
422adcad64SLin Huang static uint32_t store_grf_soc_con3;
432adcad64SLin Huang static uint32_t store_grf_soc_con4;
442adcad64SLin Huang static uint32_t store_grf_soc_con7;
452adcad64SLin Huang static uint32_t store_grf_ddrc_con[4];
462adcad64SLin Huang static uint32_t store_wdt0[2];
472adcad64SLin Huang static uint32_t store_wdt1[2];
48f47a25ddSCaesar Wang 
496fba6e04STony Xie /*
506fba6e04STony Xie  * There are two ways to powering on or off on core.
516fba6e04STony Xie  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg,
526fba6e04STony Xie  *    it is core_pwr_pd mode
536fba6e04STony Xie  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
546fba6e04STony Xie  *     then, if the core enter into wfi, it power domain will be
556fba6e04STony Xie  *     powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode
566fba6e04STony Xie  * so we need core_pm_cfg_info to distinguish which method be used now.
576fba6e04STony Xie  */
586fba6e04STony Xie 
596fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT]
606fba6e04STony Xie #if USE_COHERENT_MEM
616fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem")))
626fba6e04STony Xie #endif
636fba6e04STony Xie ;/* coheront */
646fba6e04STony Xie 
659ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state)
669ec78bdfSTony Xie {
679ec78bdfSTony Xie 	uint32_t bus_id = BIT(bus);
689ec78bdfSTony Xie 	uint32_t bus_req;
699ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
709ec78bdfSTony Xie 	uint32_t bus_state, bus_ack;
719ec78bdfSTony Xie 
729ec78bdfSTony Xie 	if (state)
739ec78bdfSTony Xie 		bus_req = BIT(bus);
749ec78bdfSTony Xie 	else
759ec78bdfSTony Xie 		bus_req = 0;
769ec78bdfSTony Xie 
779ec78bdfSTony Xie 	mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req);
789ec78bdfSTony Xie 
799ec78bdfSTony Xie 	do {
809ec78bdfSTony Xie 		bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id;
819ec78bdfSTony Xie 		bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id;
829ec78bdfSTony Xie 		wait_cnt++;
839ec78bdfSTony Xie 	} while ((bus_state != bus_req || bus_ack != bus_req) &&
849ec78bdfSTony Xie 		 (wait_cnt < MAX_WAIT_COUNT));
859ec78bdfSTony Xie 
869ec78bdfSTony Xie 	if (bus_state != bus_req || bus_ack != bus_req) {
879ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
889ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST),
899ec78bdfSTony Xie 		     bus_state);
909ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
919ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK),
929ec78bdfSTony Xie 		     bus_ack);
939ec78bdfSTony Xie 	}
949ec78bdfSTony Xie }
959ec78bdfSTony Xie 
969ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata;
979ec78bdfSTony Xie 
98*b2a0af1bSDerek Basehore static void qos_restore(void)
999ec78bdfSTony Xie {
1009ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1019ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gpu_qos, GPU);
1029ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1039ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1049ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1059ec78bdfSTony Xie 	}
1069ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1079ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1089ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1099ec78bdfSTony Xie 	}
1109ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1119ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1129ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1139ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1149ec78bdfSTony Xie 	}
1159ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1169ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1179ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1189ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC);
1199ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1209ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1219ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1229ec78bdfSTony Xie 	}
1239ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1249ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1259ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1269ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC);
1279ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1289ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO);
1299ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1309ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gic_qos, GIC);
1319ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1329ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1339ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
1349ec78bdfSTony Xie 	}
1359ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
1369ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.iep_qos, IEP);
1379ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
1389ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
1399ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
1409ec78bdfSTony Xie 	}
1419ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
1429ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
1439ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
1449ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
1459ec78bdfSTony Xie 	}
1469ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
1479ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
1489ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
1499ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dcf_qos, DCF);
1509ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
1519ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
1529ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
1539ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
1549ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
1559ec78bdfSTony Xie 	}
1569ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
1579ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
1589ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
1599ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
1609ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
1619ec78bdfSTony Xie 	}
1629ec78bdfSTony Xie }
1639ec78bdfSTony Xie 
164*b2a0af1bSDerek Basehore static void qos_save(void)
1659ec78bdfSTony Xie {
1669ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1679ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gpu_qos, GPU);
1689ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1699ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1709ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1719ec78bdfSTony Xie 	}
1729ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1739ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1749ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1759ec78bdfSTony Xie 	}
1769ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1779ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1789ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1799ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1809ec78bdfSTony Xie 	}
1819ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1829ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1839ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1849ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gmac_qos, GMAC);
1859ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1869ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1879ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1889ec78bdfSTony Xie 	}
1899ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1909ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1919ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1929ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.emmc_qos, EMMC);
1939ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1949ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdio_qos, SDIO);
1959ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1969ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gic_qos, GIC);
1979ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1989ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1999ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
2009ec78bdfSTony Xie 	}
2019ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
2029ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.iep_qos, IEP);
2039ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
2049ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
2059ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
2069ec78bdfSTony Xie 	}
2079ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
2089ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
2099ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
2109ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
2119ec78bdfSTony Xie 	}
2129ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
2139ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
2149ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
2159ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dcf_qos, DCF);
2169ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
2179ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
2189ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
2199ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
2209ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
2219ec78bdfSTony Xie 	}
2229ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
2239ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
2249ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
2259ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
2269ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
2279ec78bdfSTony Xie 	}
2289ec78bdfSTony Xie }
2299ec78bdfSTony Xie 
2309ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state)
2319ec78bdfSTony Xie {
2329ec78bdfSTony Xie 	uint32_t state;
2339ec78bdfSTony Xie 
2349ec78bdfSTony Xie 	if (pmu_power_domain_st(pd_id) == pd_state)
2359ec78bdfSTony Xie 		goto out;
2369ec78bdfSTony Xie 
2379ec78bdfSTony Xie 	if (pd_state == pmu_pd_on)
2389ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
2399ec78bdfSTony Xie 
2409ec78bdfSTony Xie 	state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE;
2419ec78bdfSTony Xie 
2429ec78bdfSTony Xie 	switch (pd_id) {
2439ec78bdfSTony Xie 	case PD_GPU:
2449ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GPU, state);
2459ec78bdfSTony Xie 		break;
2469ec78bdfSTony Xie 	case PD_VIO:
2479ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VIO, state);
2489ec78bdfSTony Xie 		break;
2499ec78bdfSTony Xie 	case PD_ISP0:
2509ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP0, state);
2519ec78bdfSTony Xie 		break;
2529ec78bdfSTony Xie 	case PD_ISP1:
2539ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP1, state);
2549ec78bdfSTony Xie 		break;
2559ec78bdfSTony Xie 	case PD_VO:
2569ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPB, state);
2579ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPL, state);
2589ec78bdfSTony Xie 		break;
2599ec78bdfSTony Xie 	case PD_HDCP:
2609ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_HDCP, state);
2619ec78bdfSTony Xie 		break;
2629ec78bdfSTony Xie 	case PD_TCPD0:
2639ec78bdfSTony Xie 		break;
2649ec78bdfSTony Xie 	case PD_TCPD1:
2659ec78bdfSTony Xie 		break;
2669ec78bdfSTony Xie 	case PD_GMAC:
2679ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GMAC, state);
2689ec78bdfSTony Xie 		break;
2699ec78bdfSTony Xie 	case PD_CCI:
2709ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM0, state);
2719ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM1, state);
2729ec78bdfSTony Xie 		break;
2739ec78bdfSTony Xie 	case PD_SD:
2749ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SD, state);
2759ec78bdfSTony Xie 		break;
2769ec78bdfSTony Xie 	case PD_EMMC:
2779ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EMMC, state);
2789ec78bdfSTony Xie 		break;
2799ec78bdfSTony Xie 	case PD_EDP:
2809ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EDP, state);
2819ec78bdfSTony Xie 		break;
2829ec78bdfSTony Xie 	case PD_SDIOAUDIO:
2839ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state);
2849ec78bdfSTony Xie 		break;
2859ec78bdfSTony Xie 	case PD_GIC:
2869ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GIC, state);
2879ec78bdfSTony Xie 		break;
2889ec78bdfSTony Xie 	case PD_RGA:
2899ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_RGA, state);
2909ec78bdfSTony Xie 		break;
2919ec78bdfSTony Xie 	case PD_VCODEC:
2929ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VCODEC, state);
2939ec78bdfSTony Xie 		break;
2949ec78bdfSTony Xie 	case PD_VDU:
2959ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VDU, state);
2969ec78bdfSTony Xie 		break;
2979ec78bdfSTony Xie 	case PD_IEP:
2989ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_IEP, state);
2999ec78bdfSTony Xie 		break;
3009ec78bdfSTony Xie 	case PD_USB3:
3019ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_USB3, state);
3029ec78bdfSTony Xie 		break;
3039ec78bdfSTony Xie 	case PD_PERIHP:
3049ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_PERIHP, state);
3059ec78bdfSTony Xie 		break;
3069ec78bdfSTony Xie 	default:
3079ec78bdfSTony Xie 		break;
3089ec78bdfSTony Xie 	}
3099ec78bdfSTony Xie 
3109ec78bdfSTony Xie 	if (pd_state == pmu_pd_off)
3119ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
3129ec78bdfSTony Xie 
3139ec78bdfSTony Xie out:
3149ec78bdfSTony Xie 	return 0;
3159ec78bdfSTony Xie }
3169ec78bdfSTony Xie 
3179ec78bdfSTony Xie static uint32_t pmu_powerdomain_state;
3189ec78bdfSTony Xie 
3199ec78bdfSTony Xie static void pmu_power_domains_suspend(void)
3209ec78bdfSTony Xie {
3219ec78bdfSTony Xie 	clk_gate_con_save();
3229ec78bdfSTony Xie 	clk_gate_con_disable();
3239ec78bdfSTony Xie 	qos_save();
3249ec78bdfSTony Xie 	pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
3259ec78bdfSTony Xie 	pmu_set_power_domain(PD_GPU, pmu_pd_off);
3269ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD0, pmu_pd_off);
3279ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD1, pmu_pd_off);
3289ec78bdfSTony Xie 	pmu_set_power_domain(PD_VO, pmu_pd_off);
3299ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP0, pmu_pd_off);
3309ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP1, pmu_pd_off);
3319ec78bdfSTony Xie 	pmu_set_power_domain(PD_HDCP, pmu_pd_off);
3329ec78bdfSTony Xie 	pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off);
3339ec78bdfSTony Xie 	pmu_set_power_domain(PD_GMAC, pmu_pd_off);
3349ec78bdfSTony Xie 	pmu_set_power_domain(PD_EDP, pmu_pd_off);
3359ec78bdfSTony Xie 	pmu_set_power_domain(PD_IEP, pmu_pd_off);
3369ec78bdfSTony Xie 	pmu_set_power_domain(PD_RGA, pmu_pd_off);
3379ec78bdfSTony Xie 	pmu_set_power_domain(PD_VCODEC, pmu_pd_off);
3389ec78bdfSTony Xie 	pmu_set_power_domain(PD_VDU, pmu_pd_off);
339a109ec92SLin Huang 	pmu_set_power_domain(PD_USB3, pmu_pd_off);
340a109ec92SLin Huang 	pmu_set_power_domain(PD_EMMC, pmu_pd_off);
341a109ec92SLin Huang 	pmu_set_power_domain(PD_VIO, pmu_pd_off);
342a109ec92SLin Huang 	pmu_set_power_domain(PD_SD, pmu_pd_off);
343a109ec92SLin Huang 	pmu_set_power_domain(PD_PERIHP, pmu_pd_off);
3449ec78bdfSTony Xie 	clk_gate_con_restore();
3459ec78bdfSTony Xie }
3469ec78bdfSTony Xie 
3479ec78bdfSTony Xie static void pmu_power_domains_resume(void)
3489ec78bdfSTony Xie {
3499ec78bdfSTony Xie 	clk_gate_con_save();
3509ec78bdfSTony Xie 	clk_gate_con_disable();
3519ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VDU)))
3529ec78bdfSTony Xie 		pmu_set_power_domain(PD_VDU, pmu_pd_on);
3539ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VCODEC)))
3549ec78bdfSTony Xie 		pmu_set_power_domain(PD_VCODEC, pmu_pd_on);
3559ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_RGA)))
3569ec78bdfSTony Xie 		pmu_set_power_domain(PD_RGA, pmu_pd_on);
3579ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_IEP)))
3589ec78bdfSTony Xie 		pmu_set_power_domain(PD_IEP, pmu_pd_on);
3599ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_EDP)))
3609ec78bdfSTony Xie 		pmu_set_power_domain(PD_EDP, pmu_pd_on);
3619ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GMAC)))
3629ec78bdfSTony Xie 		pmu_set_power_domain(PD_GMAC, pmu_pd_on);
3639ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO)))
3649ec78bdfSTony Xie 		pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on);
3659ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_HDCP)))
3669ec78bdfSTony Xie 		pmu_set_power_domain(PD_HDCP, pmu_pd_on);
3679ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP1)))
3689ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP1, pmu_pd_on);
3699ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP0)))
3709ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP0, pmu_pd_on);
3719ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VO)))
3729ec78bdfSTony Xie 		pmu_set_power_domain(PD_VO, pmu_pd_on);
3739ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD1)))
3749ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD1, pmu_pd_on);
3759ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD0)))
3769ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD0, pmu_pd_on);
3779ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GPU)))
3789ec78bdfSTony Xie 		pmu_set_power_domain(PD_GPU, pmu_pd_on);
379a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_USB3)))
380a109ec92SLin Huang 		pmu_set_power_domain(PD_USB3, pmu_pd_on);
381a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_EMMC)))
382a109ec92SLin Huang 		pmu_set_power_domain(PD_EMMC, pmu_pd_on);
383a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_VIO)))
384a109ec92SLin Huang 		pmu_set_power_domain(PD_VIO, pmu_pd_on);
385a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_SD)))
386a109ec92SLin Huang 		pmu_set_power_domain(PD_SD, pmu_pd_on);
387a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_PERIHP)))
388a109ec92SLin Huang 		pmu_set_power_domain(PD_PERIHP, pmu_pd_on);
3899ec78bdfSTony Xie 	qos_restore();
3909ec78bdfSTony Xie 	clk_gate_con_restore();
3919ec78bdfSTony Xie }
3929ec78bdfSTony Xie 
393c3710ee7SCaesar Wang void rk3399_flush_l2_b(void)
394f47a25ddSCaesar Wang {
395f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
396f47a25ddSCaesar Wang 
397f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
398f47a25ddSCaesar Wang 	dsb();
399f47a25ddSCaesar Wang 
400c3710ee7SCaesar Wang 	/*
401c3710ee7SCaesar Wang 	 * The Big cluster flush L2 cache took ~4ms by default, give 10ms for
402c3710ee7SCaesar Wang 	 * the enough margin.
403c3710ee7SCaesar Wang 	 */
404f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
405f47a25ddSCaesar Wang 		 BIT(L2_FLUSHDONE_CLUSTER_B))) {
406f47a25ddSCaesar Wang 		wait_cnt++;
407c3710ee7SCaesar Wang 		udelay(10);
408c3710ee7SCaesar Wang 		if (wait_cnt == 10000 / 10)
409c3710ee7SCaesar Wang 			WARN("L2 cache flush on suspend took longer than 10ms\n");
410f47a25ddSCaesar Wang 	}
411f47a25ddSCaesar Wang 
412f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
413f47a25ddSCaesar Wang }
414f47a25ddSCaesar Wang 
415f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void)
416f47a25ddSCaesar Wang {
417f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
418f47a25ddSCaesar Wang 
419f47a25ddSCaesar Wang 	if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &
420f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) !=
421f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) {
422f47a25ddSCaesar Wang 		ERROR("%s: not all cpus is off\n", __func__);
423f47a25ddSCaesar Wang 		return;
424f47a25ddSCaesar Wang 	}
425f47a25ddSCaesar Wang 
426c3710ee7SCaesar Wang 	rk3399_flush_l2_b();
427f47a25ddSCaesar Wang 
428f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
429f47a25ddSCaesar Wang 
430f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
431f47a25ddSCaesar Wang 		 BIT(STANDBY_BY_WFIL2_CLUSTER_B))) {
432f47a25ddSCaesar Wang 		wait_cnt++;
4339ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
434f47a25ddSCaesar Wang 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
435f47a25ddSCaesar Wang 			      mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
436f47a25ddSCaesar Wang 	}
437f47a25ddSCaesar Wang }
438f47a25ddSCaesar Wang 
439f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void)
440f47a25ddSCaesar Wang {
441f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
442f47a25ddSCaesar Wang }
443f47a25ddSCaesar Wang 
4446fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id)
4456fba6e04STony Xie {
44680fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4476fba6e04STony Xie 	return core_pm_cfg_info[cpu_id];
4486fba6e04STony Xie }
4496fba6e04STony Xie 
4506fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value)
4516fba6e04STony Xie {
45280fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4536fba6e04STony Xie 	core_pm_cfg_info[cpu_id] = value;
4546fba6e04STony Xie #if !USE_COHERENT_MEM
4556fba6e04STony Xie 	flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id],
4566fba6e04STony Xie 			   sizeof(uint32_t));
4576fba6e04STony Xie #endif
4586fba6e04STony Xie }
4596fba6e04STony Xie 
4606fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id)
4616fba6e04STony Xie {
4626fba6e04STony Xie 	uint32_t cfg_info;
4636fba6e04STony Xie 	uint32_t cpu_pd = PD_CPUL0 + cpu_id;
4646fba6e04STony Xie 	/*
4656fba6e04STony Xie 	  * There are two ways to powering on or off on core.
4666fba6e04STony Xie 	  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg
4676fba6e04STony Xie 	  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
4686fba6e04STony Xie 	  *     then, if the core enter into wfi, it power domain will be
4696fba6e04STony Xie 	  *     powered off automatically.
4706fba6e04STony Xie 	  */
4716fba6e04STony Xie 
4726fba6e04STony Xie 	cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id);
4736fba6e04STony Xie 
4746fba6e04STony Xie 	if (cfg_info == core_pwr_pd) {
4756fba6e04STony Xie 		/* disable core_pm cfg */
4766fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4776fba6e04STony Xie 			      CORES_PM_DISABLE);
4786fba6e04STony Xie 		/* if the cores have be on, power off it firstly */
4796fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4806fba6e04STony Xie 			mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0);
4816fba6e04STony Xie 			pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
4826fba6e04STony Xie 		}
4836fba6e04STony Xie 
4846fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_on);
4856fba6e04STony Xie 	} else {
4866fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4876fba6e04STony Xie 			WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id);
4886fba6e04STony Xie 			return -EINVAL;
4896fba6e04STony Xie 		}
4906fba6e04STony Xie 
4916fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4926fba6e04STony Xie 			      BIT(core_pm_sft_wakeup_en));
493f47a25ddSCaesar Wang 		dsb();
4946fba6e04STony Xie 	}
4956fba6e04STony Xie 
4966fba6e04STony Xie 	return 0;
4976fba6e04STony Xie }
4986fba6e04STony Xie 
4996fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg)
5006fba6e04STony Xie {
5016fba6e04STony Xie 	uint32_t cpu_pd;
5026fba6e04STony Xie 	uint32_t core_pm_value;
5036fba6e04STony Xie 
5046fba6e04STony Xie 	cpu_pd = PD_CPUL0 + cpu_id;
5056fba6e04STony Xie 	if (pmu_power_domain_st(cpu_pd) == pmu_pd_off)
5066fba6e04STony Xie 		return 0;
5076fba6e04STony Xie 
5086fba6e04STony Xie 	if (pd_cfg == core_pwr_pd) {
5096fba6e04STony Xie 		if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK))
5106fba6e04STony Xie 			return -EINVAL;
5116fba6e04STony Xie 
5126fba6e04STony Xie 		/* disable core_pm cfg */
5136fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5146fba6e04STony Xie 			      CORES_PM_DISABLE);
5156fba6e04STony Xie 
5166fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5176fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
5186fba6e04STony Xie 	} else {
5196fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5206fba6e04STony Xie 
5216fba6e04STony Xie 		core_pm_value = BIT(core_pm_en);
5226fba6e04STony Xie 		if (pd_cfg == core_pwr_wfi_int)
5236fba6e04STony Xie 			core_pm_value |= BIT(core_pm_int_wakeup_en);
5246fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5256fba6e04STony Xie 			      core_pm_value);
526f47a25ddSCaesar Wang 		dsb();
5276fba6e04STony Xie 	}
5286fba6e04STony Xie 
5296fba6e04STony Xie 	return 0;
5306fba6e04STony Xie }
5316fba6e04STony Xie 
5329ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state)
5339ec78bdfSTony Xie {
5349ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5359ec78bdfSTony Xie 	uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st;
5369ec78bdfSTony Xie 
5379ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5389ec78bdfSTony Xie 
53963ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5409ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) {
5419ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5429ec78bdfSTony Xie 			clst_st_msk = CLST_L_CPUS_MSK;
5439ec78bdfSTony Xie 		} else {
5449ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5459ec78bdfSTony Xie 			clst_st_msk = CLST_B_CPUS_MSK <<
5469ec78bdfSTony Xie 				       PLATFORM_CLUSTER0_CORE_COUNT;
5479ec78bdfSTony Xie 		}
5489ec78bdfSTony Xie 
5499ec78bdfSTony Xie 		clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id));
5509ec78bdfSTony Xie 
5519ec78bdfSTony Xie 		pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5529ec78bdfSTony Xie 
5539ec78bdfSTony Xie 		pmu_st &= clst_st_msk;
5549ec78bdfSTony Xie 
5559ec78bdfSTony Xie 		if (pmu_st == clst_st_chk_msk) {
5569ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5579ec78bdfSTony Xie 				      PLL_SLOW_MODE);
5589ec78bdfSTony Xie 
5599ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = PMU_CLST_RET;
5609ec78bdfSTony Xie 
5619ec78bdfSTony Xie 			pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5629ec78bdfSTony Xie 			pmu_st &= clst_st_msk;
5639ec78bdfSTony Xie 			if (pmu_st == clst_st_chk_msk)
5649ec78bdfSTony Xie 				return;
5659ec78bdfSTony Xie 			/*
5669ec78bdfSTony Xie 			 * it is mean that others cpu is up again,
5679ec78bdfSTony Xie 			 * we must resume the cfg at once.
5689ec78bdfSTony Xie 			 */
5699ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5709ec78bdfSTony Xie 				      PLL_NOMAL_MODE);
5719ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = 0;
5729ec78bdfSTony Xie 		}
5739ec78bdfSTony Xie 	}
5749ec78bdfSTony Xie }
5759ec78bdfSTony Xie 
5769ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state)
5779ec78bdfSTony Xie {
5789ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5799ec78bdfSTony Xie 	uint32_t pll_id, pll_st;
5809ec78bdfSTony Xie 
5819ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5829ec78bdfSTony Xie 
58363ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5849ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT)
5859ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5869ec78bdfSTony Xie 		else
5879ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5889ec78bdfSTony Xie 
5899ec78bdfSTony Xie 		pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >>
5909ec78bdfSTony Xie 				 PLL_MODE_SHIFT;
5919ec78bdfSTony Xie 
5929ec78bdfSTony Xie 		if (pll_st != NORMAL_MODE) {
5939ec78bdfSTony Xie 			WARN("%s: clst (%d) is in error mode (%d)\n",
5949ec78bdfSTony Xie 			     __func__, pll_id, pll_st);
5959ec78bdfSTony Xie 			return -1;
5969ec78bdfSTony Xie 		}
5979ec78bdfSTony Xie 	}
5989ec78bdfSTony Xie 
5999ec78bdfSTony Xie 	return 0;
6009ec78bdfSTony Xie }
6019ec78bdfSTony Xie 
6026fba6e04STony Xie static void nonboot_cpus_off(void)
6036fba6e04STony Xie {
6046fba6e04STony Xie 	uint32_t boot_cpu, cpu;
6056fba6e04STony Xie 
6066fba6e04STony Xie 	boot_cpu = plat_my_core_pos();
6076fba6e04STony Xie 
6086fba6e04STony Xie 	/* turn off noboot cpus */
6096fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) {
6106fba6e04STony Xie 		if (cpu == boot_cpu)
6116fba6e04STony Xie 			continue;
6126fba6e04STony Xie 		cpus_power_domain_off(cpu, core_pwr_pd);
6136fba6e04STony Xie 	}
6146fba6e04STony Xie }
6156fba6e04STony Xie 
616f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
6176fba6e04STony Xie {
6186fba6e04STony Xie 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
6196fba6e04STony Xie 
62080fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6216fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6226fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG;
6236fba6e04STony Xie 	cpuson_entry_point[cpu_id] = entrypoint;
6246fba6e04STony Xie 	dsb();
6256fba6e04STony Xie 
6266fba6e04STony Xie 	cpus_power_domain_on(cpu_id);
6276fba6e04STony Xie 
628f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6296fba6e04STony Xie }
6306fba6e04STony Xie 
631f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void)
6326fba6e04STony Xie {
6336fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6346fba6e04STony Xie 
6356fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi);
6366fba6e04STony Xie 
637f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6386fba6e04STony Xie }
6396fba6e04STony Xie 
640f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
641f32ab444Stony.xie 				 plat_local_state_t lvl_state)
6429ec78bdfSTony Xie {
6439ec78bdfSTony Xie 	switch (lvl) {
6449ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6459ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6469ec78bdfSTony Xie 		break;
6479ec78bdfSTony Xie 	default:
6489ec78bdfSTony Xie 		break;
6499ec78bdfSTony Xie 	}
6509ec78bdfSTony Xie 
651f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6529ec78bdfSTony Xie }
6539ec78bdfSTony Xie 
654f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void)
6556fba6e04STony Xie {
6566fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6576fba6e04STony Xie 
65880fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6596fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6606fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN;
6619ec78bdfSTony Xie 	cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint();
6626fba6e04STony Xie 	dsb();
6636fba6e04STony Xie 
6646fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi_int);
6656fba6e04STony Xie 
666f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6676fba6e04STony Xie }
6686fba6e04STony Xie 
669f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, plat_local_state_t lvl_state)
6709ec78bdfSTony Xie {
6719ec78bdfSTony Xie 	switch (lvl) {
6729ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6739ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6749ec78bdfSTony Xie 		break;
6759ec78bdfSTony Xie 	default:
6769ec78bdfSTony Xie 		break;
6779ec78bdfSTony Xie 	}
6789ec78bdfSTony Xie 
679f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6809ec78bdfSTony Xie }
6819ec78bdfSTony Xie 
682f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void)
6836fba6e04STony Xie {
6846fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6856fba6e04STony Xie 
6869ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
6879ec78bdfSTony Xie 		      CORES_PM_DISABLE);
688f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6899ec78bdfSTony Xie }
6909ec78bdfSTony Xie 
691f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
6929ec78bdfSTony Xie 				       plat_local_state_t lvl_state)
6939ec78bdfSTony Xie {
6949ec78bdfSTony Xie 	switch (lvl) {
6959ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6969ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
6979ec78bdfSTony Xie 		break;
6989ec78bdfSTony Xie 	default:
6999ec78bdfSTony Xie 		break;
7009ec78bdfSTony Xie 	}
7016fba6e04STony Xie 
702f32ab444Stony.xie 	return PSCI_E_SUCCESS;
7036fba6e04STony Xie }
7046fba6e04STony Xie 
705f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void)
7066fba6e04STony Xie {
7076fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
7086fba6e04STony Xie 
7096fba6e04STony Xie 	/* Disable core_pm */
7106fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE);
7116fba6e04STony Xie 
712f32ab444Stony.xie 	return PSCI_E_SUCCESS;
7136fba6e04STony Xie }
7146fba6e04STony Xie 
715f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, plat_local_state_t lvl_state)
7169ec78bdfSTony Xie {
7179ec78bdfSTony Xie 	switch (lvl) {
7189ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
7199ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
7209ec78bdfSTony Xie 	default:
7219ec78bdfSTony Xie 		break;
7229ec78bdfSTony Xie 	}
7239ec78bdfSTony Xie 
724f32ab444Stony.xie 	return PSCI_E_SUCCESS;
7259ec78bdfSTony Xie }
7269ec78bdfSTony Xie 
7270786d688SCaesar Wang /**
7280786d688SCaesar Wang  * init_pmu_counts - Init timing counts in the PMU register area
7290786d688SCaesar Wang  *
7300786d688SCaesar Wang  * At various points when we power up or down parts of the system we need
7310786d688SCaesar Wang  * a delay to wait for power / clocks to become stable.  The PMU has counters
7320786d688SCaesar Wang  * to help software do the delay properly.  Basically, it works like this:
7330786d688SCaesar Wang  * - Software sets up counter values
7340786d688SCaesar Wang  * - When software turns on something in the PMU, the counter kicks off
7350786d688SCaesar Wang  * - The hardware sets a bit automatically when the counter has finished and
7360786d688SCaesar Wang  *   software knows that the initialization is done.
7370786d688SCaesar Wang  *
7380786d688SCaesar Wang  * It's software's job to setup these counters.  The hardware power on default
7390786d688SCaesar Wang  * for these settings is conservative, setting everything to 0x5dc0
7400786d688SCaesar Wang  * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts).
7410786d688SCaesar Wang  *
7420786d688SCaesar Wang  * Note that some of these counters are only really used at suspend/resume
7430786d688SCaesar Wang  * time (for instance, that's the only time we turn off/on the oscillator) and
7440786d688SCaesar Wang  * others are used during normal runtime (like turning on/off a CPU or GPU) but
7450786d688SCaesar Wang  * it doesn't hurt to init everything at boot.
7460786d688SCaesar Wang  *
7470786d688SCaesar Wang  * Also note that these counters can run off the 32 kHz clock or the 24 MHz
7480786d688SCaesar Wang  * clock.  While the 24 MHz clock can give us more precision, it's not always
749bdb2763dSCaesar Wang  * available (like when we turn the oscillator off at sleep time). The
750bdb2763dSCaesar Wang  * pmu_use_lf (lf: low freq) is available in power mode.  Current understanding
751bdb2763dSCaesar Wang  * is that counts work like this:
7520786d688SCaesar Wang  *    IF (pmu_use_lf == 0) || (power_mode_en == 0)
7530786d688SCaesar Wang  *      use the 24M OSC for counts
7540786d688SCaesar Wang  *    ELSE
7550786d688SCaesar Wang  *      use the 32K OSC for counts
7560786d688SCaesar Wang  *
7570786d688SCaesar Wang  * Notes:
7580786d688SCaesar Wang  * - There is a separate bit for the PMU called PMU_24M_EN_CFG.  At the moment
7590786d688SCaesar Wang  *   we always keep that 0.  This apparently choose between using the PLL as
7600786d688SCaesar Wang  *   the source for the PMU vs. the 24M clock.  If we ever set it to 1 we
7610786d688SCaesar Wang  *   should consider how it affects these counts (if at all).
7620786d688SCaesar Wang  * - The power_mode_en is documented to auto-clear automatically when we leave
7630786d688SCaesar Wang  *   "power mode".  That's why most clocks are on 24M.  Only timings used when
7640786d688SCaesar Wang  *   in "power mode" are 32k.
7650786d688SCaesar Wang  * - In some cases the kernel may override these counts.
7660786d688SCaesar Wang  *
7670786d688SCaesar Wang  * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs
7680786d688SCaesar Wang  * in power mode, we need to ensure that they are available.
7690786d688SCaesar Wang  */
7700786d688SCaesar Wang static void init_pmu_counts(void)
7710786d688SCaesar Wang {
7720786d688SCaesar Wang 	/* COUNTS FOR INSIDE POWER MODE */
7730786d688SCaesar Wang 
7740786d688SCaesar Wang 	/*
7750786d688SCaesar Wang 	 * From limited testing, need PMU stable >= 2ms, but go overkill
7760786d688SCaesar Wang 	 * and choose 30 ms to match testing on past SoCs.  Also let
7770786d688SCaesar Wang 	 * OSC have 30 ms for stabilization.
7780786d688SCaesar Wang 	 */
7790786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30));
7800786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30));
7810786d688SCaesar Wang 
7820786d688SCaesar Wang 	/* Unclear what these should be; try 3 ms */
7830786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3));
7840786d688SCaesar Wang 
7850786d688SCaesar Wang 	/* Unclear what this should be, but set the default explicitly */
7860786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0);
7870786d688SCaesar Wang 
7880786d688SCaesar Wang 	/* COUNTS FOR OUTSIDE POWER MODE */
7890786d688SCaesar Wang 
7900786d688SCaesar Wang 	/* Put something sorta conservative here until we know better */
7910786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3));
7920786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1));
7930786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1));
7940786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1));
7950786d688SCaesar Wang 
7960786d688SCaesar Wang 	/*
7974e836d35SLin Huang 	 * when we enable PMU_CLR_PERILP, it will shut down the SRAM, but
7984e836d35SLin Huang 	 * M0 code run in SRAM, and we need it to check whether cpu enter
7994e836d35SLin Huang 	 * FSM status, so we must wait M0 finish their code and enter WFI,
8004e836d35SLin Huang 	 * then we can shutdown SRAM, according FSM order:
8014e836d35SLin Huang 	 * ST_NORMAL->..->ST_SCU_L_PWRDN->..->ST_CENTER_PWRDN->ST_PERILP_PWRDN
8024e836d35SLin Huang 	 * we can add delay when shutdown ST_SCU_L_PWRDN to guarantee M0 get
8034e836d35SLin Huang 	 * the FSM status and enter WFI, then enable PMU_CLR_PERILP.
8044e836d35SLin Huang 	 */
8054e836d35SLin Huang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(5));
8064e836d35SLin Huang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1));
8074e836d35SLin Huang 
8084e836d35SLin Huang 	/*
8090786d688SCaesar Wang 	 * Set CPU/GPU to 1 us.
8100786d688SCaesar Wang 	 *
8110786d688SCaesar Wang 	 * NOTE: Even though ATF doesn't configure the GPU we'll still setup
8120786d688SCaesar Wang 	 * counts here.  After all ATF controls all these other bits and also
8130786d688SCaesar Wang 	 * chooses which clock these counters use.
8140786d688SCaesar Wang 	 */
8150786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1));
8160786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1));
8170786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1));
8180786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1));
8190786d688SCaesar Wang }
8200786d688SCaesar Wang 
8214c127e68SCaesar Wang static uint32_t clk_ddrc_save;
8224c127e68SCaesar Wang 
8236fba6e04STony Xie static void sys_slp_config(void)
8246fba6e04STony Xie {
8256fba6e04STony Xie 	uint32_t slp_mode_cfg = 0;
8266fba6e04STony Xie 
8274c127e68SCaesar Wang 	/* keep enabling clk_ddrc_bpll_src_en gate for DDRC */
8284c127e68SCaesar Wang 	clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3));
8294c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1));
8304c127e68SCaesar Wang 
8314c127e68SCaesar Wang 	prepare_abpll_for_ddrctrl();
8324c127e68SCaesar Wang 	sram_func_set_ddrctl_pll(ABPLL_ID);
8334c127e68SCaesar Wang 
8349ec78bdfSTony Xie 	mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP);
835f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
836f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) |
837f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) |
838f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG));
839f47a25ddSCaesar Wang 
840f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
841f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) |
842f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) |
843f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW));
844f47a25ddSCaesar Wang 
845f47a25ddSCaesar Wang 	slp_mode_cfg = BIT(PMU_PWR_MODE_EN) |
846a109ec92SLin Huang 		       BIT(PMU_INPUT_CLAMP_EN) |
847f47a25ddSCaesar Wang 		       BIT(PMU_POWER_OFF_REQ_CFG) |
848f47a25ddSCaesar Wang 		       BIT(PMU_CPU0_PD_EN) |
849f47a25ddSCaesar Wang 		       BIT(PMU_L2_FLUSH_EN) |
850f47a25ddSCaesar Wang 		       BIT(PMU_L2_IDLE_EN) |
8519ec78bdfSTony Xie 		       BIT(PMU_SCU_PD_EN) |
8529ec78bdfSTony Xie 		       BIT(PMU_CCI_PD_EN) |
8539ec78bdfSTony Xie 		       BIT(PMU_CLK_CORE_SRC_GATE_EN) |
8549ec78bdfSTony Xie 		       BIT(PMU_ALIVE_USE_LF) |
8559ec78bdfSTony Xie 		       BIT(PMU_SREF0_ENTER_EN) |
8569ec78bdfSTony Xie 		       BIT(PMU_SREF1_ENTER_EN) |
8579ec78bdfSTony Xie 		       BIT(PMU_DDRC0_GATING_EN) |
8589ec78bdfSTony Xie 		       BIT(PMU_DDRC1_GATING_EN) |
8599ec78bdfSTony Xie 		       BIT(PMU_DDRIO0_RET_EN) |
860a109ec92SLin Huang 		       BIT(PMU_DDRIO0_RET_DE_REQ) |
8619ec78bdfSTony Xie 		       BIT(PMU_DDRIO1_RET_EN) |
862a109ec92SLin Huang 		       BIT(PMU_DDRIO1_RET_DE_REQ) |
8639ec78bdfSTony Xie 		       BIT(PMU_DDRIO_RET_HW_DE_REQ) |
8644c127e68SCaesar Wang 		       BIT(PMU_CENTER_PD_EN) |
8654e836d35SLin Huang 		       BIT(PMU_PERILP_PD_EN) |
8664e836d35SLin Huang 		       BIT(PMU_CLK_PERILP_SRC_GATE_EN) |
8679ec78bdfSTony Xie 		       BIT(PMU_PLL_PD_EN) |
8689ec78bdfSTony Xie 		       BIT(PMU_CLK_CENTER_SRC_GATE_EN) |
8699ec78bdfSTony Xie 		       BIT(PMU_OSC_DIS) |
8709ec78bdfSTony Xie 		       BIT(PMU_PMU_USE_LF);
871f47a25ddSCaesar Wang 
8729ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN));
8736fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg);
874f47a25ddSCaesar Wang 
875545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW);
876545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K);
877545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */
878545bff0eSCaesar Wang }
879545bff0eSCaesar Wang 
8809ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle)
8819ec78bdfSTony Xie {
8829ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8839ec78bdfSTony Xie }
8849ec78bdfSTony Xie 
8859ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle)
8869ec78bdfSTony Xie {
8879ec78bdfSTony Xie 	mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8886fba6e04STony Xie }
8896fba6e04STony Xie 
8902bff35bbSCaesar Wang static uint32_t iomux_status[12];
8912bff35bbSCaesar Wang static uint32_t pull_mode_status[12];
8922bff35bbSCaesar Wang static uint32_t gpio_direction[3];
8932bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate;
8942bff35bbSCaesar Wang 
8952bff35bbSCaesar Wang static void suspend_apio(void)
8962bff35bbSCaesar Wang {
8972bff35bbSCaesar Wang 	struct apio_info *suspend_apio;
8982bff35bbSCaesar Wang 	int i;
8992bff35bbSCaesar Wang 
9002bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
9012bff35bbSCaesar Wang 
9022bff35bbSCaesar Wang 	if (!suspend_apio)
9032bff35bbSCaesar Wang 		return;
9042bff35bbSCaesar Wang 
9052bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 iomux and pull mode */
9062bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
9072bff35bbSCaesar Wang 		iomux_status[i] = mmio_read_32(GRF_BASE +
9082bff35bbSCaesar Wang 				GRF_GPIO2A_IOMUX + i * 4);
9092bff35bbSCaesar Wang 		pull_mode_status[i] = mmio_read_32(GRF_BASE +
9102bff35bbSCaesar Wang 				GRF_GPIO2A_P + i * 4);
9112bff35bbSCaesar Wang 	}
9122bff35bbSCaesar Wang 
9132bff35bbSCaesar Wang 	/* store gpio2 ~ gpio4 clock gate state */
9142bff35bbSCaesar Wang 	gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >>
9152bff35bbSCaesar Wang 				PCLK_GPIO2_GATE_SHIFT) & 0x07;
9162bff35bbSCaesar Wang 
9172bff35bbSCaesar Wang 	/* enable gpio2 ~ gpio4 clock gate */
9182bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
9192bff35bbSCaesar Wang 		      BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT));
9202bff35bbSCaesar Wang 
9212bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 direction */
9222bff35bbSCaesar Wang 	gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04);
9232bff35bbSCaesar Wang 	gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04);
9242bff35bbSCaesar Wang 	gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04);
9252bff35bbSCaesar Wang 
9262bff35bbSCaesar Wang 	/* apio1 charge gpio3a0 ~ gpio3c7 */
9272bff35bbSCaesar Wang 	if (suspend_apio->apio1) {
9282bff35bbSCaesar Wang 
9292bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 iomux to gpio */
9302bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX,
9312bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9322bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX,
9332bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9342bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX,
9352bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9362bff35bbSCaesar Wang 
9372bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 pull mode to pull none */
9382bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0);
9392bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0);
9402bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0);
9412bff35bbSCaesar Wang 
9422bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 to input */
9432bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff);
9442bff35bbSCaesar Wang 	}
9452bff35bbSCaesar Wang 
9462bff35bbSCaesar Wang 	/* apio2 charge gpio2a0 ~ gpio2b4 */
9472bff35bbSCaesar Wang 	if (suspend_apio->apio2) {
9482bff35bbSCaesar Wang 
9492bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9502bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX,
9512bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9522bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX,
9532bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9542bff35bbSCaesar Wang 
9552bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 pull mode to pull none */
9562bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0);
9572bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0);
9582bff35bbSCaesar Wang 
9592bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 to input */
9602bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff);
9612bff35bbSCaesar Wang 	}
9622bff35bbSCaesar Wang 
9632bff35bbSCaesar Wang 	/* apio3 charge gpio2c0 ~ gpio2d4*/
9642bff35bbSCaesar Wang 	if (suspend_apio->apio3) {
9652bff35bbSCaesar Wang 
9662bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9672bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX,
9682bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9692bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX,
9702bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9712bff35bbSCaesar Wang 
9722bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 pull mode to pull none */
9732bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0);
9742bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0);
9752bff35bbSCaesar Wang 
9762bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 to input */
9772bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000);
9782bff35bbSCaesar Wang 	}
9792bff35bbSCaesar Wang 
9802bff35bbSCaesar Wang 	/* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */
9812bff35bbSCaesar Wang 	if (suspend_apio->apio4) {
9822bff35bbSCaesar Wang 
9832bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 iomux to gpio */
9842bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX,
9852bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9862bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX,
9872bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9882bff35bbSCaesar Wang 
9892bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 pull mode to pull none */
9902bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0);
9912bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0);
9922bff35bbSCaesar Wang 
9932bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
9942bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000);
9952bff35bbSCaesar Wang 	}
9962bff35bbSCaesar Wang 
9972bff35bbSCaesar Wang 	/* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/
9982bff35bbSCaesar Wang 	if (suspend_apio->apio5) {
9992bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 iomux to gpio */
10002bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX,
10012bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
10022bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX,
10032bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
10042bff35bbSCaesar Wang 
10052bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 pull mode to pull none */
10062bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0);
10072bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0);
10082bff35bbSCaesar Wang 
10092bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
10102bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000);
10112bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff);
10122bff35bbSCaesar Wang 	}
10132bff35bbSCaesar Wang }
10142bff35bbSCaesar Wang 
10152bff35bbSCaesar Wang static void resume_apio(void)
10162bff35bbSCaesar Wang {
10172bff35bbSCaesar Wang 	struct apio_info *suspend_apio;
10182bff35bbSCaesar Wang 	int i;
10192bff35bbSCaesar Wang 
10202bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
10212bff35bbSCaesar Wang 
10222bff35bbSCaesar Wang 	if (!suspend_apio)
10232bff35bbSCaesar Wang 		return;
10242bff35bbSCaesar Wang 
10252bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
10262bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4,
10272bff35bbSCaesar Wang 			      REG_SOC_WMSK | pull_mode_status[i]);
10282bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4,
10292bff35bbSCaesar Wang 			      REG_SOC_WMSK | iomux_status[i]);
10302bff35bbSCaesar Wang 	}
10312bff35bbSCaesar Wang 
10322bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 direction back to store value */
10332bff35bbSCaesar Wang 	mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]);
10342bff35bbSCaesar Wang 	mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]);
10352bff35bbSCaesar Wang 	mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]);
10362bff35bbSCaesar Wang 
10372bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 clock gate back to store value */
10382bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
10392bff35bbSCaesar Wang 		      BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07,
10402bff35bbSCaesar Wang 				      PCLK_GPIO2_GATE_SHIFT));
10412bff35bbSCaesar Wang }
10422bff35bbSCaesar Wang 
1043e550c631SCaesar Wang static void suspend_gpio(void)
1044e550c631SCaesar Wang {
1045e550c631SCaesar Wang 	struct gpio_info *suspend_gpio;
1046e550c631SCaesar Wang 	uint32_t count;
1047e550c631SCaesar Wang 	int i;
1048e550c631SCaesar Wang 
1049e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1050e550c631SCaesar Wang 
1051e550c631SCaesar Wang 	for (i = 0; i < count; i++) {
1052e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity);
1053e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1054e550c631SCaesar Wang 		udelay(1);
1055e550c631SCaesar Wang 	}
1056e550c631SCaesar Wang }
1057e550c631SCaesar Wang 
1058e550c631SCaesar Wang static void resume_gpio(void)
1059e550c631SCaesar Wang {
1060e550c631SCaesar Wang 	struct gpio_info *suspend_gpio;
1061e550c631SCaesar Wang 	uint32_t count;
1062e550c631SCaesar Wang 	int i;
1063e550c631SCaesar Wang 
1064e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1065e550c631SCaesar Wang 
1066e550c631SCaesar Wang 	for (i = count - 1; i >= 0; i--) {
1067e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index,
1068e550c631SCaesar Wang 			       !suspend_gpio[i].polarity);
1069e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1070e550c631SCaesar Wang 		udelay(1);
1071e550c631SCaesar Wang 	}
1072e550c631SCaesar Wang }
1073e550c631SCaesar Wang 
1074977001aaSXing Zheng static void m0_configure_suspend(void)
10757ac52006SCaesar Wang {
1076977001aaSXing Zheng 	/* set PARAM to M0_FUNC_SUSPEND */
1077977001aaSXing Zheng 	mmio_write_32(M0_PARAM_ADDR + PARAM_M0_FUNC, M0_FUNC_SUSPEND);
10787ac52006SCaesar Wang }
10797ac52006SCaesar Wang 
10804e836d35SLin Huang void sram_save(void)
10814e836d35SLin Huang {
10824e836d35SLin Huang 	size_t text_size = (char *)&__bl31_sram_text_real_end -
10834e836d35SLin Huang 			   (char *)&__bl31_sram_text_start;
10844e836d35SLin Huang 	size_t data_size = (char *)&__bl31_sram_data_real_end -
10854e836d35SLin Huang 			   (char *)&__bl31_sram_data_start;
10864e836d35SLin Huang 	size_t incbin_size = (char *)&__sram_incbin_real_end -
10874e836d35SLin Huang 			     (char *)&__sram_incbin_start;
10884e836d35SLin Huang 
10894e836d35SLin Huang 	memcpy(&store_sram[0], &__bl31_sram_text_start, text_size);
10904e836d35SLin Huang 	memcpy(&store_sram[text_size], &__bl31_sram_data_start, data_size);
10914e836d35SLin Huang 	memcpy(&store_sram[text_size + data_size], &__sram_incbin_start,
10924e836d35SLin Huang 	       incbin_size);
10934e836d35SLin Huang }
10944e836d35SLin Huang 
10954e836d35SLin Huang void sram_restore(void)
10964e836d35SLin Huang {
10974e836d35SLin Huang 	size_t text_size = (char *)&__bl31_sram_text_real_end -
10984e836d35SLin Huang 			   (char *)&__bl31_sram_text_start;
10994e836d35SLin Huang 	size_t data_size = (char *)&__bl31_sram_data_real_end -
11004e836d35SLin Huang 			   (char *)&__bl31_sram_data_start;
11014e836d35SLin Huang 	size_t incbin_size = (char *)&__sram_incbin_real_end -
11024e836d35SLin Huang 			     (char *)&__sram_incbin_start;
11034e836d35SLin Huang 
11044e836d35SLin Huang 	memcpy(&__bl31_sram_text_start, &store_sram[0], text_size);
11054e836d35SLin Huang 	memcpy(&__bl31_sram_data_start, &store_sram[text_size], data_size);
11064e836d35SLin Huang 	memcpy(&__sram_incbin_start, &store_sram[text_size + data_size],
11074e836d35SLin Huang 	       incbin_size);
11084e836d35SLin Huang }
11094e836d35SLin Huang 
111074c3d79dSLin Huang struct uart_debug {
111174c3d79dSLin Huang 	uint32_t uart_dll;
111274c3d79dSLin Huang 	uint32_t uart_dlh;
111374c3d79dSLin Huang 	uint32_t uart_ier;
111474c3d79dSLin Huang 	uint32_t uart_fcr;
111574c3d79dSLin Huang 	uint32_t uart_mcr;
111674c3d79dSLin Huang 	uint32_t uart_lcr;
111774c3d79dSLin Huang };
111874c3d79dSLin Huang 
111974c3d79dSLin Huang #define UART_DLL	0x00
112074c3d79dSLin Huang #define UART_DLH	0x04
112174c3d79dSLin Huang #define UART_IER	0x04
112274c3d79dSLin Huang #define UART_FCR	0x08
112374c3d79dSLin Huang #define UART_LCR	0x0c
112474c3d79dSLin Huang #define UART_MCR	0x10
112574c3d79dSLin Huang #define UARTSRR		0x88
112674c3d79dSLin Huang 
112774c3d79dSLin Huang #define UART_RESET	BIT(0)
112874c3d79dSLin Huang #define UARTFCR_FIFOEN	BIT(0)
112974c3d79dSLin Huang #define RCVR_FIFO_RESET	BIT(1)
113074c3d79dSLin Huang #define XMIT_FIFO_RESET	BIT(2)
113174c3d79dSLin Huang #define DIAGNOSTIC_MODE	BIT(4)
113274c3d79dSLin Huang #define UARTLCR_DLAB	BIT(7)
113374c3d79dSLin Huang 
113474c3d79dSLin Huang static struct uart_debug uart_save;
113574c3d79dSLin Huang 
113674c3d79dSLin Huang void suspend_uart(void)
113774c3d79dSLin Huang {
113874c3d79dSLin Huang 	uart_save.uart_lcr = mmio_read_32(PLAT_RK_UART_BASE + UART_LCR);
113974c3d79dSLin Huang 	uart_save.uart_ier = mmio_read_32(PLAT_RK_UART_BASE + UART_IER);
114074c3d79dSLin Huang 	uart_save.uart_mcr = mmio_read_32(PLAT_RK_UART_BASE + UART_MCR);
114174c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_LCR,
114274c3d79dSLin Huang 		      uart_save.uart_lcr | UARTLCR_DLAB);
114374c3d79dSLin Huang 	uart_save.uart_dll = mmio_read_32(PLAT_RK_UART_BASE + UART_DLL);
114474c3d79dSLin Huang 	uart_save.uart_dlh = mmio_read_32(PLAT_RK_UART_BASE + UART_DLH);
114574c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, uart_save.uart_lcr);
114674c3d79dSLin Huang }
114774c3d79dSLin Huang 
114874c3d79dSLin Huang void resume_uart(void)
114974c3d79dSLin Huang {
115074c3d79dSLin Huang 	uint32_t uart_lcr;
115174c3d79dSLin Huang 
115274c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UARTSRR,
115374c3d79dSLin Huang 		      XMIT_FIFO_RESET | RCVR_FIFO_RESET | UART_RESET);
115474c3d79dSLin Huang 
115574c3d79dSLin Huang 	uart_lcr = mmio_read_32(PLAT_RK_UART_BASE + UART_LCR);
115674c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_MCR, DIAGNOSTIC_MODE);
115774c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, uart_lcr | UARTLCR_DLAB);
115874c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_DLL, uart_save.uart_dll);
115974c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_DLH, uart_save.uart_dlh);
116074c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, uart_save.uart_lcr);
116174c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_IER, uart_save.uart_ier);
116274c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_FCR, UARTFCR_FIFOEN);
116374c3d79dSLin Huang 	mmio_write_32(PLAT_RK_UART_BASE + UART_MCR, uart_save.uart_mcr);
116474c3d79dSLin Huang }
116574c3d79dSLin Huang 
11662adcad64SLin Huang void save_usbphy(void)
11672adcad64SLin Huang {
11682adcad64SLin Huang 	store_usbphy0[0] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL0);
11692adcad64SLin Huang 	store_usbphy0[1] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL2);
11702adcad64SLin Huang 	store_usbphy0[2] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL3);
11712adcad64SLin Huang 	store_usbphy0[3] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL12);
11722adcad64SLin Huang 	store_usbphy0[4] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL13);
11732adcad64SLin Huang 	store_usbphy0[5] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL15);
11742adcad64SLin Huang 	store_usbphy0[6] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL16);
11752adcad64SLin Huang 
11762adcad64SLin Huang 	store_usbphy1[0] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL0);
11772adcad64SLin Huang 	store_usbphy1[1] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL2);
11782adcad64SLin Huang 	store_usbphy1[2] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL3);
11792adcad64SLin Huang 	store_usbphy1[3] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL12);
11802adcad64SLin Huang 	store_usbphy1[4] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL13);
11812adcad64SLin Huang 	store_usbphy1[5] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL15);
11822adcad64SLin Huang 	store_usbphy1[6] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL16);
11832adcad64SLin Huang }
11842adcad64SLin Huang 
11852adcad64SLin Huang void restore_usbphy(void)
11862adcad64SLin Huang {
11872adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL0,
11882adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[0]);
11892adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL2,
11902adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[1]);
11912adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL3,
11922adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[2]);
11932adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL12,
11942adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[3]);
11952adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL13,
11962adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[4]);
11972adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL15,
11982adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[5]);
11992adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL16,
12002adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[6]);
12012adcad64SLin Huang 
12022adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL0,
12032adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[0]);
12042adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL2,
12052adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[1]);
12062adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL3,
12072adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[2]);
12082adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL12,
12092adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[3]);
12102adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL13,
12112adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[4]);
12122adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL15,
12132adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[5]);
12142adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL16,
12152adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[6]);
12162adcad64SLin Huang }
12172adcad64SLin Huang 
12182adcad64SLin Huang void grf_register_save(void)
12192adcad64SLin Huang {
12202adcad64SLin Huang 	int i;
12212adcad64SLin Huang 
12222adcad64SLin Huang 	store_grf_soc_con0 = mmio_read_32(GRF_BASE + GRF_SOC_CON(0));
12232adcad64SLin Huang 	store_grf_soc_con1 = mmio_read_32(GRF_BASE + GRF_SOC_CON(1));
12242adcad64SLin Huang 	store_grf_soc_con2 = mmio_read_32(GRF_BASE + GRF_SOC_CON(2));
12252adcad64SLin Huang 	store_grf_soc_con3 = mmio_read_32(GRF_BASE + GRF_SOC_CON(3));
12262adcad64SLin Huang 	store_grf_soc_con4 = mmio_read_32(GRF_BASE + GRF_SOC_CON(4));
12272adcad64SLin Huang 	store_grf_soc_con7 = mmio_read_32(GRF_BASE + GRF_SOC_CON(7));
12282adcad64SLin Huang 
12292adcad64SLin Huang 	for (i = 0; i < 4; i++)
12302adcad64SLin Huang 		store_grf_ddrc_con[i] =
12312adcad64SLin Huang 			mmio_read_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4);
12322adcad64SLin Huang 
12332adcad64SLin Huang 	store_grf_io_vsel = mmio_read_32(GRF_BASE + GRF_IO_VSEL);
12342adcad64SLin Huang }
12352adcad64SLin Huang 
12362adcad64SLin Huang void grf_register_restore(void)
12372adcad64SLin Huang {
12382adcad64SLin Huang 	int i;
12392adcad64SLin Huang 
12402adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(0),
12412adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con0);
12422adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(1),
12432adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con1);
12442adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(2),
12452adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con2);
12462adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(3),
12472adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con3);
12482adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(4),
12492adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con4);
12502adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(7),
12512adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con7);
12522adcad64SLin Huang 
12532adcad64SLin Huang 	for (i = 0; i < 4; i++)
12542adcad64SLin Huang 		mmio_write_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4,
12552adcad64SLin Huang 			      REG_SOC_WMSK | store_grf_ddrc_con[i]);
12562adcad64SLin Huang 
12572adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_IO_VSEL, REG_SOC_WMSK | store_grf_io_vsel);
12582adcad64SLin Huang }
12592adcad64SLin Huang 
12602adcad64SLin Huang void cru_register_save(void)
12612adcad64SLin Huang {
12622adcad64SLin Huang 	int i;
12632adcad64SLin Huang 
12642adcad64SLin Huang 	for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4)
12652adcad64SLin Huang 		store_cru[i / 4] = mmio_read_32(CRU_BASE + i);
12662adcad64SLin Huang }
12672adcad64SLin Huang 
12682adcad64SLin Huang void cru_register_restore(void)
12692adcad64SLin Huang {
12702adcad64SLin Huang 	int i;
12712adcad64SLin Huang 
12722adcad64SLin Huang 	for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4) {
12732adcad64SLin Huang 
12742adcad64SLin Huang 		/*
12752adcad64SLin Huang 		 * since DPLL, CRU_CLKSEL_CON6 have been restore in
12762adcad64SLin Huang 		 * dmc_resume, ABPLL will resote later, so skip them
12772adcad64SLin Huang 		 */
12782adcad64SLin Huang 		if ((i == CRU_CLKSEL_CON6) ||
12792adcad64SLin Huang 		    (i >= CRU_PLL_CON(ABPLL_ID, 0) &&
12802adcad64SLin Huang 		     i <= CRU_PLL_CON(DPLL_ID, 5)))
12812adcad64SLin Huang 			continue;
12822adcad64SLin Huang 
12832adcad64SLin Huang 		if ((i == CRU_PLL_CON(ALPLL_ID, 2)) ||
12842adcad64SLin Huang 		    (i == CRU_PLL_CON(CPLL_ID, 2)) ||
12852adcad64SLin Huang 		    (i == CRU_PLL_CON(GPLL_ID, 2)) ||
12862adcad64SLin Huang 		    (i == CRU_PLL_CON(NPLL_ID, 2)) ||
12872adcad64SLin Huang 		    (i == CRU_PLL_CON(VPLL_ID, 2)))
12882adcad64SLin Huang 			mmio_write_32(CRU_BASE + i, store_cru[i / 4]);
12892adcad64SLin Huang 		/*
12902adcad64SLin Huang 		 * CRU_GLB_CNT_TH and CRU_CLKSEL_CON97~CRU_CLKSEL_CON107
12912adcad64SLin Huang 		 * not need do high 16bit mask
12922adcad64SLin Huang 		 */
12932adcad64SLin Huang 		else if ((i > 0x27c && i < 0x2b0) || (i == 0x508))
12942adcad64SLin Huang 			mmio_write_32(CRU_BASE + i, store_cru[i / 4]);
12952adcad64SLin Huang 		else
12962adcad64SLin Huang 			mmio_write_32(CRU_BASE + i,
12972adcad64SLin Huang 				      REG_SOC_WMSK | store_cru[i / 4]);
12982adcad64SLin Huang 	}
12992adcad64SLin Huang }
13002adcad64SLin Huang 
13012adcad64SLin Huang void wdt_register_save(void)
13022adcad64SLin Huang {
13032adcad64SLin Huang 	int i;
13042adcad64SLin Huang 
13052adcad64SLin Huang 	for (i = 0; i < 2; i++) {
13062adcad64SLin Huang 		store_wdt0[i] = mmio_read_32(WDT0_BASE + i * 4);
13072adcad64SLin Huang 		store_wdt1[i] = mmio_read_32(WDT1_BASE + i * 4);
13082adcad64SLin Huang 	}
13092adcad64SLin Huang }
13102adcad64SLin Huang 
13112adcad64SLin Huang void wdt_register_restore(void)
13122adcad64SLin Huang {
13132adcad64SLin Huang 	int i;
13142adcad64SLin Huang 
13152adcad64SLin Huang 	for (i = 0; i < 2; i++) {
13162adcad64SLin Huang 		mmio_write_32(WDT0_BASE + i * 4, store_wdt0[i]);
13172adcad64SLin Huang 		mmio_write_32(WDT1_BASE + i * 4, store_wdt1[i]);
13182adcad64SLin Huang 	}
13192adcad64SLin Huang }
13202adcad64SLin Huang 
1321f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void)
13226fba6e04STony Xie {
13239ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
13249ec78bdfSTony Xie 	uint32_t status = 0;
13259ec78bdfSTony Xie 
13264bd1d3faSDerek Basehore 	ddr_prepare_for_sys_suspend();
13279aadf25cSLin Huang 	dmc_suspend();
13284c127e68SCaesar Wang 	pmu_scu_b_pwrdn();
13294c127e68SCaesar Wang 
13302adcad64SLin Huang 	/* need to save usbphy before shutdown PERIHP PD */
13312adcad64SLin Huang 	save_usbphy();
13322adcad64SLin Huang 
13339ec78bdfSTony Xie 	pmu_power_domains_suspend();
13349ec78bdfSTony Xie 	set_hw_idle(BIT(PMU_CLR_CENTER1) |
13359ec78bdfSTony Xie 		    BIT(PMU_CLR_ALIVE) |
13369ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH0) |
13379ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH1) |
13389ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM0) |
13399ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM1) |
13409ec78bdfSTony Xie 		    BIT(PMU_CLR_CENTER) |
13414e836d35SLin Huang 		    BIT(PMU_CLR_PERILP) |
13424e836d35SLin Huang 		    BIT(PMU_CLR_PERILPM0) |
13439ec78bdfSTony Xie 		    BIT(PMU_CLR_GIC));
1344a109ec92SLin Huang 	set_pmu_rsthold();
13456fba6e04STony Xie 	sys_slp_config();
13467ac52006SCaesar Wang 
1347977001aaSXing Zheng 	m0_configure_suspend();
1348977001aaSXing Zheng 	m0_start();
13497ac52006SCaesar Wang 
13506fba6e04STony Xie 	pmu_sgrf_rst_hld();
1351f47a25ddSCaesar Wang 
1352e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1353bc5c3007SLin Huang 		      ((uintptr_t)&pmu_cpuson_entrypoint >>
1354bc5c3007SLin Huang 			CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK);
1355f47a25ddSCaesar Wang 
1356f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1357f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1358f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) |
1359f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW));
1360f47a25ddSCaesar Wang 	dsb();
13619ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
13629ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
13639ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
13649ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
13659ec78bdfSTony Xie 	       PMU_ADB400_ST) & status) != status) {
13669ec78bdfSTony Xie 		wait_cnt++;
13679ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
13689ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
13699ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
13709ec78bdfSTony Xie 			panic();
13719ec78bdfSTony Xie 		}
13729ec78bdfSTony Xie 	}
1373f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN));
13744c127e68SCaesar Wang 
1375a14e0916SCaesar Wang 	secure_watchdog_disable();
1376a14e0916SCaesar Wang 
1377bdb2763dSCaesar Wang 	/*
1378bdb2763dSCaesar Wang 	 * Disabling PLLs/PWM/DVFS is approaching WFI which is
1379bdb2763dSCaesar Wang 	 * the last steps in suspend.
1380bdb2763dSCaesar Wang 	 */
13815d3b1067SCaesar Wang 	disable_dvfs_plls();
13825d3b1067SCaesar Wang 	disable_pwms();
13835d3b1067SCaesar Wang 	disable_nodvfs_plls();
13847ac52006SCaesar Wang 
13852bff35bbSCaesar Wang 	suspend_apio();
1386e550c631SCaesar Wang 	suspend_gpio();
138774c3d79dSLin Huang 	suspend_uart();
13882adcad64SLin Huang 	grf_register_save();
13892adcad64SLin Huang 	cru_register_save();
13902adcad64SLin Huang 	wdt_register_save();
13914e836d35SLin Huang 	sram_save();
13922adcad64SLin Huang 	plat_rockchip_save_gpio();
13932adcad64SLin Huang 
13946fba6e04STony Xie 	return 0;
13956fba6e04STony Xie }
13966fba6e04STony Xie 
1397f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void)
13986fba6e04STony Xie {
13999ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
14009ec78bdfSTony Xie 	uint32_t status = 0;
14019ec78bdfSTony Xie 
14022adcad64SLin Huang 	plat_rockchip_restore_gpio();
14032adcad64SLin Huang 	wdt_register_restore();
14042adcad64SLin Huang 	cru_register_restore();
14052adcad64SLin Huang 	grf_register_restore();
140674c3d79dSLin Huang 	resume_uart();
14072bff35bbSCaesar Wang 	resume_apio();
1408e550c631SCaesar Wang 	resume_gpio();
14095d3b1067SCaesar Wang 	enable_nodvfs_plls();
14105d3b1067SCaesar Wang 	enable_pwms();
14115d3b1067SCaesar Wang 	/* PWM regulators take time to come up; give 300us to be safe. */
14125d3b1067SCaesar Wang 	udelay(300);
14135d3b1067SCaesar Wang 	enable_dvfs_plls();
14149ec78bdfSTony Xie 
1415e3525114SXing Zheng 	secure_watchdog_enable();
1416dbc0f2dcSLin Huang 	secure_sgrf_init();
1417dbc0f2dcSLin Huang 	secure_sgrf_ddr_rgn_init();
1418a14e0916SCaesar Wang 
14194c127e68SCaesar Wang 	/* restore clk_ddrc_bpll_src_en gate */
14204c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3),
14214c127e68SCaesar Wang 		      BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0));
14224c127e68SCaesar Wang 
1423bdb2763dSCaesar Wang 	/*
1424bdb2763dSCaesar Wang 	 * The wakeup status is not cleared by itself, we need to clear it
1425bdb2763dSCaesar Wang 	 * manually. Otherwise we will alway query some interrupt next time.
1426bdb2763dSCaesar Wang 	 *
1427bdb2763dSCaesar Wang 	 * NOTE: If the kernel needs to query this, we might want to stash it
1428bdb2763dSCaesar Wang 	 * somewhere.
1429bdb2763dSCaesar Wang 	 */
1430bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff);
1431bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00);
1432bdb2763dSCaesar Wang 
1433e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1434f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
1435f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
1436f47a25ddSCaesar Wang 
1437f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
1438f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) |
1439f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) |
1440f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_QGATING_CCI500_CFG));
14419ec78bdfSTony Xie 	dsb();
1442f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON,
1443f47a25ddSCaesar Wang 			BIT(PMU_SCU_B_PWRDWN_EN));
1444f47a25ddSCaesar Wang 
1445f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1446f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1447f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) |
14489ec78bdfSTony Xie 		      WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) |
14499ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_HW) |
14509ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) |
14519ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW));
14529ec78bdfSTony Xie 
14539ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
14549ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
14559ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
14569ec78bdfSTony Xie 
14579ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
14589ec78bdfSTony Xie 	   PMU_ADB400_ST) & status)) {
14599ec78bdfSTony Xie 		wait_cnt++;
14609ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
14619ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
14629ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
14639ec78bdfSTony Xie 			panic();
14649ec78bdfSTony Xie 		}
14659ec78bdfSTony Xie 	}
1466f47a25ddSCaesar Wang 
146778f7017cSCaesar Wang 	pmu_sgrf_rst_hld_release();
1468f47a25ddSCaesar Wang 	pmu_scu_b_pwrup();
14699ec78bdfSTony Xie 	pmu_power_domains_resume();
14704c127e68SCaesar Wang 
14714c127e68SCaesar Wang 	restore_abpll();
1472a109ec92SLin Huang 	restore_pmu_rsthold();
14739ec78bdfSTony Xie 	clr_hw_idle(BIT(PMU_CLR_CENTER1) |
14749ec78bdfSTony Xie 				BIT(PMU_CLR_ALIVE) |
14759ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH0) |
14769ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH1) |
14779ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM0) |
14789ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM1) |
14799ec78bdfSTony Xie 				BIT(PMU_CLR_CENTER) |
14804e836d35SLin Huang 				BIT(PMU_CLR_PERILP) |
14814e836d35SLin Huang 				BIT(PMU_CLR_PERILPM0) |
14829ec78bdfSTony Xie 				BIT(PMU_CLR_GIC));
14830587788aSCaesar Wang 
14840587788aSCaesar Wang 	plat_rockchip_gic_cpuif_enable();
1485977001aaSXing Zheng 	m0_stop();
14867ac52006SCaesar Wang 
14872adcad64SLin Huang 	restore_usbphy();
14882adcad64SLin Huang 
14894bd1d3faSDerek Basehore 	ddr_prepare_for_sys_resume();
14904bd1d3faSDerek Basehore 
14916fba6e04STony Xie 	return 0;
14926fba6e04STony Xie }
14936fba6e04STony Xie 
1494f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void)
14958867299fSCaesar Wang {
14968867299fSCaesar Wang 	struct gpio_info *rst_gpio;
14978867299fSCaesar Wang 
1498e550c631SCaesar Wang 	rst_gpio = plat_get_rockchip_gpio_reset();
14998867299fSCaesar Wang 
15008867299fSCaesar Wang 	if (rst_gpio) {
15018867299fSCaesar Wang 		gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT);
15028867299fSCaesar Wang 		gpio_set_value(rst_gpio->index, rst_gpio->polarity);
15038867299fSCaesar Wang 	} else {
15048867299fSCaesar Wang 		soc_global_soft_reset();
15058867299fSCaesar Wang 	}
15068867299fSCaesar Wang 
15078867299fSCaesar Wang 	while (1)
15088867299fSCaesar Wang 		;
15098867299fSCaesar Wang }
15108867299fSCaesar Wang 
1511f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void)
151286c253e4SCaesar Wang {
151386c253e4SCaesar Wang 	struct gpio_info *poweroff_gpio;
151486c253e4SCaesar Wang 
1515e550c631SCaesar Wang 	poweroff_gpio = plat_get_rockchip_gpio_poweroff();
151686c253e4SCaesar Wang 
151786c253e4SCaesar Wang 	if (poweroff_gpio) {
151886c253e4SCaesar Wang 		/*
151986c253e4SCaesar Wang 		 * if use tsadc over temp pin(GPIO1A6) as shutdown gpio,
152086c253e4SCaesar Wang 		 * need to set this pin iomux back to gpio function
152186c253e4SCaesar Wang 		 */
152286c253e4SCaesar Wang 		if (poweroff_gpio->index == TSADC_INT_PIN) {
152386c253e4SCaesar Wang 			mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX,
152486c253e4SCaesar Wang 				      GPIO1A6_IOMUX);
152586c253e4SCaesar Wang 		}
152686c253e4SCaesar Wang 		gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT);
152786c253e4SCaesar Wang 		gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity);
152886c253e4SCaesar Wang 	} else {
152986c253e4SCaesar Wang 		WARN("Do nothing when system off\n");
153086c253e4SCaesar Wang 	}
153186c253e4SCaesar Wang 
153286c253e4SCaesar Wang 	while (1)
153386c253e4SCaesar Wang 		;
153486c253e4SCaesar Wang }
153586c253e4SCaesar Wang 
1536bc5c3007SLin Huang void rockchip_plat_mmu_el3(void)
1537bc5c3007SLin Huang {
1538bc5c3007SLin Huang 	size_t sram_size;
1539bc5c3007SLin Huang 
1540bc5c3007SLin Huang 	/* sram.text size */
1541bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_text_end -
1542bc5c3007SLin Huang 		    (char *)&__bl31_sram_text_start;
1543bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_text_start,
1544bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_text_start,
1545bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RO | MT_SECURE);
1546bc5c3007SLin Huang 
1547bc5c3007SLin Huang 	/* sram.data size */
1548bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_data_end -
1549bc5c3007SLin Huang 		    (char *)&__bl31_sram_data_start;
1550bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_data_start,
1551bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_data_start,
1552bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RW | MT_SECURE);
1553bc5c3007SLin Huang 
1554bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_stack_end -
1555bc5c3007SLin Huang 		    (char *)&__bl31_sram_stack_start;
1556bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_stack_start,
1557bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_stack_start,
1558bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RW | MT_SECURE);
1559bc5c3007SLin Huang 
1560bc5c3007SLin Huang 	sram_size = (char *)&__sram_incbin_end - (char *)&__sram_incbin_start;
1561bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__sram_incbin_start,
1562bc5c3007SLin Huang 			(unsigned long)&__sram_incbin_start,
1563bc5c3007SLin Huang 			sram_size, MT_NON_CACHEABLE | MT_RW | MT_SECURE);
1564bc5c3007SLin Huang }
1565bc5c3007SLin Huang 
15666fba6e04STony Xie void plat_rockchip_pmu_init(void)
15676fba6e04STony Xie {
15686fba6e04STony Xie 	uint32_t cpu;
15696fba6e04STony Xie 
15706fba6e04STony Xie 	rockchip_pd_lock_init();
15716fba6e04STony Xie 
1572f47a25ddSCaesar Wang 	/* register requires 32bits mode, switch it to 32 bits */
1573f47a25ddSCaesar Wang 	cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot;
1574f47a25ddSCaesar Wang 
15756fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++)
15766fba6e04STony Xie 		cpuson_flags[cpu] = 0;
15776fba6e04STony Xie 
15789ec78bdfSTony Xie 	for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++)
15799ec78bdfSTony Xie 		clst_warmboot_data[cpu] = 0;
15809ec78bdfSTony Xie 
15819ec78bdfSTony Xie 	/* config cpu's warm boot address */
1582e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1583f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
15846fba6e04STony Xie 		      CPU_BOOT_ADDR_WMASK);
15859ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE);
15866fba6e04STony Xie 
15879d5aee2bSCaesar Wang 	/*
15889d5aee2bSCaesar Wang 	 * Enable Schmitt trigger for better 32 kHz input signal, which is
15899d5aee2bSCaesar Wang 	 * important for suspend/resume reliability among other things.
15909d5aee2bSCaesar Wang 	 */
15919d5aee2bSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE);
15929d5aee2bSCaesar Wang 
15930786d688SCaesar Wang 	init_pmu_counts();
15940786d688SCaesar Wang 
15956fba6e04STony Xie 	nonboot_cpus_off();
1596f47a25ddSCaesar Wang 
15976fba6e04STony Xie 	INFO("%s(%d): pd status %x\n", __func__, __LINE__,
15986fba6e04STony Xie 	     mmio_read_32(PMU_BASE + PMU_PWRDN_ST));
15996fba6e04STony Xie }
1600