16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 46fba6e04STony Xie * Redistribution and use in source and binary forms, with or without 56fba6e04STony Xie * modification, are permitted provided that the following conditions are met: 66fba6e04STony Xie * 76fba6e04STony Xie * Redistributions of source code must retain the above copyright notice, this 86fba6e04STony Xie * list of conditions and the following disclaimer. 96fba6e04STony Xie * 106fba6e04STony Xie * Redistributions in binary form must reproduce the above copyright notice, 116fba6e04STony Xie * this list of conditions and the following disclaimer in the documentation 126fba6e04STony Xie * and/or other materials provided with the distribution. 136fba6e04STony Xie * 146fba6e04STony Xie * Neither the name of ARM nor the names of its contributors may be used 156fba6e04STony Xie * to endorse or promote products derived from this software without specific 166fba6e04STony Xie * prior written permission. 176fba6e04STony Xie * 186fba6e04STony Xie * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 196fba6e04STony Xie * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 206fba6e04STony Xie * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 216fba6e04STony Xie * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 226fba6e04STony Xie * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 236fba6e04STony Xie * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 246fba6e04STony Xie * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 256fba6e04STony Xie * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 266fba6e04STony Xie * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 276fba6e04STony Xie * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 286fba6e04STony Xie * POSSIBILITY OF SUCH DAMAGE. 296fba6e04STony Xie */ 306fba6e04STony Xie 316fba6e04STony Xie #include <arch_helpers.h> 326fba6e04STony Xie #include <assert.h> 336fba6e04STony Xie #include <bakery_lock.h> 346fba6e04STony Xie #include <debug.h> 356fba6e04STony Xie #include <delay_timer.h> 366fba6e04STony Xie #include <errno.h> 378867299fSCaesar Wang #include <gpio.h> 386fba6e04STony Xie #include <mmio.h> 39*977001aaSXing Zheng #include <m0_ctl.h> 406fba6e04STony Xie #include <platform.h> 416fba6e04STony Xie #include <platform_def.h> 428867299fSCaesar Wang #include <plat_params.h> 436fba6e04STony Xie #include <plat_private.h> 446fba6e04STony Xie #include <rk3399_def.h> 456fba6e04STony Xie #include <pmu_sram.h> 466fba6e04STony Xie #include <soc.h> 476fba6e04STony Xie #include <pmu.h> 486fba6e04STony Xie #include <pmu_com.h> 495d3b1067SCaesar Wang #include <pwm.h> 50bdb2763dSCaesar Wang #include <bl31.h> 514c127e68SCaesar Wang #include <suspend.h> 526fba6e04STony Xie 539ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock); 549ec78bdfSTony Xie 556fba6e04STony Xie static struct psram_data_t *psram_sleep_cfg = 566fba6e04STony Xie (struct psram_data_t *)PSRAM_DT_BASE; 576fba6e04STony Xie 58f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr; 59f47a25ddSCaesar Wang 606fba6e04STony Xie /* 616fba6e04STony Xie * There are two ways to powering on or off on core. 626fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg, 636fba6e04STony Xie * it is core_pwr_pd mode 646fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 656fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 666fba6e04STony Xie * powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode 676fba6e04STony Xie * so we need core_pm_cfg_info to distinguish which method be used now. 686fba6e04STony Xie */ 696fba6e04STony Xie 706fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT] 716fba6e04STony Xie #if USE_COHERENT_MEM 726fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem"))) 736fba6e04STony Xie #endif 746fba6e04STony Xie ;/* coheront */ 756fba6e04STony Xie 769ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state) 779ec78bdfSTony Xie { 789ec78bdfSTony Xie uint32_t bus_id = BIT(bus); 799ec78bdfSTony Xie uint32_t bus_req; 809ec78bdfSTony Xie uint32_t wait_cnt = 0; 819ec78bdfSTony Xie uint32_t bus_state, bus_ack; 829ec78bdfSTony Xie 839ec78bdfSTony Xie if (state) 849ec78bdfSTony Xie bus_req = BIT(bus); 859ec78bdfSTony Xie else 869ec78bdfSTony Xie bus_req = 0; 879ec78bdfSTony Xie 889ec78bdfSTony Xie mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req); 899ec78bdfSTony Xie 909ec78bdfSTony Xie do { 919ec78bdfSTony Xie bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id; 929ec78bdfSTony Xie bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id; 939ec78bdfSTony Xie wait_cnt++; 949ec78bdfSTony Xie } while ((bus_state != bus_req || bus_ack != bus_req) && 959ec78bdfSTony Xie (wait_cnt < MAX_WAIT_COUNT)); 969ec78bdfSTony Xie 979ec78bdfSTony Xie if (bus_state != bus_req || bus_ack != bus_req) { 989ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 999ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST), 1009ec78bdfSTony Xie bus_state); 1019ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 1029ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK), 1039ec78bdfSTony Xie bus_ack); 1049ec78bdfSTony Xie } 1059ec78bdfSTony Xie } 1069ec78bdfSTony Xie 1079ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata; 1089ec78bdfSTony Xie 1099ec78bdfSTony Xie static void qos_save(void) 1109ec78bdfSTony Xie { 1119ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1129ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gpu_qos, GPU); 1139ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1149ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1159ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1169ec78bdfSTony Xie } 1179ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1189ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1199ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1209ec78bdfSTony Xie } 1219ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1229ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1239ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1249ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1259ec78bdfSTony Xie } 1269ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1279ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1289ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1299ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC); 1309ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1319ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1329ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1339ec78bdfSTony Xie } 1349ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1359ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1369ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1379ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC); 1389ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1399ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO); 1409ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1419ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gic_qos, GIC); 1429ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1439ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1449ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 1459ec78bdfSTony Xie } 1469ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 1479ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.iep_qos, IEP); 1489ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 1499ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 1509ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 1519ec78bdfSTony Xie } 1529ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 1539ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 1549ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 1559ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 1569ec78bdfSTony Xie } 1579ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 1589ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 1599ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 1609ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dcf_qos, DCF); 1619ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 1629ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 1639ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 1649ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 1659ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 1669ec78bdfSTony Xie } 1679ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 1689ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 1699ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 1709ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 1719ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 1729ec78bdfSTony Xie } 1739ec78bdfSTony Xie } 1749ec78bdfSTony Xie 1759ec78bdfSTony Xie static void qos_restore(void) 1769ec78bdfSTony Xie { 1779ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1789ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gpu_qos, GPU); 1799ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1809ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1819ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1829ec78bdfSTony Xie } 1839ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1849ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1859ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1869ec78bdfSTony Xie } 1879ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1889ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1899ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1909ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1919ec78bdfSTony Xie } 1929ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1939ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1949ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1959ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gmac_qos, GMAC); 1969ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1979ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1989ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1999ec78bdfSTony Xie } 2009ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 2019ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 2029ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 2039ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.emmc_qos, EMMC); 2049ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 2059ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdio_qos, SDIO); 2069ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 2079ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gic_qos, GIC); 2089ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 2099ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 2109ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 2119ec78bdfSTony Xie } 2129ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 2139ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.iep_qos, IEP); 2149ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 2159ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 2169ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 2179ec78bdfSTony Xie } 2189ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 2199ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 2209ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 2219ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 2229ec78bdfSTony Xie } 2239ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 2249ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 2259ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 2269ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dcf_qos, DCF); 2279ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 2289ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 2299ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 2309ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 2319ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 2329ec78bdfSTony Xie } 2339ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 2349ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 2359ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 2369ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 2379ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 2389ec78bdfSTony Xie } 2399ec78bdfSTony Xie } 2409ec78bdfSTony Xie 2419ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state) 2429ec78bdfSTony Xie { 2439ec78bdfSTony Xie uint32_t state; 2449ec78bdfSTony Xie 2459ec78bdfSTony Xie if (pmu_power_domain_st(pd_id) == pd_state) 2469ec78bdfSTony Xie goto out; 2479ec78bdfSTony Xie 2489ec78bdfSTony Xie if (pd_state == pmu_pd_on) 2499ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 2509ec78bdfSTony Xie 2519ec78bdfSTony Xie state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE; 2529ec78bdfSTony Xie 2539ec78bdfSTony Xie switch (pd_id) { 2549ec78bdfSTony Xie case PD_GPU: 2559ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GPU, state); 2569ec78bdfSTony Xie break; 2579ec78bdfSTony Xie case PD_VIO: 2589ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VIO, state); 2599ec78bdfSTony Xie break; 2609ec78bdfSTony Xie case PD_ISP0: 2619ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP0, state); 2629ec78bdfSTony Xie break; 2639ec78bdfSTony Xie case PD_ISP1: 2649ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP1, state); 2659ec78bdfSTony Xie break; 2669ec78bdfSTony Xie case PD_VO: 2679ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPB, state); 2689ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPL, state); 2699ec78bdfSTony Xie break; 2709ec78bdfSTony Xie case PD_HDCP: 2719ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_HDCP, state); 2729ec78bdfSTony Xie break; 2739ec78bdfSTony Xie case PD_TCPD0: 2749ec78bdfSTony Xie break; 2759ec78bdfSTony Xie case PD_TCPD1: 2769ec78bdfSTony Xie break; 2779ec78bdfSTony Xie case PD_GMAC: 2789ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GMAC, state); 2799ec78bdfSTony Xie break; 2809ec78bdfSTony Xie case PD_CCI: 2819ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM0, state); 2829ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM1, state); 2839ec78bdfSTony Xie break; 2849ec78bdfSTony Xie case PD_SD: 2859ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SD, state); 2869ec78bdfSTony Xie break; 2879ec78bdfSTony Xie case PD_EMMC: 2889ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EMMC, state); 2899ec78bdfSTony Xie break; 2909ec78bdfSTony Xie case PD_EDP: 2919ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EDP, state); 2929ec78bdfSTony Xie break; 2939ec78bdfSTony Xie case PD_SDIOAUDIO: 2949ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state); 2959ec78bdfSTony Xie break; 2969ec78bdfSTony Xie case PD_GIC: 2979ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GIC, state); 2989ec78bdfSTony Xie break; 2999ec78bdfSTony Xie case PD_RGA: 3009ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_RGA, state); 3019ec78bdfSTony Xie break; 3029ec78bdfSTony Xie case PD_VCODEC: 3039ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VCODEC, state); 3049ec78bdfSTony Xie break; 3059ec78bdfSTony Xie case PD_VDU: 3069ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VDU, state); 3079ec78bdfSTony Xie break; 3089ec78bdfSTony Xie case PD_IEP: 3099ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_IEP, state); 3109ec78bdfSTony Xie break; 3119ec78bdfSTony Xie case PD_USB3: 3129ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_USB3, state); 3139ec78bdfSTony Xie break; 3149ec78bdfSTony Xie case PD_PERIHP: 3159ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_PERIHP, state); 3169ec78bdfSTony Xie break; 3179ec78bdfSTony Xie default: 3189ec78bdfSTony Xie break; 3199ec78bdfSTony Xie } 3209ec78bdfSTony Xie 3219ec78bdfSTony Xie if (pd_state == pmu_pd_off) 3229ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 3239ec78bdfSTony Xie 3249ec78bdfSTony Xie out: 3259ec78bdfSTony Xie return 0; 3269ec78bdfSTony Xie } 3279ec78bdfSTony Xie 3289ec78bdfSTony Xie static uint32_t pmu_powerdomain_state; 3299ec78bdfSTony Xie 3309ec78bdfSTony Xie static void pmu_power_domains_suspend(void) 3319ec78bdfSTony Xie { 3329ec78bdfSTony Xie clk_gate_con_save(); 3339ec78bdfSTony Xie clk_gate_con_disable(); 3349ec78bdfSTony Xie qos_save(); 3359ec78bdfSTony Xie pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 3369ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_off); 3379ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_off); 3389ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_off); 3399ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_off); 3409ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_off); 3419ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_off); 3429ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_off); 3439ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off); 3449ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_off); 3459ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_off); 3469ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_off); 3479ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_off); 3489ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_off); 3499ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_off); 3509ec78bdfSTony Xie clk_gate_con_restore(); 3519ec78bdfSTony Xie } 3529ec78bdfSTony Xie 3539ec78bdfSTony Xie static void pmu_power_domains_resume(void) 3549ec78bdfSTony Xie { 3559ec78bdfSTony Xie clk_gate_con_save(); 3569ec78bdfSTony Xie clk_gate_con_disable(); 3579ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VDU))) 3589ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_on); 3599ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VCODEC))) 3609ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_on); 3619ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_RGA))) 3629ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_on); 3639ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_IEP))) 3649ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_on); 3659ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_EDP))) 3669ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_on); 3679ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GMAC))) 3689ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_on); 3699ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO))) 3709ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on); 3719ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_HDCP))) 3729ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_on); 3739ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP1))) 3749ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_on); 3759ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP0))) 3769ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_on); 3779ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VO))) 3789ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_on); 3799ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD1))) 3809ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_on); 3819ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD0))) 3829ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_on); 3839ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GPU))) 3849ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_on); 3859ec78bdfSTony Xie qos_restore(); 3869ec78bdfSTony Xie clk_gate_con_restore(); 3879ec78bdfSTony Xie } 3889ec78bdfSTony Xie 389f47a25ddSCaesar Wang void rk3399_flash_l2_b(void) 390f47a25ddSCaesar Wang { 391f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 392f47a25ddSCaesar Wang 393f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 394f47a25ddSCaesar Wang dsb(); 395f47a25ddSCaesar Wang 396f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 397f47a25ddSCaesar Wang BIT(L2_FLUSHDONE_CLUSTER_B))) { 398f47a25ddSCaesar Wang wait_cnt++; 3999ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 400f47a25ddSCaesar Wang WARN("%s:reg %x,wait\n", __func__, 401f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 402f47a25ddSCaesar Wang } 403f47a25ddSCaesar Wang 404f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 405f47a25ddSCaesar Wang } 406f47a25ddSCaesar Wang 407f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void) 408f47a25ddSCaesar Wang { 409f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 410f47a25ddSCaesar Wang 411f47a25ddSCaesar Wang if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & 412f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) != 413f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) { 414f47a25ddSCaesar Wang ERROR("%s: not all cpus is off\n", __func__); 415f47a25ddSCaesar Wang return; 416f47a25ddSCaesar Wang } 417f47a25ddSCaesar Wang 418f47a25ddSCaesar Wang rk3399_flash_l2_b(); 419f47a25ddSCaesar Wang 420f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 421f47a25ddSCaesar Wang 422f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 423f47a25ddSCaesar Wang BIT(STANDBY_BY_WFIL2_CLUSTER_B))) { 424f47a25ddSCaesar Wang wait_cnt++; 4259ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 426f47a25ddSCaesar Wang ERROR("%s:wait cluster-b l2(%x)\n", __func__, 427f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 428f47a25ddSCaesar Wang } 429f47a25ddSCaesar Wang } 430f47a25ddSCaesar Wang 431f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void) 432f47a25ddSCaesar Wang { 433f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 434f47a25ddSCaesar Wang } 435f47a25ddSCaesar Wang 4366fba6e04STony Xie void plat_rockchip_pmusram_prepare(void) 4376fba6e04STony Xie { 4386fba6e04STony Xie uint32_t *sram_dst, *sram_src; 439ec693569SCaesar Wang size_t sram_size; 4406fba6e04STony Xie 4416fba6e04STony Xie /* 4426fba6e04STony Xie * pmu sram code and data prepare 4436fba6e04STony Xie */ 4446fba6e04STony Xie sram_dst = (uint32_t *)PMUSRAM_BASE; 4456fba6e04STony Xie sram_src = (uint32_t *)&pmu_cpuson_entrypoint_start; 4466fba6e04STony Xie sram_size = (uint32_t *)&pmu_cpuson_entrypoint_end - 4476fba6e04STony Xie (uint32_t *)sram_src; 4486fba6e04STony Xie 4496fba6e04STony Xie u32_align_cpy(sram_dst, sram_src, sram_size); 4506fba6e04STony Xie 4516fba6e04STony Xie psram_sleep_cfg->sp = PSRAM_DT_BASE; 4526fba6e04STony Xie } 4536fba6e04STony Xie 4546fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id) 4556fba6e04STony Xie { 45680fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4576fba6e04STony Xie return core_pm_cfg_info[cpu_id]; 4586fba6e04STony Xie } 4596fba6e04STony Xie 4606fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value) 4616fba6e04STony Xie { 46280fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4636fba6e04STony Xie core_pm_cfg_info[cpu_id] = value; 4646fba6e04STony Xie #if !USE_COHERENT_MEM 4656fba6e04STony Xie flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id], 4666fba6e04STony Xie sizeof(uint32_t)); 4676fba6e04STony Xie #endif 4686fba6e04STony Xie } 4696fba6e04STony Xie 4706fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id) 4716fba6e04STony Xie { 4726fba6e04STony Xie uint32_t cfg_info; 4736fba6e04STony Xie uint32_t cpu_pd = PD_CPUL0 + cpu_id; 4746fba6e04STony Xie /* 4756fba6e04STony Xie * There are two ways to powering on or off on core. 4766fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg 4776fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 4786fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 4796fba6e04STony Xie * powered off automatically. 4806fba6e04STony Xie */ 4816fba6e04STony Xie 4826fba6e04STony Xie cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id); 4836fba6e04STony Xie 4846fba6e04STony Xie if (cfg_info == core_pwr_pd) { 4856fba6e04STony Xie /* disable core_pm cfg */ 4866fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4876fba6e04STony Xie CORES_PM_DISABLE); 4886fba6e04STony Xie /* if the cores have be on, power off it firstly */ 4896fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4906fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0); 4916fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 4926fba6e04STony Xie } 4936fba6e04STony Xie 4946fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_on); 4956fba6e04STony Xie } else { 4966fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4976fba6e04STony Xie WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id); 4986fba6e04STony Xie return -EINVAL; 4996fba6e04STony Xie } 5006fba6e04STony Xie 5016fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5026fba6e04STony Xie BIT(core_pm_sft_wakeup_en)); 503f47a25ddSCaesar Wang dsb(); 5046fba6e04STony Xie } 5056fba6e04STony Xie 5066fba6e04STony Xie return 0; 5076fba6e04STony Xie } 5086fba6e04STony Xie 5096fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg) 5106fba6e04STony Xie { 5116fba6e04STony Xie uint32_t cpu_pd; 5126fba6e04STony Xie uint32_t core_pm_value; 5136fba6e04STony Xie 5146fba6e04STony Xie cpu_pd = PD_CPUL0 + cpu_id; 5156fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_off) 5166fba6e04STony Xie return 0; 5176fba6e04STony Xie 5186fba6e04STony Xie if (pd_cfg == core_pwr_pd) { 5196fba6e04STony Xie if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK)) 5206fba6e04STony Xie return -EINVAL; 5216fba6e04STony Xie 5226fba6e04STony Xie /* disable core_pm cfg */ 5236fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5246fba6e04STony Xie CORES_PM_DISABLE); 5256fba6e04STony Xie 5266fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5276fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 5286fba6e04STony Xie } else { 5296fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5306fba6e04STony Xie 5316fba6e04STony Xie core_pm_value = BIT(core_pm_en); 5326fba6e04STony Xie if (pd_cfg == core_pwr_wfi_int) 5336fba6e04STony Xie core_pm_value |= BIT(core_pm_int_wakeup_en); 5346fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5356fba6e04STony Xie core_pm_value); 536f47a25ddSCaesar Wang dsb(); 5376fba6e04STony Xie } 5386fba6e04STony Xie 5396fba6e04STony Xie return 0; 5406fba6e04STony Xie } 5416fba6e04STony Xie 5429ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state) 5439ec78bdfSTony Xie { 5449ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5459ec78bdfSTony Xie uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st; 5469ec78bdfSTony Xie 5479ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5489ec78bdfSTony Xie 54963ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5509ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) { 5519ec78bdfSTony Xie pll_id = ALPLL_ID; 5529ec78bdfSTony Xie clst_st_msk = CLST_L_CPUS_MSK; 5539ec78bdfSTony Xie } else { 5549ec78bdfSTony Xie pll_id = ABPLL_ID; 5559ec78bdfSTony Xie clst_st_msk = CLST_B_CPUS_MSK << 5569ec78bdfSTony Xie PLATFORM_CLUSTER0_CORE_COUNT; 5579ec78bdfSTony Xie } 5589ec78bdfSTony Xie 5599ec78bdfSTony Xie clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id)); 5609ec78bdfSTony Xie 5619ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5629ec78bdfSTony Xie 5639ec78bdfSTony Xie pmu_st &= clst_st_msk; 5649ec78bdfSTony Xie 5659ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) { 5669ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5679ec78bdfSTony Xie PLL_SLOW_MODE); 5689ec78bdfSTony Xie 5699ec78bdfSTony Xie clst_warmboot_data[pll_id] = PMU_CLST_RET; 5709ec78bdfSTony Xie 5719ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5729ec78bdfSTony Xie pmu_st &= clst_st_msk; 5739ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) 5749ec78bdfSTony Xie return; 5759ec78bdfSTony Xie /* 5769ec78bdfSTony Xie * it is mean that others cpu is up again, 5779ec78bdfSTony Xie * we must resume the cfg at once. 5789ec78bdfSTony Xie */ 5799ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5809ec78bdfSTony Xie PLL_NOMAL_MODE); 5819ec78bdfSTony Xie clst_warmboot_data[pll_id] = 0; 5829ec78bdfSTony Xie } 5839ec78bdfSTony Xie } 5849ec78bdfSTony Xie } 5859ec78bdfSTony Xie 5869ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state) 5879ec78bdfSTony Xie { 5889ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5899ec78bdfSTony Xie uint32_t pll_id, pll_st; 5909ec78bdfSTony Xie 5919ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5929ec78bdfSTony Xie 59363ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5949ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) 5959ec78bdfSTony Xie pll_id = ALPLL_ID; 5969ec78bdfSTony Xie else 5979ec78bdfSTony Xie pll_id = ABPLL_ID; 5989ec78bdfSTony Xie 5999ec78bdfSTony Xie pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >> 6009ec78bdfSTony Xie PLL_MODE_SHIFT; 6019ec78bdfSTony Xie 6029ec78bdfSTony Xie if (pll_st != NORMAL_MODE) { 6039ec78bdfSTony Xie WARN("%s: clst (%d) is in error mode (%d)\n", 6049ec78bdfSTony Xie __func__, pll_id, pll_st); 6059ec78bdfSTony Xie return -1; 6069ec78bdfSTony Xie } 6079ec78bdfSTony Xie } 6089ec78bdfSTony Xie 6099ec78bdfSTony Xie return 0; 6109ec78bdfSTony Xie } 6119ec78bdfSTony Xie 6126fba6e04STony Xie static void nonboot_cpus_off(void) 6136fba6e04STony Xie { 6146fba6e04STony Xie uint32_t boot_cpu, cpu; 6156fba6e04STony Xie 6166fba6e04STony Xie boot_cpu = plat_my_core_pos(); 6176fba6e04STony Xie 6186fba6e04STony Xie /* turn off noboot cpus */ 6196fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) { 6206fba6e04STony Xie if (cpu == boot_cpu) 6216fba6e04STony Xie continue; 6226fba6e04STony Xie cpus_power_domain_off(cpu, core_pwr_pd); 6236fba6e04STony Xie } 6246fba6e04STony Xie } 6256fba6e04STony Xie 6266fba6e04STony Xie static int cores_pwr_domain_on(unsigned long mpidr, uint64_t entrypoint) 6276fba6e04STony Xie { 6286fba6e04STony Xie uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 6296fba6e04STony Xie 63080fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6316fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6326fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG; 6336fba6e04STony Xie cpuson_entry_point[cpu_id] = entrypoint; 6346fba6e04STony Xie dsb(); 6356fba6e04STony Xie 6366fba6e04STony Xie cpus_power_domain_on(cpu_id); 6376fba6e04STony Xie 6386fba6e04STony Xie return 0; 6396fba6e04STony Xie } 6406fba6e04STony Xie 6416fba6e04STony Xie static int cores_pwr_domain_off(void) 6426fba6e04STony Xie { 6436fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6446fba6e04STony Xie 6456fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi); 6466fba6e04STony Xie 6476fba6e04STony Xie return 0; 6486fba6e04STony Xie } 6496fba6e04STony Xie 6509ec78bdfSTony Xie static int hlvl_pwr_domain_off(uint32_t lvl, plat_local_state_t lvl_state) 6519ec78bdfSTony Xie { 6529ec78bdfSTony Xie switch (lvl) { 6539ec78bdfSTony Xie case MPIDR_AFFLVL1: 6549ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6559ec78bdfSTony Xie break; 6569ec78bdfSTony Xie default: 6579ec78bdfSTony Xie break; 6589ec78bdfSTony Xie } 6599ec78bdfSTony Xie 6609ec78bdfSTony Xie return 0; 6619ec78bdfSTony Xie } 6629ec78bdfSTony Xie 6636fba6e04STony Xie static int cores_pwr_domain_suspend(void) 6646fba6e04STony Xie { 6656fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6666fba6e04STony Xie 66780fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6686fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6696fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN; 6709ec78bdfSTony Xie cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint(); 6716fba6e04STony Xie dsb(); 6726fba6e04STony Xie 6736fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi_int); 6746fba6e04STony Xie 6756fba6e04STony Xie return 0; 6766fba6e04STony Xie } 6776fba6e04STony Xie 6789ec78bdfSTony Xie static int hlvl_pwr_domain_suspend(uint32_t lvl, plat_local_state_t lvl_state) 6799ec78bdfSTony Xie { 6809ec78bdfSTony Xie switch (lvl) { 6819ec78bdfSTony Xie case MPIDR_AFFLVL1: 6829ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6839ec78bdfSTony Xie break; 6849ec78bdfSTony Xie default: 6859ec78bdfSTony Xie break; 6869ec78bdfSTony Xie } 6879ec78bdfSTony Xie 6889ec78bdfSTony Xie return 0; 6899ec78bdfSTony Xie } 6909ec78bdfSTony Xie 6916fba6e04STony Xie static int cores_pwr_domain_on_finish(void) 6926fba6e04STony Xie { 6936fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6946fba6e04STony Xie 6959ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 6969ec78bdfSTony Xie CORES_PM_DISABLE); 6979ec78bdfSTony Xie return 0; 6989ec78bdfSTony Xie } 6999ec78bdfSTony Xie 7009ec78bdfSTony Xie static int hlvl_pwr_domain_on_finish(uint32_t lvl, 7019ec78bdfSTony Xie plat_local_state_t lvl_state) 7029ec78bdfSTony Xie { 7039ec78bdfSTony Xie switch (lvl) { 7049ec78bdfSTony Xie case MPIDR_AFFLVL1: 7059ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7069ec78bdfSTony Xie break; 7079ec78bdfSTony Xie default: 7089ec78bdfSTony Xie break; 7099ec78bdfSTony Xie } 7106fba6e04STony Xie 7116fba6e04STony Xie return 0; 7126fba6e04STony Xie } 7136fba6e04STony Xie 7146fba6e04STony Xie static int cores_pwr_domain_resume(void) 7156fba6e04STony Xie { 7166fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 7176fba6e04STony Xie 7186fba6e04STony Xie /* Disable core_pm */ 7196fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE); 7206fba6e04STony Xie 7216fba6e04STony Xie return 0; 7226fba6e04STony Xie } 7236fba6e04STony Xie 7249ec78bdfSTony Xie static int hlvl_pwr_domain_resume(uint32_t lvl, plat_local_state_t lvl_state) 7259ec78bdfSTony Xie { 7269ec78bdfSTony Xie switch (lvl) { 7279ec78bdfSTony Xie case MPIDR_AFFLVL1: 7289ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7299ec78bdfSTony Xie default: 7309ec78bdfSTony Xie break; 7319ec78bdfSTony Xie } 7329ec78bdfSTony Xie 7339ec78bdfSTony Xie return 0; 7349ec78bdfSTony Xie } 7359ec78bdfSTony Xie 7360786d688SCaesar Wang /** 7370786d688SCaesar Wang * init_pmu_counts - Init timing counts in the PMU register area 7380786d688SCaesar Wang * 7390786d688SCaesar Wang * At various points when we power up or down parts of the system we need 7400786d688SCaesar Wang * a delay to wait for power / clocks to become stable. The PMU has counters 7410786d688SCaesar Wang * to help software do the delay properly. Basically, it works like this: 7420786d688SCaesar Wang * - Software sets up counter values 7430786d688SCaesar Wang * - When software turns on something in the PMU, the counter kicks off 7440786d688SCaesar Wang * - The hardware sets a bit automatically when the counter has finished and 7450786d688SCaesar Wang * software knows that the initialization is done. 7460786d688SCaesar Wang * 7470786d688SCaesar Wang * It's software's job to setup these counters. The hardware power on default 7480786d688SCaesar Wang * for these settings is conservative, setting everything to 0x5dc0 7490786d688SCaesar Wang * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts). 7500786d688SCaesar Wang * 7510786d688SCaesar Wang * Note that some of these counters are only really used at suspend/resume 7520786d688SCaesar Wang * time (for instance, that's the only time we turn off/on the oscillator) and 7530786d688SCaesar Wang * others are used during normal runtime (like turning on/off a CPU or GPU) but 7540786d688SCaesar Wang * it doesn't hurt to init everything at boot. 7550786d688SCaesar Wang * 7560786d688SCaesar Wang * Also note that these counters can run off the 32 kHz clock or the 24 MHz 7570786d688SCaesar Wang * clock. While the 24 MHz clock can give us more precision, it's not always 758bdb2763dSCaesar Wang * available (like when we turn the oscillator off at sleep time). The 759bdb2763dSCaesar Wang * pmu_use_lf (lf: low freq) is available in power mode. Current understanding 760bdb2763dSCaesar Wang * is that counts work like this: 7610786d688SCaesar Wang * IF (pmu_use_lf == 0) || (power_mode_en == 0) 7620786d688SCaesar Wang * use the 24M OSC for counts 7630786d688SCaesar Wang * ELSE 7640786d688SCaesar Wang * use the 32K OSC for counts 7650786d688SCaesar Wang * 7660786d688SCaesar Wang * Notes: 7670786d688SCaesar Wang * - There is a separate bit for the PMU called PMU_24M_EN_CFG. At the moment 7680786d688SCaesar Wang * we always keep that 0. This apparently choose between using the PLL as 7690786d688SCaesar Wang * the source for the PMU vs. the 24M clock. If we ever set it to 1 we 7700786d688SCaesar Wang * should consider how it affects these counts (if at all). 7710786d688SCaesar Wang * - The power_mode_en is documented to auto-clear automatically when we leave 7720786d688SCaesar Wang * "power mode". That's why most clocks are on 24M. Only timings used when 7730786d688SCaesar Wang * in "power mode" are 32k. 7740786d688SCaesar Wang * - In some cases the kernel may override these counts. 7750786d688SCaesar Wang * 7760786d688SCaesar Wang * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs 7770786d688SCaesar Wang * in power mode, we need to ensure that they are available. 7780786d688SCaesar Wang */ 7790786d688SCaesar Wang static void init_pmu_counts(void) 7800786d688SCaesar Wang { 7810786d688SCaesar Wang /* COUNTS FOR INSIDE POWER MODE */ 7820786d688SCaesar Wang 7830786d688SCaesar Wang /* 7840786d688SCaesar Wang * From limited testing, need PMU stable >= 2ms, but go overkill 7850786d688SCaesar Wang * and choose 30 ms to match testing on past SoCs. Also let 7860786d688SCaesar Wang * OSC have 30 ms for stabilization. 7870786d688SCaesar Wang */ 7880786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30)); 7890786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30)); 7900786d688SCaesar Wang 7910786d688SCaesar Wang /* Unclear what these should be; try 3 ms */ 7920786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3)); 7930786d688SCaesar Wang 7940786d688SCaesar Wang /* Unclear what this should be, but set the default explicitly */ 7950786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0); 7960786d688SCaesar Wang 7970786d688SCaesar Wang /* COUNTS FOR OUTSIDE POWER MODE */ 7980786d688SCaesar Wang 7990786d688SCaesar Wang /* Put something sorta conservative here until we know better */ 8000786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3)); 8010786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1)); 8020786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1)); 8030786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1)); 8040786d688SCaesar Wang 8050786d688SCaesar Wang /* 8060786d688SCaesar Wang * Set CPU/GPU to 1 us. 8070786d688SCaesar Wang * 8080786d688SCaesar Wang * NOTE: Even though ATF doesn't configure the GPU we'll still setup 8090786d688SCaesar Wang * counts here. After all ATF controls all these other bits and also 8100786d688SCaesar Wang * chooses which clock these counters use. 8110786d688SCaesar Wang */ 8120786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8130786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8140786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8150786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8160786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8170786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8180786d688SCaesar Wang } 8190786d688SCaesar Wang 8204c127e68SCaesar Wang static uint32_t clk_ddrc_save; 8214c127e68SCaesar Wang 8226fba6e04STony Xie static void sys_slp_config(void) 8236fba6e04STony Xie { 8246fba6e04STony Xie uint32_t slp_mode_cfg = 0; 8256fba6e04STony Xie 8264c127e68SCaesar Wang /* keep enabling clk_ddrc_bpll_src_en gate for DDRC */ 8274c127e68SCaesar Wang clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3)); 8284c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1)); 8294c127e68SCaesar Wang 8304c127e68SCaesar Wang prepare_abpll_for_ddrctrl(); 8314c127e68SCaesar Wang sram_func_set_ddrctl_pll(ABPLL_ID); 8324c127e68SCaesar Wang 8339ec78bdfSTony Xie mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP); 834f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 835f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) | 836f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) | 837f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG)); 838f47a25ddSCaesar Wang 839f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 840f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) | 841f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) | 842f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW)); 843f47a25ddSCaesar Wang 844f47a25ddSCaesar Wang slp_mode_cfg = BIT(PMU_PWR_MODE_EN) | 845f47a25ddSCaesar Wang BIT(PMU_POWER_OFF_REQ_CFG) | 846f47a25ddSCaesar Wang BIT(PMU_CPU0_PD_EN) | 847f47a25ddSCaesar Wang BIT(PMU_L2_FLUSH_EN) | 848f47a25ddSCaesar Wang BIT(PMU_L2_IDLE_EN) | 8499ec78bdfSTony Xie BIT(PMU_SCU_PD_EN) | 8509ec78bdfSTony Xie BIT(PMU_CCI_PD_EN) | 8519ec78bdfSTony Xie BIT(PMU_CLK_CORE_SRC_GATE_EN) | 8529ec78bdfSTony Xie BIT(PMU_ALIVE_USE_LF) | 8539ec78bdfSTony Xie BIT(PMU_SREF0_ENTER_EN) | 8549ec78bdfSTony Xie BIT(PMU_SREF1_ENTER_EN) | 8559ec78bdfSTony Xie BIT(PMU_DDRC0_GATING_EN) | 8569ec78bdfSTony Xie BIT(PMU_DDRC1_GATING_EN) | 8579ec78bdfSTony Xie BIT(PMU_DDRIO0_RET_EN) | 8589ec78bdfSTony Xie BIT(PMU_DDRIO1_RET_EN) | 8599ec78bdfSTony Xie BIT(PMU_DDRIO_RET_HW_DE_REQ) | 8604c127e68SCaesar Wang BIT(PMU_CENTER_PD_EN) | 8619ec78bdfSTony Xie BIT(PMU_PLL_PD_EN) | 8629ec78bdfSTony Xie BIT(PMU_CLK_CENTER_SRC_GATE_EN) | 8639ec78bdfSTony Xie BIT(PMU_OSC_DIS) | 8649ec78bdfSTony Xie BIT(PMU_PMU_USE_LF); 865f47a25ddSCaesar Wang 8669ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN)); 8676fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg); 868f47a25ddSCaesar Wang 869545bff0eSCaesar Wang mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW); 870545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K); 871545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */ 872545bff0eSCaesar Wang } 873545bff0eSCaesar Wang 8749ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle) 8759ec78bdfSTony Xie { 8769ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8779ec78bdfSTony Xie } 8789ec78bdfSTony Xie 8799ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle) 8809ec78bdfSTony Xie { 8819ec78bdfSTony Xie mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8826fba6e04STony Xie } 8836fba6e04STony Xie 8842bff35bbSCaesar Wang static uint32_t iomux_status[12]; 8852bff35bbSCaesar Wang static uint32_t pull_mode_status[12]; 8862bff35bbSCaesar Wang static uint32_t gpio_direction[3]; 8872bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate; 8882bff35bbSCaesar Wang 8892bff35bbSCaesar Wang static void suspend_apio(void) 8902bff35bbSCaesar Wang { 8912bff35bbSCaesar Wang struct apio_info *suspend_apio; 8922bff35bbSCaesar Wang int i; 8932bff35bbSCaesar Wang 8942bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 8952bff35bbSCaesar Wang 8962bff35bbSCaesar Wang if (!suspend_apio) 8972bff35bbSCaesar Wang return; 8982bff35bbSCaesar Wang 8992bff35bbSCaesar Wang /* save gpio2 ~ gpio4 iomux and pull mode */ 9002bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 9012bff35bbSCaesar Wang iomux_status[i] = mmio_read_32(GRF_BASE + 9022bff35bbSCaesar Wang GRF_GPIO2A_IOMUX + i * 4); 9032bff35bbSCaesar Wang pull_mode_status[i] = mmio_read_32(GRF_BASE + 9042bff35bbSCaesar Wang GRF_GPIO2A_P + i * 4); 9052bff35bbSCaesar Wang } 9062bff35bbSCaesar Wang 9072bff35bbSCaesar Wang /* store gpio2 ~ gpio4 clock gate state */ 9082bff35bbSCaesar Wang gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >> 9092bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT) & 0x07; 9102bff35bbSCaesar Wang 9112bff35bbSCaesar Wang /* enable gpio2 ~ gpio4 clock gate */ 9122bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 9132bff35bbSCaesar Wang BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT)); 9142bff35bbSCaesar Wang 9152bff35bbSCaesar Wang /* save gpio2 ~ gpio4 direction */ 9162bff35bbSCaesar Wang gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04); 9172bff35bbSCaesar Wang gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04); 9182bff35bbSCaesar Wang gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04); 9192bff35bbSCaesar Wang 9202bff35bbSCaesar Wang /* apio1 charge gpio3a0 ~ gpio3c7 */ 9212bff35bbSCaesar Wang if (suspend_apio->apio1) { 9222bff35bbSCaesar Wang 9232bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 iomux to gpio */ 9242bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX, 9252bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9262bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX, 9272bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9282bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX, 9292bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9302bff35bbSCaesar Wang 9312bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 pull mode to pull none */ 9322bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0); 9332bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0); 9342bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0); 9352bff35bbSCaesar Wang 9362bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 to input */ 9372bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff); 9382bff35bbSCaesar Wang } 9392bff35bbSCaesar Wang 9402bff35bbSCaesar Wang /* apio2 charge gpio2a0 ~ gpio2b4 */ 9412bff35bbSCaesar Wang if (suspend_apio->apio2) { 9422bff35bbSCaesar Wang 9432bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9442bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX, 9452bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9462bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX, 9472bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9482bff35bbSCaesar Wang 9492bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 pull mode to pull none */ 9502bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0); 9512bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0); 9522bff35bbSCaesar Wang 9532bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 to input */ 9542bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff); 9552bff35bbSCaesar Wang } 9562bff35bbSCaesar Wang 9572bff35bbSCaesar Wang /* apio3 charge gpio2c0 ~ gpio2d4*/ 9582bff35bbSCaesar Wang if (suspend_apio->apio3) { 9592bff35bbSCaesar Wang 9602bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9612bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX, 9622bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9632bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX, 9642bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9652bff35bbSCaesar Wang 9662bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 pull mode to pull none */ 9672bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0); 9682bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0); 9692bff35bbSCaesar Wang 9702bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 to input */ 9712bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000); 9722bff35bbSCaesar Wang } 9732bff35bbSCaesar Wang 9742bff35bbSCaesar Wang /* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */ 9752bff35bbSCaesar Wang if (suspend_apio->apio4) { 9762bff35bbSCaesar Wang 9772bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 iomux to gpio */ 9782bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, 9792bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9802bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX, 9812bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9822bff35bbSCaesar Wang 9832bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 pull mode to pull none */ 9842bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0); 9852bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0); 9862bff35bbSCaesar Wang 9872bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 9882bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000); 9892bff35bbSCaesar Wang } 9902bff35bbSCaesar Wang 9912bff35bbSCaesar Wang /* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/ 9922bff35bbSCaesar Wang if (suspend_apio->apio5) { 9932bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 iomux to gpio */ 9942bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX, 9952bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9962bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX, 9972bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9982bff35bbSCaesar Wang 9992bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 pull mode to pull none */ 10002bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0); 10012bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0); 10022bff35bbSCaesar Wang 10032bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 10042bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000); 10052bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff); 10062bff35bbSCaesar Wang } 10072bff35bbSCaesar Wang } 10082bff35bbSCaesar Wang 10092bff35bbSCaesar Wang static void resume_apio(void) 10102bff35bbSCaesar Wang { 10112bff35bbSCaesar Wang struct apio_info *suspend_apio; 10122bff35bbSCaesar Wang int i; 10132bff35bbSCaesar Wang 10142bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 10152bff35bbSCaesar Wang 10162bff35bbSCaesar Wang if (!suspend_apio) 10172bff35bbSCaesar Wang return; 10182bff35bbSCaesar Wang 10192bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 10202bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4, 10212bff35bbSCaesar Wang REG_SOC_WMSK | pull_mode_status[i]); 10222bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4, 10232bff35bbSCaesar Wang REG_SOC_WMSK | iomux_status[i]); 10242bff35bbSCaesar Wang } 10252bff35bbSCaesar Wang 10262bff35bbSCaesar Wang /* set gpio2 ~ gpio4 direction back to store value */ 10272bff35bbSCaesar Wang mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]); 10282bff35bbSCaesar Wang mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]); 10292bff35bbSCaesar Wang mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]); 10302bff35bbSCaesar Wang 10312bff35bbSCaesar Wang /* set gpio2 ~ gpio4 clock gate back to store value */ 10322bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 10332bff35bbSCaesar Wang BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07, 10342bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT)); 10352bff35bbSCaesar Wang } 10362bff35bbSCaesar Wang 1037e550c631SCaesar Wang static void suspend_gpio(void) 1038e550c631SCaesar Wang { 1039e550c631SCaesar Wang struct gpio_info *suspend_gpio; 1040e550c631SCaesar Wang uint32_t count; 1041e550c631SCaesar Wang int i; 1042e550c631SCaesar Wang 1043e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1044e550c631SCaesar Wang 1045e550c631SCaesar Wang for (i = 0; i < count; i++) { 1046e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity); 1047e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1048e550c631SCaesar Wang udelay(1); 1049e550c631SCaesar Wang } 1050e550c631SCaesar Wang } 1051e550c631SCaesar Wang 1052e550c631SCaesar Wang static void resume_gpio(void) 1053e550c631SCaesar Wang { 1054e550c631SCaesar Wang struct gpio_info *suspend_gpio; 1055e550c631SCaesar Wang uint32_t count; 1056e550c631SCaesar Wang int i; 1057e550c631SCaesar Wang 1058e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1059e550c631SCaesar Wang 1060e550c631SCaesar Wang for (i = count - 1; i >= 0; i--) { 1061e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, 1062e550c631SCaesar Wang !suspend_gpio[i].polarity); 1063e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1064e550c631SCaesar Wang udelay(1); 1065e550c631SCaesar Wang } 1066e550c631SCaesar Wang } 1067e550c631SCaesar Wang 1068*977001aaSXing Zheng static void m0_configure_suspend(void) 10697ac52006SCaesar Wang { 1070*977001aaSXing Zheng /* set PARAM to M0_FUNC_SUSPEND */ 1071*977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_M0_FUNC, M0_FUNC_SUSPEND); 10727ac52006SCaesar Wang } 10737ac52006SCaesar Wang 10746fba6e04STony Xie static int sys_pwr_domain_suspend(void) 10756fba6e04STony Xie { 10769ec78bdfSTony Xie uint32_t wait_cnt = 0; 10779ec78bdfSTony Xie uint32_t status = 0; 10789ec78bdfSTony Xie 10794c127e68SCaesar Wang dmc_save(); 10804c127e68SCaesar Wang pmu_scu_b_pwrdn(); 10814c127e68SCaesar Wang 10829ec78bdfSTony Xie pmu_power_domains_suspend(); 10839ec78bdfSTony Xie set_hw_idle(BIT(PMU_CLR_CENTER1) | 10849ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 10859ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 10869ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 10879ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 10889ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 10899ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 10909ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 10919ec78bdfSTony Xie 10926fba6e04STony Xie sys_slp_config(); 10937ac52006SCaesar Wang 1094*977001aaSXing Zheng m0_configure_suspend(); 1095*977001aaSXing Zheng m0_start(); 10967ac52006SCaesar Wang 10976fba6e04STony Xie pmu_sgrf_rst_hld(); 1098f47a25ddSCaesar Wang 1099f47a25ddSCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1), 1100f47a25ddSCaesar Wang (PMUSRAM_BASE >> CPU_BOOT_ADDR_ALIGN) | 1101f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 1102f47a25ddSCaesar Wang 1103f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1104f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1105f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) | 1106f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW)); 1107f47a25ddSCaesar Wang dsb(); 11089ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 11099ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 11109ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 11119ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 11129ec78bdfSTony Xie PMU_ADB400_ST) & status) != status) { 11139ec78bdfSTony Xie wait_cnt++; 11149ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 11159ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 11169ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 11179ec78bdfSTony Xie panic(); 11189ec78bdfSTony Xie } 11199ec78bdfSTony Xie } 1120f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN)); 11214c127e68SCaesar Wang 1122a14e0916SCaesar Wang secure_watchdog_disable(); 1123a14e0916SCaesar Wang 1124bdb2763dSCaesar Wang /* 1125bdb2763dSCaesar Wang * Disabling PLLs/PWM/DVFS is approaching WFI which is 1126bdb2763dSCaesar Wang * the last steps in suspend. 1127bdb2763dSCaesar Wang */ 11285d3b1067SCaesar Wang disable_dvfs_plls(); 11295d3b1067SCaesar Wang disable_pwms(); 11305d3b1067SCaesar Wang disable_nodvfs_plls(); 11317ac52006SCaesar Wang 11322bff35bbSCaesar Wang suspend_apio(); 1133e550c631SCaesar Wang suspend_gpio(); 11349ec78bdfSTony Xie 11356fba6e04STony Xie return 0; 11366fba6e04STony Xie } 11376fba6e04STony Xie 11386fba6e04STony Xie static int sys_pwr_domain_resume(void) 11396fba6e04STony Xie { 11409ec78bdfSTony Xie uint32_t wait_cnt = 0; 11419ec78bdfSTony Xie uint32_t status = 0; 11429ec78bdfSTony Xie 11432bff35bbSCaesar Wang resume_apio(); 1144e550c631SCaesar Wang resume_gpio(); 11455d3b1067SCaesar Wang enable_nodvfs_plls(); 11465d3b1067SCaesar Wang enable_pwms(); 11475d3b1067SCaesar Wang /* PWM regulators take time to come up; give 300us to be safe. */ 11485d3b1067SCaesar Wang udelay(300); 11495d3b1067SCaesar Wang enable_dvfs_plls(); 11509ec78bdfSTony Xie 1151a14e0916SCaesar Wang secure_watchdog_restore(); 1152a14e0916SCaesar Wang 11534c127e68SCaesar Wang /* restore clk_ddrc_bpll_src_en gate */ 11544c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), 11554c127e68SCaesar Wang BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0)); 11564c127e68SCaesar Wang 1157bdb2763dSCaesar Wang /* 1158bdb2763dSCaesar Wang * The wakeup status is not cleared by itself, we need to clear it 1159bdb2763dSCaesar Wang * manually. Otherwise we will alway query some interrupt next time. 1160bdb2763dSCaesar Wang * 1161bdb2763dSCaesar Wang * NOTE: If the kernel needs to query this, we might want to stash it 1162bdb2763dSCaesar Wang * somewhere. 1163bdb2763dSCaesar Wang */ 1164bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff); 1165bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00); 1166bdb2763dSCaesar Wang 1167f47a25ddSCaesar Wang mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1), 1168f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 1169f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 1170f47a25ddSCaesar Wang 1171f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 1172f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) | 1173f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) | 1174f47a25ddSCaesar Wang WMSK_BIT(PMU_QGATING_CCI500_CFG)); 11759ec78bdfSTony Xie dsb(); 1176f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON, 1177f47a25ddSCaesar Wang BIT(PMU_SCU_B_PWRDWN_EN)); 1178f47a25ddSCaesar Wang 1179f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1180f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1181f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) | 11829ec78bdfSTony Xie WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) | 11839ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_HW) | 11849ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) | 11859ec78bdfSTony Xie WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW)); 11869ec78bdfSTony Xie 11879ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 11889ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 11899ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 11909ec78bdfSTony Xie 11919ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 11929ec78bdfSTony Xie PMU_ADB400_ST) & status)) { 11939ec78bdfSTony Xie wait_cnt++; 11949ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 11959ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 11969ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 11979ec78bdfSTony Xie panic(); 11989ec78bdfSTony Xie } 11999ec78bdfSTony Xie } 1200f47a25ddSCaesar Wang 120178f7017cSCaesar Wang pmu_sgrf_rst_hld_release(); 1202f47a25ddSCaesar Wang pmu_scu_b_pwrup(); 12039ec78bdfSTony Xie pmu_power_domains_resume(); 12044c127e68SCaesar Wang 12054c127e68SCaesar Wang restore_dpll(); 12064c127e68SCaesar Wang sram_func_set_ddrctl_pll(DPLL_ID); 12074c127e68SCaesar Wang restore_abpll(); 12084c127e68SCaesar Wang 12099ec78bdfSTony Xie clr_hw_idle(BIT(PMU_CLR_CENTER1) | 12109ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 12119ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 12129ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 12139ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 12149ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 12159ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 12169ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 12170587788aSCaesar Wang 12180587788aSCaesar Wang plat_rockchip_gic_cpuif_enable(); 12190587788aSCaesar Wang 1220*977001aaSXing Zheng m0_stop(); 12217ac52006SCaesar Wang 12226fba6e04STony Xie return 0; 12236fba6e04STony Xie } 12246fba6e04STony Xie 12258867299fSCaesar Wang void __dead2 soc_soft_reset(void) 12268867299fSCaesar Wang { 12278867299fSCaesar Wang struct gpio_info *rst_gpio; 12288867299fSCaesar Wang 1229e550c631SCaesar Wang rst_gpio = plat_get_rockchip_gpio_reset(); 12308867299fSCaesar Wang 12318867299fSCaesar Wang if (rst_gpio) { 12328867299fSCaesar Wang gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT); 12338867299fSCaesar Wang gpio_set_value(rst_gpio->index, rst_gpio->polarity); 12348867299fSCaesar Wang } else { 12358867299fSCaesar Wang soc_global_soft_reset(); 12368867299fSCaesar Wang } 12378867299fSCaesar Wang 12388867299fSCaesar Wang while (1) 12398867299fSCaesar Wang ; 12408867299fSCaesar Wang } 12418867299fSCaesar Wang 124286c253e4SCaesar Wang void __dead2 soc_system_off(void) 124386c253e4SCaesar Wang { 124486c253e4SCaesar Wang struct gpio_info *poweroff_gpio; 124586c253e4SCaesar Wang 1246e550c631SCaesar Wang poweroff_gpio = plat_get_rockchip_gpio_poweroff(); 124786c253e4SCaesar Wang 124886c253e4SCaesar Wang if (poweroff_gpio) { 124986c253e4SCaesar Wang /* 125086c253e4SCaesar Wang * if use tsadc over temp pin(GPIO1A6) as shutdown gpio, 125186c253e4SCaesar Wang * need to set this pin iomux back to gpio function 125286c253e4SCaesar Wang */ 125386c253e4SCaesar Wang if (poweroff_gpio->index == TSADC_INT_PIN) { 125486c253e4SCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX, 125586c253e4SCaesar Wang GPIO1A6_IOMUX); 125686c253e4SCaesar Wang } 125786c253e4SCaesar Wang gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT); 125886c253e4SCaesar Wang gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity); 125986c253e4SCaesar Wang } else { 126086c253e4SCaesar Wang WARN("Do nothing when system off\n"); 126186c253e4SCaesar Wang } 126286c253e4SCaesar Wang 126386c253e4SCaesar Wang while (1) 126486c253e4SCaesar Wang ; 126586c253e4SCaesar Wang } 126686c253e4SCaesar Wang 12676fba6e04STony Xie static struct rockchip_pm_ops_cb pm_ops = { 12686fba6e04STony Xie .cores_pwr_dm_on = cores_pwr_domain_on, 12696fba6e04STony Xie .cores_pwr_dm_off = cores_pwr_domain_off, 12706fba6e04STony Xie .cores_pwr_dm_on_finish = cores_pwr_domain_on_finish, 12716fba6e04STony Xie .cores_pwr_dm_suspend = cores_pwr_domain_suspend, 12726fba6e04STony Xie .cores_pwr_dm_resume = cores_pwr_domain_resume, 12739ec78bdfSTony Xie .hlvl_pwr_dm_suspend = hlvl_pwr_domain_suspend, 12749ec78bdfSTony Xie .hlvl_pwr_dm_resume = hlvl_pwr_domain_resume, 12759ec78bdfSTony Xie .hlvl_pwr_dm_off = hlvl_pwr_domain_off, 12769ec78bdfSTony Xie .hlvl_pwr_dm_on_finish = hlvl_pwr_domain_on_finish, 12776fba6e04STony Xie .sys_pwr_dm_suspend = sys_pwr_domain_suspend, 12786fba6e04STony Xie .sys_pwr_dm_resume = sys_pwr_domain_resume, 12798867299fSCaesar Wang .sys_gbl_soft_reset = soc_soft_reset, 128086c253e4SCaesar Wang .system_off = soc_system_off, 12816fba6e04STony Xie }; 12826fba6e04STony Xie 12836fba6e04STony Xie void plat_rockchip_pmu_init(void) 12846fba6e04STony Xie { 12856fba6e04STony Xie uint32_t cpu; 12866fba6e04STony Xie 12876fba6e04STony Xie rockchip_pd_lock_init(); 12886fba6e04STony Xie plat_setup_rockchip_pm_ops(&pm_ops); 12896fba6e04STony Xie 1290f47a25ddSCaesar Wang /* register requires 32bits mode, switch it to 32 bits */ 1291f47a25ddSCaesar Wang cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot; 1292f47a25ddSCaesar Wang 12936fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 12946fba6e04STony Xie cpuson_flags[cpu] = 0; 12956fba6e04STony Xie 12969ec78bdfSTony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++) 12979ec78bdfSTony Xie clst_warmboot_data[cpu] = 0; 12989ec78bdfSTony Xie 12994c127e68SCaesar Wang psram_sleep_cfg->ddr_func = (uint64_t)dmc_restore; 13004c127e68SCaesar Wang psram_sleep_cfg->ddr_data = (uint64_t)&sdram_config; 13014c127e68SCaesar Wang psram_sleep_cfg->ddr_flag = 0x01; 13024c127e68SCaesar Wang 13036fba6e04STony Xie psram_sleep_cfg->boot_mpidr = read_mpidr_el1() & 0xffff; 13046fba6e04STony Xie 13059ec78bdfSTony Xie /* config cpu's warm boot address */ 13066fba6e04STony Xie mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1), 1307f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 13086fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 13099ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE); 13106fba6e04STony Xie 13119d5aee2bSCaesar Wang /* 13129d5aee2bSCaesar Wang * Enable Schmitt trigger for better 32 kHz input signal, which is 13139d5aee2bSCaesar Wang * important for suspend/resume reliability among other things. 13149d5aee2bSCaesar Wang */ 13159d5aee2bSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE); 13169d5aee2bSCaesar Wang 13170786d688SCaesar Wang init_pmu_counts(); 13180786d688SCaesar Wang 13196fba6e04STony Xie nonboot_cpus_off(); 1320f47a25ddSCaesar Wang 13216fba6e04STony Xie INFO("%s(%d): pd status %x\n", __func__, __LINE__, 13226fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_PWRDN_ST)); 13236fba6e04STony Xie } 1324