xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/pmu/pmu.c (revision 7ac520067cd35c1f8754e8caa3c128715a56a4c3)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #include <arch_helpers.h>
326fba6e04STony Xie #include <assert.h>
336fba6e04STony Xie #include <bakery_lock.h>
346fba6e04STony Xie #include <debug.h>
356fba6e04STony Xie #include <delay_timer.h>
366fba6e04STony Xie #include <errno.h>
378867299fSCaesar Wang #include <gpio.h>
386fba6e04STony Xie #include <mmio.h>
396fba6e04STony Xie #include <platform.h>
406fba6e04STony Xie #include <platform_def.h>
418867299fSCaesar Wang #include <plat_params.h>
426fba6e04STony Xie #include <plat_private.h>
436fba6e04STony Xie #include <rk3399_def.h>
446fba6e04STony Xie #include <pmu_sram.h>
456fba6e04STony Xie #include <soc.h>
466fba6e04STony Xie #include <pmu.h>
476fba6e04STony Xie #include <pmu_com.h>
485d3b1067SCaesar Wang #include <pwm.h>
495d3b1067SCaesar Wang #include <soc.h>
50bdb2763dSCaesar Wang #include <bl31.h>
51*7ac52006SCaesar Wang #include <rk3399m0.h>
526fba6e04STony Xie 
539ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock);
549ec78bdfSTony Xie 
556fba6e04STony Xie static struct psram_data_t *psram_sleep_cfg =
566fba6e04STony Xie 	(struct psram_data_t *)PSRAM_DT_BASE;
576fba6e04STony Xie 
58f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr;
59f47a25ddSCaesar Wang 
606fba6e04STony Xie /*
616fba6e04STony Xie  * There are two ways to powering on or off on core.
626fba6e04STony Xie  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg,
636fba6e04STony Xie  *    it is core_pwr_pd mode
646fba6e04STony Xie  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
656fba6e04STony Xie  *     then, if the core enter into wfi, it power domain will be
666fba6e04STony Xie  *     powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode
676fba6e04STony Xie  * so we need core_pm_cfg_info to distinguish which method be used now.
686fba6e04STony Xie  */
696fba6e04STony Xie 
706fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT]
716fba6e04STony Xie #if USE_COHERENT_MEM
726fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem")))
736fba6e04STony Xie #endif
746fba6e04STony Xie ;/* coheront */
756fba6e04STony Xie 
769ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state)
779ec78bdfSTony Xie {
789ec78bdfSTony Xie 	uint32_t bus_id = BIT(bus);
799ec78bdfSTony Xie 	uint32_t bus_req;
809ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
819ec78bdfSTony Xie 	uint32_t bus_state, bus_ack;
829ec78bdfSTony Xie 
839ec78bdfSTony Xie 	if (state)
849ec78bdfSTony Xie 		bus_req = BIT(bus);
859ec78bdfSTony Xie 	else
869ec78bdfSTony Xie 		bus_req = 0;
879ec78bdfSTony Xie 
889ec78bdfSTony Xie 	mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req);
899ec78bdfSTony Xie 
909ec78bdfSTony Xie 	do {
919ec78bdfSTony Xie 		bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id;
929ec78bdfSTony Xie 		bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id;
939ec78bdfSTony Xie 		wait_cnt++;
949ec78bdfSTony Xie 	} while ((bus_state != bus_req || bus_ack != bus_req) &&
959ec78bdfSTony Xie 		 (wait_cnt < MAX_WAIT_COUNT));
969ec78bdfSTony Xie 
979ec78bdfSTony Xie 	if (bus_state != bus_req || bus_ack != bus_req) {
989ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
999ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST),
1009ec78bdfSTony Xie 		     bus_state);
1019ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
1029ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK),
1039ec78bdfSTony Xie 		     bus_ack);
1049ec78bdfSTony Xie 	}
1059ec78bdfSTony Xie 
1069ec78bdfSTony Xie }
1079ec78bdfSTony Xie 
1089ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata;
1099ec78bdfSTony Xie 
1109ec78bdfSTony Xie static void qos_save(void)
1119ec78bdfSTony Xie {
1129ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1139ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gpu_qos, GPU);
1149ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1159ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1169ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1179ec78bdfSTony Xie 	}
1189ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1199ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1209ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1219ec78bdfSTony Xie 	}
1229ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1239ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1249ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1259ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1269ec78bdfSTony Xie 	}
1279ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1289ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1299ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1309ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC);
1319ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1329ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1339ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1349ec78bdfSTony Xie 	}
1359ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1369ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1379ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1389ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC);
1399ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1409ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO);
1419ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1429ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gic_qos, GIC);
1439ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1449ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1459ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
1469ec78bdfSTony Xie 	}
1479ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
1489ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.iep_qos, IEP);
1499ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
1509ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
1519ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
1529ec78bdfSTony Xie 	}
1539ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
1549ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
1559ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
1569ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
1579ec78bdfSTony Xie 	}
1589ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
1599ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
1609ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
1619ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dcf_qos, DCF);
1629ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
1639ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
1649ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
1659ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
1669ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
1679ec78bdfSTony Xie 	}
1689ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
1699ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
1709ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
1719ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
1729ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
1739ec78bdfSTony Xie 	}
1749ec78bdfSTony Xie }
1759ec78bdfSTony Xie 
1769ec78bdfSTony Xie static void qos_restore(void)
1779ec78bdfSTony Xie {
1789ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1799ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gpu_qos, GPU);
1809ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1819ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1829ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1839ec78bdfSTony Xie 	}
1849ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1859ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1869ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1879ec78bdfSTony Xie 	}
1889ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1899ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1909ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1919ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1929ec78bdfSTony Xie 	}
1939ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1949ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1959ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1969ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gmac_qos, GMAC);
1979ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1989ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1999ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
2009ec78bdfSTony Xie 	}
2019ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
2029ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
2039ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
2049ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.emmc_qos, EMMC);
2059ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
2069ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdio_qos, SDIO);
2079ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
2089ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gic_qos, GIC);
2099ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
2109ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
2119ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
2129ec78bdfSTony Xie 	}
2139ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
2149ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.iep_qos, IEP);
2159ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
2169ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
2179ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
2189ec78bdfSTony Xie 	}
2199ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
2209ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
2219ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
2229ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
2239ec78bdfSTony Xie 	}
2249ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
2259ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
2269ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
2279ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dcf_qos, DCF);
2289ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
2299ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
2309ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
2319ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
2329ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
2339ec78bdfSTony Xie 	}
2349ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
2359ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
2369ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
2379ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
2389ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
2399ec78bdfSTony Xie 	}
2409ec78bdfSTony Xie }
2419ec78bdfSTony Xie 
2429ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state)
2439ec78bdfSTony Xie {
2449ec78bdfSTony Xie 	uint32_t state;
2459ec78bdfSTony Xie 
2469ec78bdfSTony Xie 	if (pmu_power_domain_st(pd_id) == pd_state)
2479ec78bdfSTony Xie 		goto out;
2489ec78bdfSTony Xie 
2499ec78bdfSTony Xie 	if (pd_state == pmu_pd_on)
2509ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
2519ec78bdfSTony Xie 
2529ec78bdfSTony Xie 	state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE;
2539ec78bdfSTony Xie 
2549ec78bdfSTony Xie 	switch (pd_id) {
2559ec78bdfSTony Xie 	case PD_GPU:
2569ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GPU, state);
2579ec78bdfSTony Xie 		break;
2589ec78bdfSTony Xie 	case PD_VIO:
2599ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VIO, state);
2609ec78bdfSTony Xie 		break;
2619ec78bdfSTony Xie 	case PD_ISP0:
2629ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP0, state);
2639ec78bdfSTony Xie 		break;
2649ec78bdfSTony Xie 	case PD_ISP1:
2659ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP1, state);
2669ec78bdfSTony Xie 		break;
2679ec78bdfSTony Xie 	case PD_VO:
2689ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPB, state);
2699ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPL, state);
2709ec78bdfSTony Xie 		break;
2719ec78bdfSTony Xie 	case PD_HDCP:
2729ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_HDCP, state);
2739ec78bdfSTony Xie 		break;
2749ec78bdfSTony Xie 	case PD_TCPD0:
2759ec78bdfSTony Xie 		break;
2769ec78bdfSTony Xie 	case PD_TCPD1:
2779ec78bdfSTony Xie 		break;
2789ec78bdfSTony Xie 	case PD_GMAC:
2799ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GMAC, state);
2809ec78bdfSTony Xie 		break;
2819ec78bdfSTony Xie 	case PD_CCI:
2829ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM0, state);
2839ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM1, state);
2849ec78bdfSTony Xie 		break;
2859ec78bdfSTony Xie 	case PD_SD:
2869ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SD, state);
2879ec78bdfSTony Xie 		break;
2889ec78bdfSTony Xie 	case PD_EMMC:
2899ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EMMC, state);
2909ec78bdfSTony Xie 		break;
2919ec78bdfSTony Xie 	case PD_EDP:
2929ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EDP, state);
2939ec78bdfSTony Xie 		break;
2949ec78bdfSTony Xie 	case PD_SDIOAUDIO:
2959ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state);
2969ec78bdfSTony Xie 		break;
2979ec78bdfSTony Xie 	case PD_GIC:
2989ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GIC, state);
2999ec78bdfSTony Xie 		break;
3009ec78bdfSTony Xie 	case PD_RGA:
3019ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_RGA, state);
3029ec78bdfSTony Xie 		break;
3039ec78bdfSTony Xie 	case PD_VCODEC:
3049ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VCODEC, state);
3059ec78bdfSTony Xie 		break;
3069ec78bdfSTony Xie 	case PD_VDU:
3079ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VDU, state);
3089ec78bdfSTony Xie 		break;
3099ec78bdfSTony Xie 	case PD_IEP:
3109ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_IEP, state);
3119ec78bdfSTony Xie 		break;
3129ec78bdfSTony Xie 	case PD_USB3:
3139ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_USB3, state);
3149ec78bdfSTony Xie 		break;
3159ec78bdfSTony Xie 	case PD_PERIHP:
3169ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_PERIHP, state);
3179ec78bdfSTony Xie 		break;
3189ec78bdfSTony Xie 	default:
3199ec78bdfSTony Xie 		break;
3209ec78bdfSTony Xie 	}
3219ec78bdfSTony Xie 
3229ec78bdfSTony Xie 	if (pd_state == pmu_pd_off)
3239ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
3249ec78bdfSTony Xie 
3259ec78bdfSTony Xie out:
3269ec78bdfSTony Xie 	return 0;
3279ec78bdfSTony Xie }
3289ec78bdfSTony Xie 
3299ec78bdfSTony Xie static uint32_t pmu_powerdomain_state;
3309ec78bdfSTony Xie 
3319ec78bdfSTony Xie static void pmu_power_domains_suspend(void)
3329ec78bdfSTony Xie {
3339ec78bdfSTony Xie 	clk_gate_con_save();
3349ec78bdfSTony Xie 	clk_gate_con_disable();
3359ec78bdfSTony Xie 	qos_save();
3369ec78bdfSTony Xie 	pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
3379ec78bdfSTony Xie 	pmu_set_power_domain(PD_GPU, pmu_pd_off);
3389ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD0, pmu_pd_off);
3399ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD1, pmu_pd_off);
3409ec78bdfSTony Xie 	pmu_set_power_domain(PD_VO, pmu_pd_off);
3419ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP0, pmu_pd_off);
3429ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP1, pmu_pd_off);
3439ec78bdfSTony Xie 	pmu_set_power_domain(PD_HDCP, pmu_pd_off);
3449ec78bdfSTony Xie 	pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off);
3459ec78bdfSTony Xie 	pmu_set_power_domain(PD_GMAC, pmu_pd_off);
3469ec78bdfSTony Xie 	pmu_set_power_domain(PD_EDP, pmu_pd_off);
3479ec78bdfSTony Xie 	pmu_set_power_domain(PD_IEP, pmu_pd_off);
3489ec78bdfSTony Xie 	pmu_set_power_domain(PD_RGA, pmu_pd_off);
3499ec78bdfSTony Xie 	pmu_set_power_domain(PD_VCODEC, pmu_pd_off);
3509ec78bdfSTony Xie 	pmu_set_power_domain(PD_VDU, pmu_pd_off);
3519ec78bdfSTony Xie 	clk_gate_con_restore();
3529ec78bdfSTony Xie }
3539ec78bdfSTony Xie 
3549ec78bdfSTony Xie static void pmu_power_domains_resume(void)
3559ec78bdfSTony Xie {
3569ec78bdfSTony Xie 	clk_gate_con_save();
3579ec78bdfSTony Xie 	clk_gate_con_disable();
3589ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VDU)))
3599ec78bdfSTony Xie 		pmu_set_power_domain(PD_VDU, pmu_pd_on);
3609ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VCODEC)))
3619ec78bdfSTony Xie 		pmu_set_power_domain(PD_VCODEC, pmu_pd_on);
3629ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_RGA)))
3639ec78bdfSTony Xie 		pmu_set_power_domain(PD_RGA, pmu_pd_on);
3649ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_IEP)))
3659ec78bdfSTony Xie 		pmu_set_power_domain(PD_IEP, pmu_pd_on);
3669ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_EDP)))
3679ec78bdfSTony Xie 		pmu_set_power_domain(PD_EDP, pmu_pd_on);
3689ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GMAC)))
3699ec78bdfSTony Xie 		pmu_set_power_domain(PD_GMAC, pmu_pd_on);
3709ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO)))
3719ec78bdfSTony Xie 		pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on);
3729ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_HDCP)))
3739ec78bdfSTony Xie 		pmu_set_power_domain(PD_HDCP, pmu_pd_on);
3749ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP1)))
3759ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP1, pmu_pd_on);
3769ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP0)))
3779ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP0, pmu_pd_on);
3789ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VO)))
3799ec78bdfSTony Xie 		pmu_set_power_domain(PD_VO, pmu_pd_on);
3809ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD1)))
3819ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD1, pmu_pd_on);
3829ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD0)))
3839ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD0, pmu_pd_on);
3849ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GPU)))
3859ec78bdfSTony Xie 		pmu_set_power_domain(PD_GPU, pmu_pd_on);
3869ec78bdfSTony Xie 	qos_restore();
3879ec78bdfSTony Xie 	clk_gate_con_restore();
3889ec78bdfSTony Xie }
3899ec78bdfSTony Xie 
390f47a25ddSCaesar Wang void rk3399_flash_l2_b(void)
391f47a25ddSCaesar Wang {
392f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
393f47a25ddSCaesar Wang 
394f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
395f47a25ddSCaesar Wang 	dsb();
396f47a25ddSCaesar Wang 
397f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
398f47a25ddSCaesar Wang 		 BIT(L2_FLUSHDONE_CLUSTER_B))) {
399f47a25ddSCaesar Wang 		wait_cnt++;
4009ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
401f47a25ddSCaesar Wang 			WARN("%s:reg %x,wait\n", __func__,
402f47a25ddSCaesar Wang 			     mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
403f47a25ddSCaesar Wang 	}
404f47a25ddSCaesar Wang 
405f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
406f47a25ddSCaesar Wang }
407f47a25ddSCaesar Wang 
408f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void)
409f47a25ddSCaesar Wang {
410f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
411f47a25ddSCaesar Wang 
412f47a25ddSCaesar Wang 	if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &
413f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) !=
414f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) {
415f47a25ddSCaesar Wang 		ERROR("%s: not all cpus is off\n", __func__);
416f47a25ddSCaesar Wang 		return;
417f47a25ddSCaesar Wang 	}
418f47a25ddSCaesar Wang 
419f47a25ddSCaesar Wang 	rk3399_flash_l2_b();
420f47a25ddSCaesar Wang 
421f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
422f47a25ddSCaesar Wang 
423f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
424f47a25ddSCaesar Wang 		 BIT(STANDBY_BY_WFIL2_CLUSTER_B))) {
425f47a25ddSCaesar Wang 		wait_cnt++;
4269ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
427f47a25ddSCaesar Wang 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
428f47a25ddSCaesar Wang 			      mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
429f47a25ddSCaesar Wang 	}
430f47a25ddSCaesar Wang }
431f47a25ddSCaesar Wang 
432f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void)
433f47a25ddSCaesar Wang {
434f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
435f47a25ddSCaesar Wang }
436f47a25ddSCaesar Wang 
4376fba6e04STony Xie void plat_rockchip_pmusram_prepare(void)
4386fba6e04STony Xie {
4396fba6e04STony Xie 	uint32_t *sram_dst, *sram_src;
440ec693569SCaesar Wang 	size_t sram_size;
4416fba6e04STony Xie 
4426fba6e04STony Xie 	/*
4436fba6e04STony Xie 	 * pmu sram code and data prepare
4446fba6e04STony Xie 	 */
4456fba6e04STony Xie 	sram_dst = (uint32_t *)PMUSRAM_BASE;
4466fba6e04STony Xie 	sram_src = (uint32_t *)&pmu_cpuson_entrypoint_start;
4476fba6e04STony Xie 	sram_size = (uint32_t *)&pmu_cpuson_entrypoint_end -
4486fba6e04STony Xie 		    (uint32_t *)sram_src;
4496fba6e04STony Xie 
4506fba6e04STony Xie 	u32_align_cpy(sram_dst, sram_src, sram_size);
4516fba6e04STony Xie 
4526fba6e04STony Xie 	psram_sleep_cfg->sp = PSRAM_DT_BASE;
4536fba6e04STony Xie }
4546fba6e04STony Xie 
4556fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id)
4566fba6e04STony Xie {
45780fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4586fba6e04STony Xie 	return core_pm_cfg_info[cpu_id];
4596fba6e04STony Xie }
4606fba6e04STony Xie 
4616fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value)
4626fba6e04STony Xie {
46380fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4646fba6e04STony Xie 	core_pm_cfg_info[cpu_id] = value;
4656fba6e04STony Xie #if !USE_COHERENT_MEM
4666fba6e04STony Xie 	flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id],
4676fba6e04STony Xie 			   sizeof(uint32_t));
4686fba6e04STony Xie #endif
4696fba6e04STony Xie }
4706fba6e04STony Xie 
4716fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id)
4726fba6e04STony Xie {
4736fba6e04STony Xie 	uint32_t cfg_info;
4746fba6e04STony Xie 	uint32_t cpu_pd = PD_CPUL0 + cpu_id;
4756fba6e04STony Xie 	/*
4766fba6e04STony Xie 	  * There are two ways to powering on or off on core.
4776fba6e04STony Xie 	  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg
4786fba6e04STony Xie 	  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
4796fba6e04STony Xie 	  *     then, if the core enter into wfi, it power domain will be
4806fba6e04STony Xie 	  *     powered off automatically.
4816fba6e04STony Xie 	  */
4826fba6e04STony Xie 
4836fba6e04STony Xie 	cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id);
4846fba6e04STony Xie 
4856fba6e04STony Xie 	if (cfg_info == core_pwr_pd) {
4866fba6e04STony Xie 		/* disable core_pm cfg */
4876fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4886fba6e04STony Xie 			      CORES_PM_DISABLE);
4896fba6e04STony Xie 		/* if the cores have be on, power off it firstly */
4906fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4916fba6e04STony Xie 			mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0);
4926fba6e04STony Xie 			pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
4936fba6e04STony Xie 		}
4946fba6e04STony Xie 
4956fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_on);
4966fba6e04STony Xie 	} else {
4976fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4986fba6e04STony Xie 			WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id);
4996fba6e04STony Xie 			return -EINVAL;
5006fba6e04STony Xie 		}
5016fba6e04STony Xie 
5026fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5036fba6e04STony Xie 			      BIT(core_pm_sft_wakeup_en));
504f47a25ddSCaesar Wang 		dsb();
5056fba6e04STony Xie 	}
5066fba6e04STony Xie 
5076fba6e04STony Xie 	return 0;
5086fba6e04STony Xie }
5096fba6e04STony Xie 
5106fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg)
5116fba6e04STony Xie {
5126fba6e04STony Xie 	uint32_t cpu_pd;
5136fba6e04STony Xie 	uint32_t core_pm_value;
5146fba6e04STony Xie 
5156fba6e04STony Xie 	cpu_pd = PD_CPUL0 + cpu_id;
5166fba6e04STony Xie 	if (pmu_power_domain_st(cpu_pd) == pmu_pd_off)
5176fba6e04STony Xie 		return 0;
5186fba6e04STony Xie 
5196fba6e04STony Xie 	if (pd_cfg == core_pwr_pd) {
5206fba6e04STony Xie 		if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK))
5216fba6e04STony Xie 			return -EINVAL;
5226fba6e04STony Xie 
5236fba6e04STony Xie 		/* disable core_pm cfg */
5246fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5256fba6e04STony Xie 			      CORES_PM_DISABLE);
5266fba6e04STony Xie 
5276fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5286fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
5296fba6e04STony Xie 	} else {
5306fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5316fba6e04STony Xie 
5326fba6e04STony Xie 		core_pm_value = BIT(core_pm_en);
5336fba6e04STony Xie 		if (pd_cfg == core_pwr_wfi_int)
5346fba6e04STony Xie 			core_pm_value |= BIT(core_pm_int_wakeup_en);
5356fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5366fba6e04STony Xie 			      core_pm_value);
537f47a25ddSCaesar Wang 		dsb();
5386fba6e04STony Xie 	}
5396fba6e04STony Xie 
5406fba6e04STony Xie 	return 0;
5416fba6e04STony Xie }
5426fba6e04STony Xie 
5439ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state)
5449ec78bdfSTony Xie {
5459ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5469ec78bdfSTony Xie 	uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st;
5479ec78bdfSTony Xie 
5489ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5499ec78bdfSTony Xie 
55063ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5519ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) {
5529ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5539ec78bdfSTony Xie 			clst_st_msk = CLST_L_CPUS_MSK;
5549ec78bdfSTony Xie 		} else {
5559ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5569ec78bdfSTony Xie 			clst_st_msk = CLST_B_CPUS_MSK <<
5579ec78bdfSTony Xie 				       PLATFORM_CLUSTER0_CORE_COUNT;
5589ec78bdfSTony Xie 		}
5599ec78bdfSTony Xie 
5609ec78bdfSTony Xie 		clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id));
5619ec78bdfSTony Xie 
5629ec78bdfSTony Xie 		pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5639ec78bdfSTony Xie 
5649ec78bdfSTony Xie 		pmu_st &= clst_st_msk;
5659ec78bdfSTony Xie 
5669ec78bdfSTony Xie 		if (pmu_st == clst_st_chk_msk) {
5679ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5689ec78bdfSTony Xie 				      PLL_SLOW_MODE);
5699ec78bdfSTony Xie 
5709ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = PMU_CLST_RET;
5719ec78bdfSTony Xie 
5729ec78bdfSTony Xie 			pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5739ec78bdfSTony Xie 			pmu_st &= clst_st_msk;
5749ec78bdfSTony Xie 			if (pmu_st == clst_st_chk_msk)
5759ec78bdfSTony Xie 				return;
5769ec78bdfSTony Xie 			/*
5779ec78bdfSTony Xie 			 * it is mean that others cpu is up again,
5789ec78bdfSTony Xie 			 * we must resume the cfg at once.
5799ec78bdfSTony Xie 			 */
5809ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5819ec78bdfSTony Xie 				      PLL_NOMAL_MODE);
5829ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = 0;
5839ec78bdfSTony Xie 		}
5849ec78bdfSTony Xie 	}
5859ec78bdfSTony Xie }
5869ec78bdfSTony Xie 
5879ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state)
5889ec78bdfSTony Xie {
5899ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5909ec78bdfSTony Xie 	uint32_t pll_id, pll_st;
5919ec78bdfSTony Xie 
5929ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5939ec78bdfSTony Xie 
59463ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5959ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT)
5969ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5979ec78bdfSTony Xie 		else
5989ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5999ec78bdfSTony Xie 
6009ec78bdfSTony Xie 		pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >>
6019ec78bdfSTony Xie 				 PLL_MODE_SHIFT;
6029ec78bdfSTony Xie 
6039ec78bdfSTony Xie 		if (pll_st != NORMAL_MODE) {
6049ec78bdfSTony Xie 			WARN("%s: clst (%d) is in error mode (%d)\n",
6059ec78bdfSTony Xie 			     __func__, pll_id, pll_st);
6069ec78bdfSTony Xie 			return -1;
6079ec78bdfSTony Xie 		}
6089ec78bdfSTony Xie 	}
6099ec78bdfSTony Xie 
6109ec78bdfSTony Xie 	return 0;
6119ec78bdfSTony Xie }
6129ec78bdfSTony Xie 
6136fba6e04STony Xie static void nonboot_cpus_off(void)
6146fba6e04STony Xie {
6156fba6e04STony Xie 	uint32_t boot_cpu, cpu;
6166fba6e04STony Xie 
6176fba6e04STony Xie 	boot_cpu = plat_my_core_pos();
6186fba6e04STony Xie 
6196fba6e04STony Xie 	/* turn off noboot cpus */
6206fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) {
6216fba6e04STony Xie 		if (cpu == boot_cpu)
6226fba6e04STony Xie 			continue;
6236fba6e04STony Xie 		cpus_power_domain_off(cpu, core_pwr_pd);
6246fba6e04STony Xie 	}
6256fba6e04STony Xie }
6266fba6e04STony Xie 
6276fba6e04STony Xie static int cores_pwr_domain_on(unsigned long mpidr, uint64_t entrypoint)
6286fba6e04STony Xie {
6296fba6e04STony Xie 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
6306fba6e04STony Xie 
63180fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6326fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6336fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG;
6346fba6e04STony Xie 	cpuson_entry_point[cpu_id] = entrypoint;
6356fba6e04STony Xie 	dsb();
6366fba6e04STony Xie 
6376fba6e04STony Xie 	cpus_power_domain_on(cpu_id);
6386fba6e04STony Xie 
6396fba6e04STony Xie 	return 0;
6406fba6e04STony Xie }
6416fba6e04STony Xie 
6426fba6e04STony Xie static int cores_pwr_domain_off(void)
6436fba6e04STony Xie {
6446fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6456fba6e04STony Xie 
6466fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi);
6476fba6e04STony Xie 
6486fba6e04STony Xie 	return 0;
6496fba6e04STony Xie }
6506fba6e04STony Xie 
6519ec78bdfSTony Xie static int hlvl_pwr_domain_off(uint32_t lvl, plat_local_state_t lvl_state)
6529ec78bdfSTony Xie {
6539ec78bdfSTony Xie 	switch (lvl) {
6549ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6559ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6569ec78bdfSTony Xie 		break;
6579ec78bdfSTony Xie 	default:
6589ec78bdfSTony Xie 		break;
6599ec78bdfSTony Xie 	}
6609ec78bdfSTony Xie 
6619ec78bdfSTony Xie 	return 0;
6629ec78bdfSTony Xie }
6639ec78bdfSTony Xie 
6646fba6e04STony Xie static int cores_pwr_domain_suspend(void)
6656fba6e04STony Xie {
6666fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6676fba6e04STony Xie 
66880fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6696fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6706fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN;
6719ec78bdfSTony Xie 	cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint();
6726fba6e04STony Xie 	dsb();
6736fba6e04STony Xie 
6746fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi_int);
6756fba6e04STony Xie 
6766fba6e04STony Xie 	return 0;
6776fba6e04STony Xie }
6786fba6e04STony Xie 
6799ec78bdfSTony Xie static int hlvl_pwr_domain_suspend(uint32_t lvl, plat_local_state_t lvl_state)
6809ec78bdfSTony Xie {
6819ec78bdfSTony Xie 	switch (lvl) {
6829ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6839ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6849ec78bdfSTony Xie 		break;
6859ec78bdfSTony Xie 	default:
6869ec78bdfSTony Xie 		break;
6879ec78bdfSTony Xie 	}
6889ec78bdfSTony Xie 
6899ec78bdfSTony Xie 	return 0;
6909ec78bdfSTony Xie }
6919ec78bdfSTony Xie 
6926fba6e04STony Xie static int cores_pwr_domain_on_finish(void)
6936fba6e04STony Xie {
6946fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6956fba6e04STony Xie 
6969ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
6979ec78bdfSTony Xie 		      CORES_PM_DISABLE);
6989ec78bdfSTony Xie 	return 0;
6999ec78bdfSTony Xie }
7009ec78bdfSTony Xie 
7019ec78bdfSTony Xie static int hlvl_pwr_domain_on_finish(uint32_t lvl,
7029ec78bdfSTony Xie 				     plat_local_state_t lvl_state)
7039ec78bdfSTony Xie {
7049ec78bdfSTony Xie 	switch (lvl) {
7059ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
7069ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
7079ec78bdfSTony Xie 		break;
7089ec78bdfSTony Xie 	default:
7099ec78bdfSTony Xie 		break;
7109ec78bdfSTony Xie 	}
7116fba6e04STony Xie 
7126fba6e04STony Xie 	return 0;
7136fba6e04STony Xie }
7146fba6e04STony Xie 
7156fba6e04STony Xie static int cores_pwr_domain_resume(void)
7166fba6e04STony Xie {
7176fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
7186fba6e04STony Xie 
7196fba6e04STony Xie 	/* Disable core_pm */
7206fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE);
7216fba6e04STony Xie 
7226fba6e04STony Xie 	return 0;
7236fba6e04STony Xie }
7246fba6e04STony Xie 
7259ec78bdfSTony Xie static int hlvl_pwr_domain_resume(uint32_t lvl, plat_local_state_t lvl_state)
7269ec78bdfSTony Xie {
7279ec78bdfSTony Xie 	switch (lvl) {
7289ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
7299ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
7309ec78bdfSTony Xie 	default:
7319ec78bdfSTony Xie 		break;
7329ec78bdfSTony Xie 	}
7339ec78bdfSTony Xie 
7349ec78bdfSTony Xie 	return 0;
7359ec78bdfSTony Xie }
7369ec78bdfSTony Xie 
7370786d688SCaesar Wang /**
7380786d688SCaesar Wang  * init_pmu_counts - Init timing counts in the PMU register area
7390786d688SCaesar Wang  *
7400786d688SCaesar Wang  * At various points when we power up or down parts of the system we need
7410786d688SCaesar Wang  * a delay to wait for power / clocks to become stable.  The PMU has counters
7420786d688SCaesar Wang  * to help software do the delay properly.  Basically, it works like this:
7430786d688SCaesar Wang  * - Software sets up counter values
7440786d688SCaesar Wang  * - When software turns on something in the PMU, the counter kicks off
7450786d688SCaesar Wang  * - The hardware sets a bit automatically when the counter has finished and
7460786d688SCaesar Wang  *   software knows that the initialization is done.
7470786d688SCaesar Wang  *
7480786d688SCaesar Wang  * It's software's job to setup these counters.  The hardware power on default
7490786d688SCaesar Wang  * for these settings is conservative, setting everything to 0x5dc0
7500786d688SCaesar Wang  * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts).
7510786d688SCaesar Wang  *
7520786d688SCaesar Wang  * Note that some of these counters are only really used at suspend/resume
7530786d688SCaesar Wang  * time (for instance, that's the only time we turn off/on the oscillator) and
7540786d688SCaesar Wang  * others are used during normal runtime (like turning on/off a CPU or GPU) but
7550786d688SCaesar Wang  * it doesn't hurt to init everything at boot.
7560786d688SCaesar Wang  *
7570786d688SCaesar Wang  * Also note that these counters can run off the 32 kHz clock or the 24 MHz
7580786d688SCaesar Wang  * clock.  While the 24 MHz clock can give us more precision, it's not always
759bdb2763dSCaesar Wang  * available (like when we turn the oscillator off at sleep time). The
760bdb2763dSCaesar Wang  * pmu_use_lf (lf: low freq) is available in power mode.  Current understanding
761bdb2763dSCaesar Wang  * is that counts work like this:
7620786d688SCaesar Wang  *    IF (pmu_use_lf == 0) || (power_mode_en == 0)
7630786d688SCaesar Wang  *      use the 24M OSC for counts
7640786d688SCaesar Wang  *    ELSE
7650786d688SCaesar Wang  *      use the 32K OSC for counts
7660786d688SCaesar Wang  *
7670786d688SCaesar Wang  * Notes:
7680786d688SCaesar Wang  * - There is a separate bit for the PMU called PMU_24M_EN_CFG.  At the moment
7690786d688SCaesar Wang  *   we always keep that 0.  This apparently choose between using the PLL as
7700786d688SCaesar Wang  *   the source for the PMU vs. the 24M clock.  If we ever set it to 1 we
7710786d688SCaesar Wang  *   should consider how it affects these counts (if at all).
7720786d688SCaesar Wang  * - The power_mode_en is documented to auto-clear automatically when we leave
7730786d688SCaesar Wang  *   "power mode".  That's why most clocks are on 24M.  Only timings used when
7740786d688SCaesar Wang  *   in "power mode" are 32k.
7750786d688SCaesar Wang  * - In some cases the kernel may override these counts.
7760786d688SCaesar Wang  *
7770786d688SCaesar Wang  * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs
7780786d688SCaesar Wang  * in power mode, we need to ensure that they are available.
7790786d688SCaesar Wang  */
7800786d688SCaesar Wang static void init_pmu_counts(void)
7810786d688SCaesar Wang {
7820786d688SCaesar Wang 	/* COUNTS FOR INSIDE POWER MODE */
7830786d688SCaesar Wang 
7840786d688SCaesar Wang 	/*
7850786d688SCaesar Wang 	 * From limited testing, need PMU stable >= 2ms, but go overkill
7860786d688SCaesar Wang 	 * and choose 30 ms to match testing on past SoCs.  Also let
7870786d688SCaesar Wang 	 * OSC have 30 ms for stabilization.
7880786d688SCaesar Wang 	 */
7890786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30));
7900786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30));
7910786d688SCaesar Wang 
7920786d688SCaesar Wang 	/* Unclear what these should be; try 3 ms */
7930786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3));
7940786d688SCaesar Wang 
7950786d688SCaesar Wang 	/* Unclear what this should be, but set the default explicitly */
7960786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0);
7970786d688SCaesar Wang 
7980786d688SCaesar Wang 	/* COUNTS FOR OUTSIDE POWER MODE */
7990786d688SCaesar Wang 
8000786d688SCaesar Wang 	/* Put something sorta conservative here until we know better */
8010786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3));
8020786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1));
8030786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1));
8040786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1));
8050786d688SCaesar Wang 
8060786d688SCaesar Wang 	/*
8070786d688SCaesar Wang 	 * Set CPU/GPU to 1 us.
8080786d688SCaesar Wang 	 *
8090786d688SCaesar Wang 	 * NOTE: Even though ATF doesn't configure the GPU we'll still setup
8100786d688SCaesar Wang 	 * counts here.  After all ATF controls all these other bits and also
8110786d688SCaesar Wang 	 * chooses which clock these counters use.
8120786d688SCaesar Wang 	 */
8130786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_US(1));
8140786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1));
8150786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1));
8160786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1));
8170786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1));
8180786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1));
8190786d688SCaesar Wang }
8200786d688SCaesar Wang 
8216fba6e04STony Xie static void sys_slp_config(void)
8226fba6e04STony Xie {
8236fba6e04STony Xie 	uint32_t slp_mode_cfg = 0;
8246fba6e04STony Xie 
8259ec78bdfSTony Xie 	mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP);
826f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
827f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) |
828f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) |
829f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG));
830f47a25ddSCaesar Wang 
831f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
832f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) |
833f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) |
834f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW));
835f47a25ddSCaesar Wang 
836f47a25ddSCaesar Wang 	slp_mode_cfg = BIT(PMU_PWR_MODE_EN) |
837f47a25ddSCaesar Wang 		       BIT(PMU_POWER_OFF_REQ_CFG) |
838f47a25ddSCaesar Wang 		       BIT(PMU_CPU0_PD_EN) |
839f47a25ddSCaesar Wang 		       BIT(PMU_L2_FLUSH_EN) |
840f47a25ddSCaesar Wang 		       BIT(PMU_L2_IDLE_EN) |
8419ec78bdfSTony Xie 		       BIT(PMU_SCU_PD_EN) |
8429ec78bdfSTony Xie 		       BIT(PMU_CCI_PD_EN) |
8439ec78bdfSTony Xie 		       BIT(PMU_CLK_CORE_SRC_GATE_EN) |
8449ec78bdfSTony Xie 		       BIT(PMU_ALIVE_USE_LF) |
8459ec78bdfSTony Xie 		       BIT(PMU_SREF0_ENTER_EN) |
8469ec78bdfSTony Xie 		       BIT(PMU_SREF1_ENTER_EN) |
8479ec78bdfSTony Xie 		       BIT(PMU_DDRC0_GATING_EN) |
8489ec78bdfSTony Xie 		       BIT(PMU_DDRC1_GATING_EN) |
8499ec78bdfSTony Xie 		       BIT(PMU_DDRIO0_RET_EN) |
8509ec78bdfSTony Xie 		       BIT(PMU_DDRIO1_RET_EN) |
8519ec78bdfSTony Xie 		       BIT(PMU_DDRIO_RET_HW_DE_REQ) |
8529ec78bdfSTony Xie 		       BIT(PMU_PLL_PD_EN) |
8539ec78bdfSTony Xie 		       BIT(PMU_CLK_CENTER_SRC_GATE_EN) |
8549ec78bdfSTony Xie 		       BIT(PMU_OSC_DIS) |
8559ec78bdfSTony Xie 		       BIT(PMU_PMU_USE_LF);
856f47a25ddSCaesar Wang 
8579ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN));
8586fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg);
859f47a25ddSCaesar Wang 
860545bff0eSCaesar Wang 
861545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW);
862545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K);
863545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */
864545bff0eSCaesar Wang }
865545bff0eSCaesar Wang 
8669ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle)
8679ec78bdfSTony Xie {
8689ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8699ec78bdfSTony Xie }
8709ec78bdfSTony Xie 
8719ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle)
8729ec78bdfSTony Xie {
8739ec78bdfSTony Xie 	mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8746fba6e04STony Xie }
8756fba6e04STony Xie 
8762bff35bbSCaesar Wang static uint32_t iomux_status[12];
8772bff35bbSCaesar Wang static uint32_t pull_mode_status[12];
8782bff35bbSCaesar Wang static uint32_t gpio_direction[3];
8792bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate;
8802bff35bbSCaesar Wang 
8812bff35bbSCaesar Wang static void suspend_apio(void)
8822bff35bbSCaesar Wang {
8832bff35bbSCaesar Wang 	struct apio_info *suspend_apio;
8842bff35bbSCaesar Wang 	int i;
8852bff35bbSCaesar Wang 
8862bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
8872bff35bbSCaesar Wang 
8882bff35bbSCaesar Wang 	if (!suspend_apio)
8892bff35bbSCaesar Wang 		return;
8902bff35bbSCaesar Wang 
8912bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 iomux and pull mode */
8922bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
8932bff35bbSCaesar Wang 		iomux_status[i] = mmio_read_32(GRF_BASE +
8942bff35bbSCaesar Wang 				GRF_GPIO2A_IOMUX + i * 4);
8952bff35bbSCaesar Wang 		pull_mode_status[i] = mmio_read_32(GRF_BASE +
8962bff35bbSCaesar Wang 				GRF_GPIO2A_P + i * 4);
8972bff35bbSCaesar Wang 	}
8982bff35bbSCaesar Wang 
8992bff35bbSCaesar Wang 	/* store gpio2 ~ gpio4 clock gate state */
9002bff35bbSCaesar Wang 	gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >>
9012bff35bbSCaesar Wang 				PCLK_GPIO2_GATE_SHIFT) & 0x07;
9022bff35bbSCaesar Wang 
9032bff35bbSCaesar Wang 	/* enable gpio2 ~ gpio4 clock gate */
9042bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
9052bff35bbSCaesar Wang 		      BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT));
9062bff35bbSCaesar Wang 
9072bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 direction */
9082bff35bbSCaesar Wang 	gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04);
9092bff35bbSCaesar Wang 	gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04);
9102bff35bbSCaesar Wang 	gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04);
9112bff35bbSCaesar Wang 
9122bff35bbSCaesar Wang 	/* apio1 charge gpio3a0 ~ gpio3c7 */
9132bff35bbSCaesar Wang 	if (suspend_apio->apio1) {
9142bff35bbSCaesar Wang 
9152bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 iomux to gpio */
9162bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX,
9172bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9182bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX,
9192bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9202bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX,
9212bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9222bff35bbSCaesar Wang 
9232bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 pull mode to pull none */
9242bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0);
9252bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0);
9262bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0);
9272bff35bbSCaesar Wang 
9282bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 to input */
9292bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff);
9302bff35bbSCaesar Wang 	}
9312bff35bbSCaesar Wang 
9322bff35bbSCaesar Wang 	/* apio2 charge gpio2a0 ~ gpio2b4 */
9332bff35bbSCaesar Wang 	if (suspend_apio->apio2) {
9342bff35bbSCaesar Wang 
9352bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9362bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX,
9372bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9382bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX,
9392bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9402bff35bbSCaesar Wang 
9412bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 pull mode to pull none */
9422bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0);
9432bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0);
9442bff35bbSCaesar Wang 
9452bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 to input */
9462bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff);
9472bff35bbSCaesar Wang 	}
9482bff35bbSCaesar Wang 
9492bff35bbSCaesar Wang 	/* apio3 charge gpio2c0 ~ gpio2d4*/
9502bff35bbSCaesar Wang 	if (suspend_apio->apio3) {
9512bff35bbSCaesar Wang 
9522bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9532bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX,
9542bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9552bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX,
9562bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9572bff35bbSCaesar Wang 
9582bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 pull mode to pull none */
9592bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0);
9602bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0);
9612bff35bbSCaesar Wang 
9622bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 to input */
9632bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000);
9642bff35bbSCaesar Wang 	}
9652bff35bbSCaesar Wang 
9662bff35bbSCaesar Wang 	/* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */
9672bff35bbSCaesar Wang 	if (suspend_apio->apio4) {
9682bff35bbSCaesar Wang 
9692bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 iomux to gpio */
9702bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX,
9712bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9722bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX,
9732bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9742bff35bbSCaesar Wang 
9752bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 pull mode to pull none */
9762bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0);
9772bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0);
9782bff35bbSCaesar Wang 
9792bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
9802bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000);
9812bff35bbSCaesar Wang 	}
9822bff35bbSCaesar Wang 
9832bff35bbSCaesar Wang 	/* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/
9842bff35bbSCaesar Wang 	if (suspend_apio->apio5) {
9852bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 iomux to gpio */
9862bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX,
9872bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9882bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX,
9892bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9902bff35bbSCaesar Wang 
9912bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 pull mode to pull none */
9922bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0);
9932bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0);
9942bff35bbSCaesar Wang 
9952bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
9962bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000);
9972bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff);
9982bff35bbSCaesar Wang 	}
9992bff35bbSCaesar Wang }
10002bff35bbSCaesar Wang 
10012bff35bbSCaesar Wang static void resume_apio(void)
10022bff35bbSCaesar Wang {
10032bff35bbSCaesar Wang 	struct apio_info *suspend_apio;
10042bff35bbSCaesar Wang 	int i;
10052bff35bbSCaesar Wang 
10062bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
10072bff35bbSCaesar Wang 
10082bff35bbSCaesar Wang 	if (!suspend_apio)
10092bff35bbSCaesar Wang 		return;
10102bff35bbSCaesar Wang 
10112bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
10122bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4,
10132bff35bbSCaesar Wang 			      REG_SOC_WMSK | pull_mode_status[i]);
10142bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4,
10152bff35bbSCaesar Wang 			      REG_SOC_WMSK | iomux_status[i]);
10162bff35bbSCaesar Wang 	}
10172bff35bbSCaesar Wang 
10182bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 direction back to store value */
10192bff35bbSCaesar Wang 	mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]);
10202bff35bbSCaesar Wang 	mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]);
10212bff35bbSCaesar Wang 	mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]);
10222bff35bbSCaesar Wang 
10232bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 clock gate back to store value */
10242bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
10252bff35bbSCaesar Wang 		      BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07,
10262bff35bbSCaesar Wang 				      PCLK_GPIO2_GATE_SHIFT));
10272bff35bbSCaesar Wang }
10282bff35bbSCaesar Wang 
1029e550c631SCaesar Wang static void suspend_gpio(void)
1030e550c631SCaesar Wang {
1031e550c631SCaesar Wang 	struct gpio_info *suspend_gpio;
1032e550c631SCaesar Wang 	uint32_t count;
1033e550c631SCaesar Wang 	int i;
1034e550c631SCaesar Wang 
1035e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1036e550c631SCaesar Wang 
1037e550c631SCaesar Wang 	for (i = 0; i < count; i++) {
1038e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity);
1039e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1040e550c631SCaesar Wang 		udelay(1);
1041e550c631SCaesar Wang 	}
1042e550c631SCaesar Wang }
1043e550c631SCaesar Wang 
1044e550c631SCaesar Wang static void resume_gpio(void)
1045e550c631SCaesar Wang {
1046e550c631SCaesar Wang 	struct gpio_info *suspend_gpio;
1047e550c631SCaesar Wang 	uint32_t count;
1048e550c631SCaesar Wang 	int i;
1049e550c631SCaesar Wang 
1050e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1051e550c631SCaesar Wang 
1052e550c631SCaesar Wang 	for (i = count - 1; i >= 0; i--) {
1053e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index,
1054e550c631SCaesar Wang 			       !suspend_gpio[i].polarity);
1055e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1056e550c631SCaesar Wang 		udelay(1);
1057e550c631SCaesar Wang 	}
1058e550c631SCaesar Wang }
1059e550c631SCaesar Wang 
1060*7ac52006SCaesar Wang static void m0_clock_init(void)
1061*7ac52006SCaesar Wang {
1062*7ac52006SCaesar Wang 	/* enable clocks for M0 */
1063*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2,
1064*7ac52006SCaesar Wang 		      BITS_WITH_WMASK(0x0, 0x2f, 0));
1065*7ac52006SCaesar Wang 
1066*7ac52006SCaesar Wang 	/* switch the parent to xin24M and div == 1 */
1067*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_CLKSEL_CON0,
1068*7ac52006SCaesar Wang 		      BIT_WITH_WMSK(15) | BITS_WITH_WMASK(0x0, 0x1f, 8));
1069*7ac52006SCaesar Wang 
1070*7ac52006SCaesar Wang 	/* start M0 */
1071*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0,
1072*7ac52006SCaesar Wang 		      BITS_WITH_WMASK(0x0, 0x24, 0));
1073*7ac52006SCaesar Wang 
1074*7ac52006SCaesar Wang 	/* gating disable for M0 */
1075*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_GATEDIS_CON0, BIT_WITH_WMSK(1));
1076*7ac52006SCaesar Wang }
1077*7ac52006SCaesar Wang 
1078*7ac52006SCaesar Wang static void m0_reset(void)
1079*7ac52006SCaesar Wang {
1080*7ac52006SCaesar Wang 	/* stop M0 */
1081*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0,
1082*7ac52006SCaesar Wang 		      BITS_WITH_WMASK(0x24, 0x24, 0));
1083*7ac52006SCaesar Wang 
1084*7ac52006SCaesar Wang 	/* recover gating bit for M0 */
1085*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_GATEDIS_CON0, WMSK_BIT(1));
1086*7ac52006SCaesar Wang 
1087*7ac52006SCaesar Wang 	/* disable clocks for M0 */
1088*7ac52006SCaesar Wang 	mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2,
1089*7ac52006SCaesar Wang 		      BITS_WITH_WMASK(0x2f, 0x2f, 0));
1090*7ac52006SCaesar Wang }
1091*7ac52006SCaesar Wang 
10926fba6e04STony Xie static int sys_pwr_domain_suspend(void)
10936fba6e04STony Xie {
10949ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
10959ec78bdfSTony Xie 	uint32_t status = 0;
10969ec78bdfSTony Xie 
10979ec78bdfSTony Xie 	pmu_power_domains_suspend();
10989ec78bdfSTony Xie 	set_hw_idle(BIT(PMU_CLR_CENTER1) |
10999ec78bdfSTony Xie 		    BIT(PMU_CLR_ALIVE) |
11009ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH0) |
11019ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH1) |
11029ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM0) |
11039ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM1) |
11049ec78bdfSTony Xie 		    BIT(PMU_CLR_CENTER) |
11059ec78bdfSTony Xie 		    BIT(PMU_CLR_GIC));
11069ec78bdfSTony Xie 
11076fba6e04STony Xie 	sys_slp_config();
1108*7ac52006SCaesar Wang 
1109*7ac52006SCaesar Wang 	m0_clock_init();
1110*7ac52006SCaesar Wang 
11116fba6e04STony Xie 	pmu_sgrf_rst_hld();
1112f47a25ddSCaesar Wang 
1113f47a25ddSCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1),
1114f47a25ddSCaesar Wang 		      (PMUSRAM_BASE >> CPU_BOOT_ADDR_ALIGN) |
1115f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
1116f47a25ddSCaesar Wang 
1117f47a25ddSCaesar Wang 	pmu_scu_b_pwrdn();
1118f47a25ddSCaesar Wang 
1119f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1120f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1121f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) |
1122f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW));
1123f47a25ddSCaesar Wang 	dsb();
11249ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
11259ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
11269ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
11279ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
11289ec78bdfSTony Xie 	       PMU_ADB400_ST) & status) != status) {
11299ec78bdfSTony Xie 		wait_cnt++;
11309ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
11319ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
11329ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
11339ec78bdfSTony Xie 			panic();
11349ec78bdfSTony Xie 		}
11359ec78bdfSTony Xie 	}
1136f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN));
1137bdb2763dSCaesar Wang 	/*
1138bdb2763dSCaesar Wang 	 * Disabling PLLs/PWM/DVFS is approaching WFI which is
1139bdb2763dSCaesar Wang 	 * the last steps in suspend.
1140bdb2763dSCaesar Wang 	 */
11415d3b1067SCaesar Wang 	plls_suspend_prepare();
11425d3b1067SCaesar Wang 	disable_dvfs_plls();
11435d3b1067SCaesar Wang 	disable_pwms();
11445d3b1067SCaesar Wang 	disable_nodvfs_plls();
1145*7ac52006SCaesar Wang 
11462bff35bbSCaesar Wang 	suspend_apio();
1147e550c631SCaesar Wang 	suspend_gpio();
11489ec78bdfSTony Xie 
11496fba6e04STony Xie 	return 0;
11506fba6e04STony Xie }
11516fba6e04STony Xie 
11526fba6e04STony Xie static int sys_pwr_domain_resume(void)
11536fba6e04STony Xie {
11549ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
11559ec78bdfSTony Xie 	uint32_t status = 0;
11569ec78bdfSTony Xie 
11572bff35bbSCaesar Wang 	resume_apio();
1158e550c631SCaesar Wang 	resume_gpio();
11595d3b1067SCaesar Wang 	enable_nodvfs_plls();
11605d3b1067SCaesar Wang 	enable_pwms();
11615d3b1067SCaesar Wang 	/* PWM regulators take time to come up; give 300us to be safe. */
11625d3b1067SCaesar Wang 	udelay(300);
11635d3b1067SCaesar Wang 	enable_dvfs_plls();
11645d3b1067SCaesar Wang 	plls_resume_finish();
11659ec78bdfSTony Xie 
1166bdb2763dSCaesar Wang 	/*
1167bdb2763dSCaesar Wang 	 * The wakeup status is not cleared by itself, we need to clear it
1168bdb2763dSCaesar Wang 	 * manually. Otherwise we will alway query some interrupt next time.
1169bdb2763dSCaesar Wang 	 *
1170bdb2763dSCaesar Wang 	 * NOTE: If the kernel needs to query this, we might want to stash it
1171bdb2763dSCaesar Wang 	 * somewhere.
1172bdb2763dSCaesar Wang 	 */
1173bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff);
1174bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00);
1175bdb2763dSCaesar Wang 
1176f47a25ddSCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1),
1177f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
1178f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
1179f47a25ddSCaesar Wang 
1180f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
1181f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) |
1182f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) |
1183f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_QGATING_CCI500_CFG));
11849ec78bdfSTony Xie 	dsb();
1185f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON,
1186f47a25ddSCaesar Wang 			BIT(PMU_SCU_B_PWRDWN_EN));
1187f47a25ddSCaesar Wang 
1188f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1189f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1190f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) |
11919ec78bdfSTony Xie 		      WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) |
11929ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_HW) |
11939ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) |
11949ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW));
11959ec78bdfSTony Xie 
11969ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
11979ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
11989ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
11999ec78bdfSTony Xie 
12009ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
12019ec78bdfSTony Xie 	   PMU_ADB400_ST) & status)) {
12029ec78bdfSTony Xie 		wait_cnt++;
12039ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
12049ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
12059ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
12069ec78bdfSTony Xie 			panic();
12079ec78bdfSTony Xie 		}
12089ec78bdfSTony Xie 	}
1209f47a25ddSCaesar Wang 
121078f7017cSCaesar Wang 	pmu_sgrf_rst_hld_release();
1211f47a25ddSCaesar Wang 	pmu_scu_b_pwrup();
1212f47a25ddSCaesar Wang 
12139ec78bdfSTony Xie 	pmu_power_domains_resume();
12149ec78bdfSTony Xie 	clr_hw_idle(BIT(PMU_CLR_CENTER1) |
12159ec78bdfSTony Xie 				BIT(PMU_CLR_ALIVE) |
12169ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH0) |
12179ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH1) |
12189ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM0) |
12199ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM1) |
12209ec78bdfSTony Xie 				BIT(PMU_CLR_CENTER) |
12219ec78bdfSTony Xie 				BIT(PMU_CLR_GIC));
12220587788aSCaesar Wang 
12230587788aSCaesar Wang 	plat_rockchip_gic_cpuif_enable();
12240587788aSCaesar Wang 
1225*7ac52006SCaesar Wang 	m0_reset();
1226*7ac52006SCaesar Wang 
12276fba6e04STony Xie 	return 0;
12286fba6e04STony Xie }
12296fba6e04STony Xie 
12308867299fSCaesar Wang void __dead2 soc_soft_reset(void)
12318867299fSCaesar Wang {
12328867299fSCaesar Wang 	struct gpio_info *rst_gpio;
12338867299fSCaesar Wang 
1234e550c631SCaesar Wang 	rst_gpio = plat_get_rockchip_gpio_reset();
12358867299fSCaesar Wang 
12368867299fSCaesar Wang 	if (rst_gpio) {
12378867299fSCaesar Wang 		gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT);
12388867299fSCaesar Wang 		gpio_set_value(rst_gpio->index, rst_gpio->polarity);
12398867299fSCaesar Wang 	} else {
12408867299fSCaesar Wang 		soc_global_soft_reset();
12418867299fSCaesar Wang 	}
12428867299fSCaesar Wang 
12438867299fSCaesar Wang 	while (1)
12448867299fSCaesar Wang 		;
12458867299fSCaesar Wang }
12468867299fSCaesar Wang 
124786c253e4SCaesar Wang void __dead2 soc_system_off(void)
124886c253e4SCaesar Wang {
124986c253e4SCaesar Wang 	struct gpio_info *poweroff_gpio;
125086c253e4SCaesar Wang 
1251e550c631SCaesar Wang 	poweroff_gpio = plat_get_rockchip_gpio_poweroff();
125286c253e4SCaesar Wang 
125386c253e4SCaesar Wang 	if (poweroff_gpio) {
125486c253e4SCaesar Wang 		/*
125586c253e4SCaesar Wang 		 * if use tsadc over temp pin(GPIO1A6) as shutdown gpio,
125686c253e4SCaesar Wang 		 * need to set this pin iomux back to gpio function
125786c253e4SCaesar Wang 		 */
125886c253e4SCaesar Wang 		if (poweroff_gpio->index == TSADC_INT_PIN) {
125986c253e4SCaesar Wang 			mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX,
126086c253e4SCaesar Wang 				      GPIO1A6_IOMUX);
126186c253e4SCaesar Wang 		}
126286c253e4SCaesar Wang 		gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT);
126386c253e4SCaesar Wang 		gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity);
126486c253e4SCaesar Wang 	} else {
126586c253e4SCaesar Wang 		WARN("Do nothing when system off\n");
126686c253e4SCaesar Wang 	}
126786c253e4SCaesar Wang 
126886c253e4SCaesar Wang 	while (1)
126986c253e4SCaesar Wang 		;
127086c253e4SCaesar Wang }
127186c253e4SCaesar Wang 
12726fba6e04STony Xie static struct rockchip_pm_ops_cb pm_ops = {
12736fba6e04STony Xie 	.cores_pwr_dm_on = cores_pwr_domain_on,
12746fba6e04STony Xie 	.cores_pwr_dm_off = cores_pwr_domain_off,
12756fba6e04STony Xie 	.cores_pwr_dm_on_finish = cores_pwr_domain_on_finish,
12766fba6e04STony Xie 	.cores_pwr_dm_suspend = cores_pwr_domain_suspend,
12776fba6e04STony Xie 	.cores_pwr_dm_resume = cores_pwr_domain_resume,
12789ec78bdfSTony Xie 	.hlvl_pwr_dm_suspend = hlvl_pwr_domain_suspend,
12799ec78bdfSTony Xie 	.hlvl_pwr_dm_resume = hlvl_pwr_domain_resume,
12809ec78bdfSTony Xie 	.hlvl_pwr_dm_off = hlvl_pwr_domain_off,
12819ec78bdfSTony Xie 	.hlvl_pwr_dm_on_finish = hlvl_pwr_domain_on_finish,
12826fba6e04STony Xie 	.sys_pwr_dm_suspend = sys_pwr_domain_suspend,
12836fba6e04STony Xie 	.sys_pwr_dm_resume = sys_pwr_domain_resume,
12848867299fSCaesar Wang 	.sys_gbl_soft_reset = soc_soft_reset,
128586c253e4SCaesar Wang 	.system_off = soc_system_off,
12866fba6e04STony Xie };
12876fba6e04STony Xie 
12886fba6e04STony Xie void plat_rockchip_pmu_init(void)
12896fba6e04STony Xie {
12906fba6e04STony Xie 	uint32_t cpu;
12916fba6e04STony Xie 
12926fba6e04STony Xie 	rockchip_pd_lock_init();
12936fba6e04STony Xie 	plat_setup_rockchip_pm_ops(&pm_ops);
12946fba6e04STony Xie 
1295f47a25ddSCaesar Wang 	/* register requires 32bits mode, switch it to 32 bits */
1296f47a25ddSCaesar Wang 	cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot;
1297f47a25ddSCaesar Wang 
12986fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++)
12996fba6e04STony Xie 		cpuson_flags[cpu] = 0;
13006fba6e04STony Xie 
13019ec78bdfSTony Xie 	for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++)
13029ec78bdfSTony Xie 		clst_warmboot_data[cpu] = 0;
13039ec78bdfSTony Xie 
1304f47a25ddSCaesar Wang 	psram_sleep_cfg->ddr_func = 0x00;
1305f47a25ddSCaesar Wang 	psram_sleep_cfg->ddr_data = 0x00;
1306f47a25ddSCaesar Wang 	psram_sleep_cfg->ddr_flag = 0x00;
13076fba6e04STony Xie 	psram_sleep_cfg->boot_mpidr = read_mpidr_el1() & 0xffff;
13086fba6e04STony Xie 
13099ec78bdfSTony Xie 	/* config cpu's warm boot address */
13106fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1),
1311f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
13126fba6e04STony Xie 		      CPU_BOOT_ADDR_WMASK);
13139ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE);
13146fba6e04STony Xie 
13159d5aee2bSCaesar Wang 	/*
13169d5aee2bSCaesar Wang 	 * Enable Schmitt trigger for better 32 kHz input signal, which is
13179d5aee2bSCaesar Wang 	 * important for suspend/resume reliability among other things.
13189d5aee2bSCaesar Wang 	 */
13199d5aee2bSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE);
13209d5aee2bSCaesar Wang 
13210786d688SCaesar Wang 	init_pmu_counts();
13220786d688SCaesar Wang 
13236fba6e04STony Xie 	nonboot_cpus_off();
1324f47a25ddSCaesar Wang 
13256fba6e04STony Xie 	INFO("%s(%d): pd status %x\n", __func__, __LINE__,
13266fba6e04STony Xie 	     mmio_read_32(PMU_BASE + PMU_PWRDN_ST));
13276fba6e04STony Xie }
1328