xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/pmu/pmu.c (revision 78f7017cdd2290c6fded1d5d00e700424ada9cc1)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
46fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
56fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
66fba6e04STony Xie  *
76fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
86fba6e04STony Xie  * list of conditions and the following disclaimer.
96fba6e04STony Xie  *
106fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
116fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
126fba6e04STony Xie  * and/or other materials provided with the distribution.
136fba6e04STony Xie  *
146fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
156fba6e04STony Xie  * to endorse or promote products derived from this software without specific
166fba6e04STony Xie  * prior written permission.
176fba6e04STony Xie  *
186fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
196fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
226fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
236fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
246fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
256fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
266fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
276fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
286fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
296fba6e04STony Xie  */
306fba6e04STony Xie 
316fba6e04STony Xie #include <arch_helpers.h>
326fba6e04STony Xie #include <assert.h>
336fba6e04STony Xie #include <bakery_lock.h>
346fba6e04STony Xie #include <debug.h>
356fba6e04STony Xie #include <delay_timer.h>
366fba6e04STony Xie #include <errno.h>
378867299fSCaesar Wang #include <gpio.h>
386fba6e04STony Xie #include <mmio.h>
396fba6e04STony Xie #include <platform.h>
406fba6e04STony Xie #include <platform_def.h>
418867299fSCaesar Wang #include <plat_params.h>
426fba6e04STony Xie #include <plat_private.h>
436fba6e04STony Xie #include <rk3399_def.h>
446fba6e04STony Xie #include <pmu_sram.h>
456fba6e04STony Xie #include <soc.h>
466fba6e04STony Xie #include <pmu.h>
476fba6e04STony Xie #include <pmu_com.h>
485d3b1067SCaesar Wang #include <pwm.h>
495d3b1067SCaesar Wang #include <soc.h>
506fba6e04STony Xie 
519ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock);
529ec78bdfSTony Xie 
536fba6e04STony Xie static struct psram_data_t *psram_sleep_cfg =
546fba6e04STony Xie 	(struct psram_data_t *)PSRAM_DT_BASE;
556fba6e04STony Xie 
56f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr;
57f47a25ddSCaesar Wang 
586fba6e04STony Xie /*
596fba6e04STony Xie  * There are two ways to powering on or off on core.
606fba6e04STony Xie  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg,
616fba6e04STony Xie  *    it is core_pwr_pd mode
626fba6e04STony Xie  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
636fba6e04STony Xie  *     then, if the core enter into wfi, it power domain will be
646fba6e04STony Xie  *     powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode
656fba6e04STony Xie  * so we need core_pm_cfg_info to distinguish which method be used now.
666fba6e04STony Xie  */
676fba6e04STony Xie 
686fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT]
696fba6e04STony Xie #if USE_COHERENT_MEM
706fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem")))
716fba6e04STony Xie #endif
726fba6e04STony Xie ;/* coheront */
736fba6e04STony Xie 
749ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state)
759ec78bdfSTony Xie {
769ec78bdfSTony Xie 	uint32_t bus_id = BIT(bus);
779ec78bdfSTony Xie 	uint32_t bus_req;
789ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
799ec78bdfSTony Xie 	uint32_t bus_state, bus_ack;
809ec78bdfSTony Xie 
819ec78bdfSTony Xie 	if (state)
829ec78bdfSTony Xie 		bus_req = BIT(bus);
839ec78bdfSTony Xie 	else
849ec78bdfSTony Xie 		bus_req = 0;
859ec78bdfSTony Xie 
869ec78bdfSTony Xie 	mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req);
879ec78bdfSTony Xie 
889ec78bdfSTony Xie 	do {
899ec78bdfSTony Xie 		bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id;
909ec78bdfSTony Xie 		bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id;
919ec78bdfSTony Xie 		wait_cnt++;
929ec78bdfSTony Xie 	} while ((bus_state != bus_req || bus_ack != bus_req) &&
939ec78bdfSTony Xie 		 (wait_cnt < MAX_WAIT_COUNT));
949ec78bdfSTony Xie 
959ec78bdfSTony Xie 	if (bus_state != bus_req || bus_ack != bus_req) {
969ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
979ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST),
989ec78bdfSTony Xie 		     bus_state);
999ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
1009ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK),
1019ec78bdfSTony Xie 		     bus_ack);
1029ec78bdfSTony Xie 	}
1039ec78bdfSTony Xie 
1049ec78bdfSTony Xie }
1059ec78bdfSTony Xie 
1069ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata;
1079ec78bdfSTony Xie 
1089ec78bdfSTony Xie static void qos_save(void)
1099ec78bdfSTony Xie {
1109ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1119ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gpu_qos, GPU);
1129ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1139ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1149ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1159ec78bdfSTony Xie 	}
1169ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1179ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1189ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1199ec78bdfSTony Xie 	}
1209ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1219ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1229ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1239ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1249ec78bdfSTony Xie 	}
1259ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1269ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1279ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1289ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC);
1299ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1309ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1319ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1329ec78bdfSTony Xie 	}
1339ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1349ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1359ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1369ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC);
1379ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1389ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO);
1399ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1409ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gic_qos, GIC);
1419ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1429ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1439ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
1449ec78bdfSTony Xie 	}
1459ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
1469ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.iep_qos, IEP);
1479ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
1489ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
1499ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
1509ec78bdfSTony Xie 	}
1519ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
1529ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
1539ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
1549ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
1559ec78bdfSTony Xie 	}
1569ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
1579ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
1589ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
1599ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dcf_qos, DCF);
1609ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
1619ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
1629ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
1639ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
1649ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
1659ec78bdfSTony Xie 	}
1669ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
1679ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
1689ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
1699ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
1709ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
1719ec78bdfSTony Xie 	}
1729ec78bdfSTony Xie }
1739ec78bdfSTony Xie 
1749ec78bdfSTony Xie static void qos_restore(void)
1759ec78bdfSTony Xie {
1769ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1779ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gpu_qos, GPU);
1789ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1799ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1809ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1819ec78bdfSTony Xie 	}
1829ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1839ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1849ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1859ec78bdfSTony Xie 	}
1869ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1879ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1889ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1899ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1909ec78bdfSTony Xie 	}
1919ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1929ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1939ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1949ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gmac_qos, GMAC);
1959ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1969ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1979ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1989ec78bdfSTony Xie 	}
1999ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
2009ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
2019ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
2029ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.emmc_qos, EMMC);
2039ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
2049ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdio_qos, SDIO);
2059ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
2069ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gic_qos, GIC);
2079ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
2089ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
2099ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
2109ec78bdfSTony Xie 	}
2119ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
2129ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.iep_qos, IEP);
2139ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
2149ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
2159ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
2169ec78bdfSTony Xie 	}
2179ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
2189ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
2199ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
2209ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
2219ec78bdfSTony Xie 	}
2229ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
2239ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
2249ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
2259ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dcf_qos, DCF);
2269ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
2279ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
2289ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
2299ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
2309ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
2319ec78bdfSTony Xie 	}
2329ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
2339ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
2349ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
2359ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
2369ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
2379ec78bdfSTony Xie 	}
2389ec78bdfSTony Xie }
2399ec78bdfSTony Xie 
2409ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state)
2419ec78bdfSTony Xie {
2429ec78bdfSTony Xie 	uint32_t state;
2439ec78bdfSTony Xie 
2449ec78bdfSTony Xie 	if (pmu_power_domain_st(pd_id) == pd_state)
2459ec78bdfSTony Xie 		goto out;
2469ec78bdfSTony Xie 
2479ec78bdfSTony Xie 	if (pd_state == pmu_pd_on)
2489ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
2499ec78bdfSTony Xie 
2509ec78bdfSTony Xie 	state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE;
2519ec78bdfSTony Xie 
2529ec78bdfSTony Xie 	switch (pd_id) {
2539ec78bdfSTony Xie 	case PD_GPU:
2549ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GPU, state);
2559ec78bdfSTony Xie 		break;
2569ec78bdfSTony Xie 	case PD_VIO:
2579ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VIO, state);
2589ec78bdfSTony Xie 		break;
2599ec78bdfSTony Xie 	case PD_ISP0:
2609ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP0, state);
2619ec78bdfSTony Xie 		break;
2629ec78bdfSTony Xie 	case PD_ISP1:
2639ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP1, state);
2649ec78bdfSTony Xie 		break;
2659ec78bdfSTony Xie 	case PD_VO:
2669ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPB, state);
2679ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPL, state);
2689ec78bdfSTony Xie 		break;
2699ec78bdfSTony Xie 	case PD_HDCP:
2709ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_HDCP, state);
2719ec78bdfSTony Xie 		break;
2729ec78bdfSTony Xie 	case PD_TCPD0:
2739ec78bdfSTony Xie 		break;
2749ec78bdfSTony Xie 	case PD_TCPD1:
2759ec78bdfSTony Xie 		break;
2769ec78bdfSTony Xie 	case PD_GMAC:
2779ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GMAC, state);
2789ec78bdfSTony Xie 		break;
2799ec78bdfSTony Xie 	case PD_CCI:
2809ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM0, state);
2819ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM1, state);
2829ec78bdfSTony Xie 		break;
2839ec78bdfSTony Xie 	case PD_SD:
2849ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SD, state);
2859ec78bdfSTony Xie 		break;
2869ec78bdfSTony Xie 	case PD_EMMC:
2879ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EMMC, state);
2889ec78bdfSTony Xie 		break;
2899ec78bdfSTony Xie 	case PD_EDP:
2909ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EDP, state);
2919ec78bdfSTony Xie 		break;
2929ec78bdfSTony Xie 	case PD_SDIOAUDIO:
2939ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state);
2949ec78bdfSTony Xie 		break;
2959ec78bdfSTony Xie 	case PD_GIC:
2969ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GIC, state);
2979ec78bdfSTony Xie 		break;
2989ec78bdfSTony Xie 	case PD_RGA:
2999ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_RGA, state);
3009ec78bdfSTony Xie 		break;
3019ec78bdfSTony Xie 	case PD_VCODEC:
3029ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VCODEC, state);
3039ec78bdfSTony Xie 		break;
3049ec78bdfSTony Xie 	case PD_VDU:
3059ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VDU, state);
3069ec78bdfSTony Xie 		break;
3079ec78bdfSTony Xie 	case PD_IEP:
3089ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_IEP, state);
3099ec78bdfSTony Xie 		break;
3109ec78bdfSTony Xie 	case PD_USB3:
3119ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_USB3, state);
3129ec78bdfSTony Xie 		break;
3139ec78bdfSTony Xie 	case PD_PERIHP:
3149ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_PERIHP, state);
3159ec78bdfSTony Xie 		break;
3169ec78bdfSTony Xie 	default:
3179ec78bdfSTony Xie 		break;
3189ec78bdfSTony Xie 	}
3199ec78bdfSTony Xie 
3209ec78bdfSTony Xie 	if (pd_state == pmu_pd_off)
3219ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
3229ec78bdfSTony Xie 
3239ec78bdfSTony Xie out:
3249ec78bdfSTony Xie 	return 0;
3259ec78bdfSTony Xie }
3269ec78bdfSTony Xie 
3279ec78bdfSTony Xie static uint32_t pmu_powerdomain_state;
3289ec78bdfSTony Xie 
3299ec78bdfSTony Xie static void pmu_power_domains_suspend(void)
3309ec78bdfSTony Xie {
3319ec78bdfSTony Xie 	clk_gate_con_save();
3329ec78bdfSTony Xie 	clk_gate_con_disable();
3339ec78bdfSTony Xie 	qos_save();
3349ec78bdfSTony Xie 	pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
3359ec78bdfSTony Xie 	pmu_set_power_domain(PD_GPU, pmu_pd_off);
3369ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD0, pmu_pd_off);
3379ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD1, pmu_pd_off);
3389ec78bdfSTony Xie 	pmu_set_power_domain(PD_VO, pmu_pd_off);
3399ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP0, pmu_pd_off);
3409ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP1, pmu_pd_off);
3419ec78bdfSTony Xie 	pmu_set_power_domain(PD_HDCP, pmu_pd_off);
3429ec78bdfSTony Xie 	pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off);
3439ec78bdfSTony Xie 	pmu_set_power_domain(PD_GMAC, pmu_pd_off);
3449ec78bdfSTony Xie 	pmu_set_power_domain(PD_EDP, pmu_pd_off);
3459ec78bdfSTony Xie 	pmu_set_power_domain(PD_IEP, pmu_pd_off);
3469ec78bdfSTony Xie 	pmu_set_power_domain(PD_RGA, pmu_pd_off);
3479ec78bdfSTony Xie 	pmu_set_power_domain(PD_VCODEC, pmu_pd_off);
3489ec78bdfSTony Xie 	pmu_set_power_domain(PD_VDU, pmu_pd_off);
3499ec78bdfSTony Xie 	clk_gate_con_restore();
3509ec78bdfSTony Xie }
3519ec78bdfSTony Xie 
3529ec78bdfSTony Xie static void pmu_power_domains_resume(void)
3539ec78bdfSTony Xie {
3549ec78bdfSTony Xie 	clk_gate_con_save();
3559ec78bdfSTony Xie 	clk_gate_con_disable();
3569ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VDU)))
3579ec78bdfSTony Xie 		pmu_set_power_domain(PD_VDU, pmu_pd_on);
3589ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VCODEC)))
3599ec78bdfSTony Xie 		pmu_set_power_domain(PD_VCODEC, pmu_pd_on);
3609ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_RGA)))
3619ec78bdfSTony Xie 		pmu_set_power_domain(PD_RGA, pmu_pd_on);
3629ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_IEP)))
3639ec78bdfSTony Xie 		pmu_set_power_domain(PD_IEP, pmu_pd_on);
3649ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_EDP)))
3659ec78bdfSTony Xie 		pmu_set_power_domain(PD_EDP, pmu_pd_on);
3669ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GMAC)))
3679ec78bdfSTony Xie 		pmu_set_power_domain(PD_GMAC, pmu_pd_on);
3689ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO)))
3699ec78bdfSTony Xie 		pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on);
3709ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_HDCP)))
3719ec78bdfSTony Xie 		pmu_set_power_domain(PD_HDCP, pmu_pd_on);
3729ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP1)))
3739ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP1, pmu_pd_on);
3749ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP0)))
3759ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP0, pmu_pd_on);
3769ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VO)))
3779ec78bdfSTony Xie 		pmu_set_power_domain(PD_VO, pmu_pd_on);
3789ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD1)))
3799ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD1, pmu_pd_on);
3809ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD0)))
3819ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD0, pmu_pd_on);
3829ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GPU)))
3839ec78bdfSTony Xie 		pmu_set_power_domain(PD_GPU, pmu_pd_on);
3849ec78bdfSTony Xie 	qos_restore();
3859ec78bdfSTony Xie 	clk_gate_con_restore();
3869ec78bdfSTony Xie }
3879ec78bdfSTony Xie 
388f47a25ddSCaesar Wang void rk3399_flash_l2_b(void)
389f47a25ddSCaesar Wang {
390f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
391f47a25ddSCaesar Wang 
392f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
393f47a25ddSCaesar Wang 	dsb();
394f47a25ddSCaesar Wang 
395f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
396f47a25ddSCaesar Wang 		 BIT(L2_FLUSHDONE_CLUSTER_B))) {
397f47a25ddSCaesar Wang 		wait_cnt++;
3989ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
399f47a25ddSCaesar Wang 			WARN("%s:reg %x,wait\n", __func__,
400f47a25ddSCaesar Wang 			     mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
401f47a25ddSCaesar Wang 	}
402f47a25ddSCaesar Wang 
403f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
404f47a25ddSCaesar Wang }
405f47a25ddSCaesar Wang 
406f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void)
407f47a25ddSCaesar Wang {
408f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
409f47a25ddSCaesar Wang 
410f47a25ddSCaesar Wang 	if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &
411f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) !=
412f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) {
413f47a25ddSCaesar Wang 		ERROR("%s: not all cpus is off\n", __func__);
414f47a25ddSCaesar Wang 		return;
415f47a25ddSCaesar Wang 	}
416f47a25ddSCaesar Wang 
417f47a25ddSCaesar Wang 	rk3399_flash_l2_b();
418f47a25ddSCaesar Wang 
419f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
420f47a25ddSCaesar Wang 
421f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
422f47a25ddSCaesar Wang 		 BIT(STANDBY_BY_WFIL2_CLUSTER_B))) {
423f47a25ddSCaesar Wang 		wait_cnt++;
4249ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
425f47a25ddSCaesar Wang 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
426f47a25ddSCaesar Wang 			      mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
427f47a25ddSCaesar Wang 	}
428f47a25ddSCaesar Wang }
429f47a25ddSCaesar Wang 
430f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void)
431f47a25ddSCaesar Wang {
432f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
433f47a25ddSCaesar Wang }
434f47a25ddSCaesar Wang 
4356fba6e04STony Xie void plat_rockchip_pmusram_prepare(void)
4366fba6e04STony Xie {
4376fba6e04STony Xie 	uint32_t *sram_dst, *sram_src;
4386fba6e04STony Xie 	size_t sram_size = 2;
4396fba6e04STony Xie 
4406fba6e04STony Xie 	/*
4416fba6e04STony Xie 	 * pmu sram code and data prepare
4426fba6e04STony Xie 	 */
4436fba6e04STony Xie 	sram_dst = (uint32_t *)PMUSRAM_BASE;
4446fba6e04STony Xie 	sram_src = (uint32_t *)&pmu_cpuson_entrypoint_start;
4456fba6e04STony Xie 	sram_size = (uint32_t *)&pmu_cpuson_entrypoint_end -
4466fba6e04STony Xie 		    (uint32_t *)sram_src;
4476fba6e04STony Xie 
4486fba6e04STony Xie 	u32_align_cpy(sram_dst, sram_src, sram_size);
4496fba6e04STony Xie 
4506fba6e04STony Xie 	psram_sleep_cfg->sp = PSRAM_DT_BASE;
4516fba6e04STony Xie }
4526fba6e04STony Xie 
4536fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id)
4546fba6e04STony Xie {
45580fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4566fba6e04STony Xie 	return core_pm_cfg_info[cpu_id];
4576fba6e04STony Xie }
4586fba6e04STony Xie 
4596fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value)
4606fba6e04STony Xie {
46180fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4626fba6e04STony Xie 	core_pm_cfg_info[cpu_id] = value;
4636fba6e04STony Xie #if !USE_COHERENT_MEM
4646fba6e04STony Xie 	flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id],
4656fba6e04STony Xie 			   sizeof(uint32_t));
4666fba6e04STony Xie #endif
4676fba6e04STony Xie }
4686fba6e04STony Xie 
4696fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id)
4706fba6e04STony Xie {
4716fba6e04STony Xie 	uint32_t cfg_info;
4726fba6e04STony Xie 	uint32_t cpu_pd = PD_CPUL0 + cpu_id;
4736fba6e04STony Xie 	/*
4746fba6e04STony Xie 	  * There are two ways to powering on or off on core.
4756fba6e04STony Xie 	  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg
4766fba6e04STony Xie 	  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
4776fba6e04STony Xie 	  *     then, if the core enter into wfi, it power domain will be
4786fba6e04STony Xie 	  *     powered off automatically.
4796fba6e04STony Xie 	  */
4806fba6e04STony Xie 
4816fba6e04STony Xie 	cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id);
4826fba6e04STony Xie 
4836fba6e04STony Xie 	if (cfg_info == core_pwr_pd) {
4846fba6e04STony Xie 		/* disable core_pm cfg */
4856fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4866fba6e04STony Xie 			      CORES_PM_DISABLE);
4876fba6e04STony Xie 		/* if the cores have be on, power off it firstly */
4886fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4896fba6e04STony Xie 			mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0);
4906fba6e04STony Xie 			pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
4916fba6e04STony Xie 		}
4926fba6e04STony Xie 
4936fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_on);
4946fba6e04STony Xie 	} else {
4956fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4966fba6e04STony Xie 			WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id);
4976fba6e04STony Xie 			return -EINVAL;
4986fba6e04STony Xie 		}
4996fba6e04STony Xie 
5006fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5016fba6e04STony Xie 			      BIT(core_pm_sft_wakeup_en));
502f47a25ddSCaesar Wang 		dsb();
5036fba6e04STony Xie 	}
5046fba6e04STony Xie 
5056fba6e04STony Xie 	return 0;
5066fba6e04STony Xie }
5076fba6e04STony Xie 
5086fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg)
5096fba6e04STony Xie {
5106fba6e04STony Xie 	uint32_t cpu_pd;
5116fba6e04STony Xie 	uint32_t core_pm_value;
5126fba6e04STony Xie 
5136fba6e04STony Xie 	cpu_pd = PD_CPUL0 + cpu_id;
5146fba6e04STony Xie 	if (pmu_power_domain_st(cpu_pd) == pmu_pd_off)
5156fba6e04STony Xie 		return 0;
5166fba6e04STony Xie 
5176fba6e04STony Xie 	if (pd_cfg == core_pwr_pd) {
5186fba6e04STony Xie 		if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK))
5196fba6e04STony Xie 			return -EINVAL;
5206fba6e04STony Xie 
5216fba6e04STony Xie 		/* disable core_pm cfg */
5226fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5236fba6e04STony Xie 			      CORES_PM_DISABLE);
5246fba6e04STony Xie 
5256fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5266fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
5276fba6e04STony Xie 	} else {
5286fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5296fba6e04STony Xie 
5306fba6e04STony Xie 		core_pm_value = BIT(core_pm_en);
5316fba6e04STony Xie 		if (pd_cfg == core_pwr_wfi_int)
5326fba6e04STony Xie 			core_pm_value |= BIT(core_pm_int_wakeup_en);
5336fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5346fba6e04STony Xie 			      core_pm_value);
535f47a25ddSCaesar Wang 		dsb();
5366fba6e04STony Xie 	}
5376fba6e04STony Xie 
5386fba6e04STony Xie 	return 0;
5396fba6e04STony Xie }
5406fba6e04STony Xie 
5419ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state)
5429ec78bdfSTony Xie {
5439ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5449ec78bdfSTony Xie 	uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st;
5459ec78bdfSTony Xie 
5469ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5479ec78bdfSTony Xie 
5489ec78bdfSTony Xie 	if (lvl_state == PLAT_MAX_RET_STATE  ||
5499ec78bdfSTony Xie 	    lvl_state == PLAT_MAX_OFF_STATE) {
5509ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) {
5519ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5529ec78bdfSTony Xie 			clst_st_msk = CLST_L_CPUS_MSK;
5539ec78bdfSTony Xie 		} else {
5549ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5559ec78bdfSTony Xie 			clst_st_msk = CLST_B_CPUS_MSK <<
5569ec78bdfSTony Xie 				       PLATFORM_CLUSTER0_CORE_COUNT;
5579ec78bdfSTony Xie 		}
5589ec78bdfSTony Xie 
5599ec78bdfSTony Xie 		clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id));
5609ec78bdfSTony Xie 
5619ec78bdfSTony Xie 		pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5629ec78bdfSTony Xie 
5639ec78bdfSTony Xie 		pmu_st &= clst_st_msk;
5649ec78bdfSTony Xie 
5659ec78bdfSTony Xie 		if (pmu_st == clst_st_chk_msk) {
5669ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5679ec78bdfSTony Xie 				      PLL_SLOW_MODE);
5689ec78bdfSTony Xie 
5699ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = PMU_CLST_RET;
5709ec78bdfSTony Xie 
5719ec78bdfSTony Xie 			pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5729ec78bdfSTony Xie 			pmu_st &= clst_st_msk;
5739ec78bdfSTony Xie 			if (pmu_st == clst_st_chk_msk)
5749ec78bdfSTony Xie 				return;
5759ec78bdfSTony Xie 			/*
5769ec78bdfSTony Xie 			 * it is mean that others cpu is up again,
5779ec78bdfSTony Xie 			 * we must resume the cfg at once.
5789ec78bdfSTony Xie 			 */
5799ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5809ec78bdfSTony Xie 				      PLL_NOMAL_MODE);
5819ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = 0;
5829ec78bdfSTony Xie 		}
5839ec78bdfSTony Xie 	}
5849ec78bdfSTony Xie }
5859ec78bdfSTony Xie 
5869ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state)
5879ec78bdfSTony Xie {
5889ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5899ec78bdfSTony Xie 	uint32_t pll_id, pll_st;
5909ec78bdfSTony Xie 
5919ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5929ec78bdfSTony Xie 
5939ec78bdfSTony Xie 	if (lvl_state == PLAT_MAX_RET_STATE ||
5949ec78bdfSTony Xie 	    lvl_state == PLAT_MAX_OFF_STATE) {
5959ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT)
5969ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5979ec78bdfSTony Xie 		else
5989ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5999ec78bdfSTony Xie 
6009ec78bdfSTony Xie 		pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >>
6019ec78bdfSTony Xie 				 PLL_MODE_SHIFT;
6029ec78bdfSTony Xie 
6039ec78bdfSTony Xie 		if (pll_st != NORMAL_MODE) {
6049ec78bdfSTony Xie 			WARN("%s: clst (%d) is in error mode (%d)\n",
6059ec78bdfSTony Xie 			     __func__, pll_id, pll_st);
6069ec78bdfSTony Xie 			return -1;
6079ec78bdfSTony Xie 		}
6089ec78bdfSTony Xie 	}
6099ec78bdfSTony Xie 
6109ec78bdfSTony Xie 	return 0;
6119ec78bdfSTony Xie }
6129ec78bdfSTony Xie 
6136fba6e04STony Xie static void nonboot_cpus_off(void)
6146fba6e04STony Xie {
6156fba6e04STony Xie 	uint32_t boot_cpu, cpu;
6166fba6e04STony Xie 
6176fba6e04STony Xie 	boot_cpu = plat_my_core_pos();
6186fba6e04STony Xie 
6196fba6e04STony Xie 	/* turn off noboot cpus */
6206fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) {
6216fba6e04STony Xie 		if (cpu == boot_cpu)
6226fba6e04STony Xie 			continue;
6236fba6e04STony Xie 		cpus_power_domain_off(cpu, core_pwr_pd);
6246fba6e04STony Xie 	}
6256fba6e04STony Xie }
6266fba6e04STony Xie 
6276fba6e04STony Xie static int cores_pwr_domain_on(unsigned long mpidr, uint64_t entrypoint)
6286fba6e04STony Xie {
6296fba6e04STony Xie 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
6306fba6e04STony Xie 
63180fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6326fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6336fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG;
6346fba6e04STony Xie 	cpuson_entry_point[cpu_id] = entrypoint;
6356fba6e04STony Xie 	dsb();
6366fba6e04STony Xie 
6376fba6e04STony Xie 	cpus_power_domain_on(cpu_id);
6386fba6e04STony Xie 
6396fba6e04STony Xie 	return 0;
6406fba6e04STony Xie }
6416fba6e04STony Xie 
6426fba6e04STony Xie static int cores_pwr_domain_off(void)
6436fba6e04STony Xie {
6446fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6456fba6e04STony Xie 
6466fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi);
6476fba6e04STony Xie 
6486fba6e04STony Xie 	return 0;
6496fba6e04STony Xie }
6506fba6e04STony Xie 
6519ec78bdfSTony Xie static int hlvl_pwr_domain_off(uint32_t lvl, plat_local_state_t lvl_state)
6529ec78bdfSTony Xie {
6539ec78bdfSTony Xie 	switch (lvl) {
6549ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6559ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6569ec78bdfSTony Xie 		break;
6579ec78bdfSTony Xie 	default:
6589ec78bdfSTony Xie 		break;
6599ec78bdfSTony Xie 	}
6609ec78bdfSTony Xie 
6619ec78bdfSTony Xie 	return 0;
6629ec78bdfSTony Xie }
6639ec78bdfSTony Xie 
6646fba6e04STony Xie static int cores_pwr_domain_suspend(void)
6656fba6e04STony Xie {
6666fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6676fba6e04STony Xie 
66880fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6696fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6706fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN;
6719ec78bdfSTony Xie 	cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint();
6726fba6e04STony Xie 	dsb();
6736fba6e04STony Xie 
6746fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi_int);
6756fba6e04STony Xie 
6766fba6e04STony Xie 	return 0;
6776fba6e04STony Xie }
6786fba6e04STony Xie 
6799ec78bdfSTony Xie static int hlvl_pwr_domain_suspend(uint32_t lvl, plat_local_state_t lvl_state)
6809ec78bdfSTony Xie {
6819ec78bdfSTony Xie 	switch (lvl) {
6829ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
6839ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6849ec78bdfSTony Xie 		break;
6859ec78bdfSTony Xie 	default:
6869ec78bdfSTony Xie 		break;
6879ec78bdfSTony Xie 	}
6889ec78bdfSTony Xie 
6899ec78bdfSTony Xie 	return 0;
6909ec78bdfSTony Xie }
6919ec78bdfSTony Xie 
6926fba6e04STony Xie static int cores_pwr_domain_on_finish(void)
6936fba6e04STony Xie {
6946fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6956fba6e04STony Xie 
6969ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
6979ec78bdfSTony Xie 		      CORES_PM_DISABLE);
6989ec78bdfSTony Xie 	return 0;
6999ec78bdfSTony Xie }
7009ec78bdfSTony Xie 
7019ec78bdfSTony Xie static int hlvl_pwr_domain_on_finish(uint32_t lvl,
7029ec78bdfSTony Xie 				     plat_local_state_t lvl_state)
7039ec78bdfSTony Xie {
7049ec78bdfSTony Xie 	switch (lvl) {
7059ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
7069ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
7079ec78bdfSTony Xie 		break;
7089ec78bdfSTony Xie 	default:
7099ec78bdfSTony Xie 		break;
7109ec78bdfSTony Xie 	}
7116fba6e04STony Xie 
7126fba6e04STony Xie 	return 0;
7136fba6e04STony Xie }
7146fba6e04STony Xie 
7156fba6e04STony Xie static int cores_pwr_domain_resume(void)
7166fba6e04STony Xie {
7176fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
7186fba6e04STony Xie 
7196fba6e04STony Xie 	/* Disable core_pm */
7206fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE);
7216fba6e04STony Xie 
7226fba6e04STony Xie 	return 0;
7236fba6e04STony Xie }
7246fba6e04STony Xie 
7259ec78bdfSTony Xie static int hlvl_pwr_domain_resume(uint32_t lvl, plat_local_state_t lvl_state)
7269ec78bdfSTony Xie {
7279ec78bdfSTony Xie 	switch (lvl) {
7289ec78bdfSTony Xie 	case MPIDR_AFFLVL1:
7299ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
7309ec78bdfSTony Xie 	default:
7319ec78bdfSTony Xie 		break;
7329ec78bdfSTony Xie 	}
7339ec78bdfSTony Xie 
7349ec78bdfSTony Xie 	return 0;
7359ec78bdfSTony Xie }
7369ec78bdfSTony Xie 
7376fba6e04STony Xie static void sys_slp_config(void)
7386fba6e04STony Xie {
7396fba6e04STony Xie 	uint32_t slp_mode_cfg = 0;
7406fba6e04STony Xie 
7419ec78bdfSTony Xie 	mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP);
742f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
743f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) |
744f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) |
745f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG));
746f47a25ddSCaesar Wang 
747f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
748f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) |
749f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) |
750f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW));
751f47a25ddSCaesar Wang 
752f47a25ddSCaesar Wang 	slp_mode_cfg = BIT(PMU_PWR_MODE_EN) |
753f47a25ddSCaesar Wang 		       BIT(PMU_POWER_OFF_REQ_CFG) |
754f47a25ddSCaesar Wang 		       BIT(PMU_CPU0_PD_EN) |
755f47a25ddSCaesar Wang 		       BIT(PMU_L2_FLUSH_EN) |
756f47a25ddSCaesar Wang 		       BIT(PMU_L2_IDLE_EN) |
7579ec78bdfSTony Xie 		       BIT(PMU_SCU_PD_EN) |
7589ec78bdfSTony Xie 		       BIT(PMU_CCI_PD_EN) |
7599ec78bdfSTony Xie 		       BIT(PMU_CLK_CORE_SRC_GATE_EN) |
7609ec78bdfSTony Xie 		       BIT(PMU_PERILP_PD_EN) |
7619ec78bdfSTony Xie 		       BIT(PMU_CLK_PERILP_SRC_GATE_EN) |
7629ec78bdfSTony Xie 		       BIT(PMU_ALIVE_USE_LF) |
7639ec78bdfSTony Xie 		       BIT(PMU_SREF0_ENTER_EN) |
7649ec78bdfSTony Xie 		       BIT(PMU_SREF1_ENTER_EN) |
7659ec78bdfSTony Xie 		       BIT(PMU_DDRC0_GATING_EN) |
7669ec78bdfSTony Xie 		       BIT(PMU_DDRC1_GATING_EN) |
7679ec78bdfSTony Xie 		       BIT(PMU_DDRIO0_RET_EN) |
7689ec78bdfSTony Xie 		       BIT(PMU_DDRIO1_RET_EN) |
7699ec78bdfSTony Xie 		       BIT(PMU_DDRIO_RET_HW_DE_REQ) |
7709ec78bdfSTony Xie 		       BIT(PMU_PLL_PD_EN) |
7719ec78bdfSTony Xie 		       BIT(PMU_CLK_CENTER_SRC_GATE_EN) |
7729ec78bdfSTony Xie 		       BIT(PMU_OSC_DIS) |
7739ec78bdfSTony Xie 		       BIT(PMU_PMU_USE_LF);
774f47a25ddSCaesar Wang 
7759ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_CLUSTER_L_WKUP_EN));
7769ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_CLUSTER_B_WKUP_EN));
7779ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN));
7786fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg);
779f47a25ddSCaesar Wang 
780545bff0eSCaesar Wang 	/*
781545bff0eSCaesar Wang 	 * About to switch PMU counters to 32K; switch all timings to 32K
782545bff0eSCaesar Wang 	 * for simplicity even if we don't plan on using them.
783545bff0eSCaesar Wang 	 */
784545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_32K_CNT_MS(3));
785545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_32K_CNT_MS(3));
786545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_32K_CNT_MS(3));
787545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_32K_CNT_MS(3));
788545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_32K_CNT_MS(3));
789545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_32K_CNT_MS(3));
790545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3));
791545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(3));
792545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_32K_CNT_MS(3));
793545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_32K_CNT_MS(3));
794545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLRST_CNT, CYCL_32K_CNT_MS(3));
795545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(3));
796545bff0eSCaesar Wang 
797545bff0eSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(PMU_24M_EN_CFG));
798545bff0eSCaesar Wang 
799545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW);
800545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K);
801545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */
802545bff0eSCaesar Wang }
803545bff0eSCaesar Wang 
804545bff0eSCaesar Wang static void sys_slp_unconfig(void)
805545bff0eSCaesar Wang {
806545bff0eSCaesar Wang 	/*
807545bff0eSCaesar Wang 	 * About to switch PMU counters to 24M; switch all timings to 24M
808545bff0eSCaesar Wang 	 * for simplicity even if we don't plan on using them.
809545bff0eSCaesar Wang 	 */
810e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(3));
811e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_MS(3));
812e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_MS(3));
813e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_MS(3));
814e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(3));
815e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(3));
816e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_24M_CNT_MS(3));
817545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_24M_CNT_MS(3));
818e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(3));
819e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3));
820e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLRST_CNT, CYCL_24M_CNT_MS(3));
821e6517abdSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_24M_CNT_MS(3));
8229ec78bdfSTony Xie 
823545bff0eSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(PMU_24M_EN_CFG));
8249ec78bdfSTony Xie }
8259ec78bdfSTony Xie 
8269ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle)
8279ec78bdfSTony Xie {
8289ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8299ec78bdfSTony Xie }
8309ec78bdfSTony Xie 
8319ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle)
8329ec78bdfSTony Xie {
8339ec78bdfSTony Xie 	mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8346fba6e04STony Xie }
8356fba6e04STony Xie 
8366fba6e04STony Xie static int sys_pwr_domain_suspend(void)
8376fba6e04STony Xie {
8389ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
8399ec78bdfSTony Xie 	uint32_t status = 0;
8409ec78bdfSTony Xie 
8419ec78bdfSTony Xie 	pmu_power_domains_suspend();
8429ec78bdfSTony Xie 	set_hw_idle(BIT(PMU_CLR_CENTER1) |
8439ec78bdfSTony Xie 		    BIT(PMU_CLR_ALIVE) |
8449ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH0) |
8459ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH1) |
8469ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM0) |
8479ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM1) |
8489ec78bdfSTony Xie 		    BIT(PMU_CLR_CENTER) |
8499ec78bdfSTony Xie 		    BIT(PMU_CLR_PERILP) |
8509ec78bdfSTony Xie 		    BIT(PMU_CLR_PMU) |
8519ec78bdfSTony Xie 		    BIT(PMU_CLR_PERILPM0) |
8529ec78bdfSTony Xie 		    BIT(PMU_CLR_GIC));
8539ec78bdfSTony Xie 
8546fba6e04STony Xie 	sys_slp_config();
8556fba6e04STony Xie 	pmu_sgrf_rst_hld();
856f47a25ddSCaesar Wang 
857f47a25ddSCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1),
858f47a25ddSCaesar Wang 		      (PMUSRAM_BASE >> CPU_BOOT_ADDR_ALIGN) |
859f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
860f47a25ddSCaesar Wang 
861f47a25ddSCaesar Wang 	pmu_scu_b_pwrdn();
862f47a25ddSCaesar Wang 
863f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
864f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
865f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) |
866f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW));
867f47a25ddSCaesar Wang 	dsb();
8689ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
8699ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
8709ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
8719ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
8729ec78bdfSTony Xie 	       PMU_ADB400_ST) & status) != status) {
8739ec78bdfSTony Xie 		wait_cnt++;
8749ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
8759ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
8769ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
8779ec78bdfSTony Xie 			panic();
8789ec78bdfSTony Xie 		}
8799ec78bdfSTony Xie 	}
880f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN));
881f47a25ddSCaesar Wang 
8825d3b1067SCaesar Wang 	plls_suspend_prepare();
8835d3b1067SCaesar Wang 	disable_dvfs_plls();
8845d3b1067SCaesar Wang 	disable_pwms();
8855d3b1067SCaesar Wang 	disable_nodvfs_plls();
8869ec78bdfSTony Xie 
8876fba6e04STony Xie 	return 0;
8886fba6e04STony Xie }
8896fba6e04STony Xie 
8906fba6e04STony Xie static int sys_pwr_domain_resume(void)
8916fba6e04STony Xie {
8929ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
8939ec78bdfSTony Xie 	uint32_t status = 0;
8949ec78bdfSTony Xie 
8955d3b1067SCaesar Wang 	enable_nodvfs_plls();
8965d3b1067SCaesar Wang 	enable_pwms();
8975d3b1067SCaesar Wang 	/* PWM regulators take time to come up; give 300us to be safe. */
8985d3b1067SCaesar Wang 	udelay(300);
8995d3b1067SCaesar Wang 	enable_dvfs_plls();
9005d3b1067SCaesar Wang 	plls_resume_finish();
9019ec78bdfSTony Xie 
902545bff0eSCaesar Wang 	sys_slp_unconfig();
903545bff0eSCaesar Wang 
904f47a25ddSCaesar Wang 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1),
905f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
906f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
907f47a25ddSCaesar Wang 
908f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
909f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) |
910f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) |
911f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_QGATING_CCI500_CFG));
9129ec78bdfSTony Xie 	dsb();
913f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON,
914f47a25ddSCaesar Wang 			BIT(PMU_SCU_B_PWRDWN_EN));
915f47a25ddSCaesar Wang 
916f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
917f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
918f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) |
9199ec78bdfSTony Xie 		      WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) |
9209ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_HW) |
9219ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) |
9229ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW));
9239ec78bdfSTony Xie 
9249ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
9259ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
9269ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
9279ec78bdfSTony Xie 
9289ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
9299ec78bdfSTony Xie 	   PMU_ADB400_ST) & status)) {
9309ec78bdfSTony Xie 		wait_cnt++;
9319ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
9329ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
9339ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
9349ec78bdfSTony Xie 			panic();
9359ec78bdfSTony Xie 		}
9369ec78bdfSTony Xie 	}
937f47a25ddSCaesar Wang 
938*78f7017cSCaesar Wang 	pmu_sgrf_rst_hld_release();
939f47a25ddSCaesar Wang 	pmu_scu_b_pwrup();
940f47a25ddSCaesar Wang 
9419ec78bdfSTony Xie 	pmu_power_domains_resume();
9429ec78bdfSTony Xie 	clr_hw_idle(BIT(PMU_CLR_CENTER1) |
9439ec78bdfSTony Xie 				BIT(PMU_CLR_ALIVE) |
9449ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH0) |
9459ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH1) |
9469ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM0) |
9479ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM1) |
9489ec78bdfSTony Xie 				BIT(PMU_CLR_CENTER) |
9499ec78bdfSTony Xie 				BIT(PMU_CLR_PERILP) |
9509ec78bdfSTony Xie 				BIT(PMU_CLR_PMU) |
9519ec78bdfSTony Xie 				BIT(PMU_CLR_GIC));
9526fba6e04STony Xie 	return 0;
9536fba6e04STony Xie }
9546fba6e04STony Xie 
9558867299fSCaesar Wang void __dead2 soc_soft_reset(void)
9568867299fSCaesar Wang {
9578867299fSCaesar Wang 	struct gpio_info *rst_gpio;
9588867299fSCaesar Wang 
9598867299fSCaesar Wang 	rst_gpio = (struct gpio_info *)plat_get_rockchip_gpio_reset();
9608867299fSCaesar Wang 
9618867299fSCaesar Wang 	if (rst_gpio) {
9628867299fSCaesar Wang 		gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT);
9638867299fSCaesar Wang 		gpio_set_value(rst_gpio->index, rst_gpio->polarity);
9648867299fSCaesar Wang 	} else {
9658867299fSCaesar Wang 		soc_global_soft_reset();
9668867299fSCaesar Wang 	}
9678867299fSCaesar Wang 
9688867299fSCaesar Wang 	while (1)
9698867299fSCaesar Wang 		;
9708867299fSCaesar Wang }
9718867299fSCaesar Wang 
97286c253e4SCaesar Wang void __dead2 soc_system_off(void)
97386c253e4SCaesar Wang {
97486c253e4SCaesar Wang 	struct gpio_info *poweroff_gpio;
97586c253e4SCaesar Wang 
97686c253e4SCaesar Wang 	poweroff_gpio = (struct gpio_info *)plat_get_rockchip_gpio_poweroff();
97786c253e4SCaesar Wang 
97886c253e4SCaesar Wang 	if (poweroff_gpio) {
97986c253e4SCaesar Wang 		/*
98086c253e4SCaesar Wang 		 * if use tsadc over temp pin(GPIO1A6) as shutdown gpio,
98186c253e4SCaesar Wang 		 * need to set this pin iomux back to gpio function
98286c253e4SCaesar Wang 		 */
98386c253e4SCaesar Wang 		if (poweroff_gpio->index == TSADC_INT_PIN) {
98486c253e4SCaesar Wang 			mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX,
98586c253e4SCaesar Wang 				      GPIO1A6_IOMUX);
98686c253e4SCaesar Wang 		}
98786c253e4SCaesar Wang 		gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT);
98886c253e4SCaesar Wang 		gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity);
98986c253e4SCaesar Wang 	} else {
99086c253e4SCaesar Wang 		WARN("Do nothing when system off\n");
99186c253e4SCaesar Wang 	}
99286c253e4SCaesar Wang 
99386c253e4SCaesar Wang 	while (1)
99486c253e4SCaesar Wang 		;
99586c253e4SCaesar Wang }
99686c253e4SCaesar Wang 
9976fba6e04STony Xie static struct rockchip_pm_ops_cb pm_ops = {
9986fba6e04STony Xie 	.cores_pwr_dm_on = cores_pwr_domain_on,
9996fba6e04STony Xie 	.cores_pwr_dm_off = cores_pwr_domain_off,
10006fba6e04STony Xie 	.cores_pwr_dm_on_finish = cores_pwr_domain_on_finish,
10016fba6e04STony Xie 	.cores_pwr_dm_suspend = cores_pwr_domain_suspend,
10026fba6e04STony Xie 	.cores_pwr_dm_resume = cores_pwr_domain_resume,
10039ec78bdfSTony Xie 	.hlvl_pwr_dm_suspend = hlvl_pwr_domain_suspend,
10049ec78bdfSTony Xie 	.hlvl_pwr_dm_resume = hlvl_pwr_domain_resume,
10059ec78bdfSTony Xie 	.hlvl_pwr_dm_off = hlvl_pwr_domain_off,
10069ec78bdfSTony Xie 	.hlvl_pwr_dm_on_finish = hlvl_pwr_domain_on_finish,
10076fba6e04STony Xie 	.sys_pwr_dm_suspend = sys_pwr_domain_suspend,
10086fba6e04STony Xie 	.sys_pwr_dm_resume = sys_pwr_domain_resume,
10098867299fSCaesar Wang 	.sys_gbl_soft_reset = soc_soft_reset,
101086c253e4SCaesar Wang 	.system_off = soc_system_off,
10116fba6e04STony Xie };
10126fba6e04STony Xie 
10136fba6e04STony Xie void plat_rockchip_pmu_init(void)
10146fba6e04STony Xie {
10156fba6e04STony Xie 	uint32_t cpu;
10166fba6e04STony Xie 
10176fba6e04STony Xie 	rockchip_pd_lock_init();
10186fba6e04STony Xie 	plat_setup_rockchip_pm_ops(&pm_ops);
10196fba6e04STony Xie 
1020f47a25ddSCaesar Wang 	/* register requires 32bits mode, switch it to 32 bits */
1021f47a25ddSCaesar Wang 	cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot;
1022f47a25ddSCaesar Wang 
10236fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++)
10246fba6e04STony Xie 		cpuson_flags[cpu] = 0;
10256fba6e04STony Xie 
10269ec78bdfSTony Xie 	for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++)
10279ec78bdfSTony Xie 		clst_warmboot_data[cpu] = 0;
10289ec78bdfSTony Xie 
1029f47a25ddSCaesar Wang 	psram_sleep_cfg->ddr_func = 0x00;
1030f47a25ddSCaesar Wang 	psram_sleep_cfg->ddr_data = 0x00;
1031f47a25ddSCaesar Wang 	psram_sleep_cfg->ddr_flag = 0x00;
10326fba6e04STony Xie 	psram_sleep_cfg->boot_mpidr = read_mpidr_el1() & 0xffff;
10336fba6e04STony Xie 
10349ec78bdfSTony Xie 	/* config cpu's warm boot address */
10356fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON0_1(1),
1036f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
10376fba6e04STony Xie 		      CPU_BOOT_ADDR_WMASK);
10389ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE);
10396fba6e04STony Xie 
10406fba6e04STony Xie 	nonboot_cpus_off();
1041f47a25ddSCaesar Wang 
10426fba6e04STony Xie 	INFO("%s(%d): pd status %x\n", __func__, __LINE__,
10436fba6e04STony Xie 	     mmio_read_32(PMU_BASE + PMU_PWRDN_ST));
10446fba6e04STony Xie }
1045