16fba6e04STony Xie /* 26fba6e04STony Xie * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 76fba6e04STony Xie #include <arch_helpers.h> 86fba6e04STony Xie #include <assert.h> 96fba6e04STony Xie #include <bakery_lock.h> 10ee1ebbd1SIsla Mitchell #include <bl31.h> 116fba6e04STony Xie #include <debug.h> 126fba6e04STony Xie #include <delay_timer.h> 134bd1d3faSDerek Basehore #include <dfs.h> 146fba6e04STony Xie #include <errno.h> 158867299fSCaesar Wang #include <gpio.h> 16977001aaSXing Zheng #include <m0_ctl.h> 17ee1ebbd1SIsla Mitchell #include <mmio.h> 188867299fSCaesar Wang #include <plat_params.h> 196fba6e04STony Xie #include <plat_private.h> 20ee1ebbd1SIsla Mitchell #include <platform.h> 21ee1ebbd1SIsla Mitchell #include <platform_def.h> 22ee1ebbd1SIsla Mitchell #include <pmu.h> 23ee1ebbd1SIsla Mitchell #include <pmu_com.h> 24ee1ebbd1SIsla Mitchell #include <pwm.h> 256fba6e04STony Xie #include <rk3399_def.h> 26e3525114SXing Zheng #include <secure.h> 276fba6e04STony Xie #include <soc.h> 284e836d35SLin Huang #include <string.h> 294c127e68SCaesar Wang #include <suspend.h> 306fba6e04STony Xie 319ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock); 329ec78bdfSTony Xie 33f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr; 344e836d35SLin Huang static char store_sram[SRAM_BIN_LIMIT + SRAM_TEXT_LIMIT + SRAM_DATA_LIMIT]; 35*2adcad64SLin Huang static uint32_t store_cru[CRU_SDIO0_CON1 / 4]; 36*2adcad64SLin Huang static uint32_t store_usbphy0[7]; 37*2adcad64SLin Huang static uint32_t store_usbphy1[7]; 38*2adcad64SLin Huang static uint32_t store_grf_io_vsel; 39*2adcad64SLin Huang static uint32_t store_grf_soc_con0; 40*2adcad64SLin Huang static uint32_t store_grf_soc_con1; 41*2adcad64SLin Huang static uint32_t store_grf_soc_con2; 42*2adcad64SLin Huang static uint32_t store_grf_soc_con3; 43*2adcad64SLin Huang static uint32_t store_grf_soc_con4; 44*2adcad64SLin Huang static uint32_t store_grf_soc_con7; 45*2adcad64SLin Huang static uint32_t store_grf_ddrc_con[4]; 46*2adcad64SLin Huang static uint32_t store_wdt0[2]; 47*2adcad64SLin Huang static uint32_t store_wdt1[2]; 48f47a25ddSCaesar Wang 496fba6e04STony Xie /* 506fba6e04STony Xie * There are two ways to powering on or off on core. 516fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg, 526fba6e04STony Xie * it is core_pwr_pd mode 536fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 546fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 556fba6e04STony Xie * powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode 566fba6e04STony Xie * so we need core_pm_cfg_info to distinguish which method be used now. 576fba6e04STony Xie */ 586fba6e04STony Xie 596fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT] 606fba6e04STony Xie #if USE_COHERENT_MEM 616fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem"))) 626fba6e04STony Xie #endif 636fba6e04STony Xie ;/* coheront */ 646fba6e04STony Xie 659ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state) 669ec78bdfSTony Xie { 679ec78bdfSTony Xie uint32_t bus_id = BIT(bus); 689ec78bdfSTony Xie uint32_t bus_req; 699ec78bdfSTony Xie uint32_t wait_cnt = 0; 709ec78bdfSTony Xie uint32_t bus_state, bus_ack; 719ec78bdfSTony Xie 729ec78bdfSTony Xie if (state) 739ec78bdfSTony Xie bus_req = BIT(bus); 749ec78bdfSTony Xie else 759ec78bdfSTony Xie bus_req = 0; 769ec78bdfSTony Xie 779ec78bdfSTony Xie mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req); 789ec78bdfSTony Xie 799ec78bdfSTony Xie do { 809ec78bdfSTony Xie bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id; 819ec78bdfSTony Xie bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id; 829ec78bdfSTony Xie wait_cnt++; 839ec78bdfSTony Xie } while ((bus_state != bus_req || bus_ack != bus_req) && 849ec78bdfSTony Xie (wait_cnt < MAX_WAIT_COUNT)); 859ec78bdfSTony Xie 869ec78bdfSTony Xie if (bus_state != bus_req || bus_ack != bus_req) { 879ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 889ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST), 899ec78bdfSTony Xie bus_state); 909ec78bdfSTony Xie INFO("%s:st=%x(%x)\n", __func__, 919ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK), 929ec78bdfSTony Xie bus_ack); 939ec78bdfSTony Xie } 949ec78bdfSTony Xie } 959ec78bdfSTony Xie 969ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata; 979ec78bdfSTony Xie 989ec78bdfSTony Xie static void qos_save(void) 999ec78bdfSTony Xie { 1009ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1019ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gpu_qos, GPU); 1029ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1039ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1049ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1059ec78bdfSTony Xie } 1069ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1079ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1089ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1099ec78bdfSTony Xie } 1109ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1119ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1129ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1139ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1149ec78bdfSTony Xie } 1159ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1169ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1179ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1189ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC); 1199ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1209ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1219ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1229ec78bdfSTony Xie } 1239ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1249ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1259ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1269ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC); 1279ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1289ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO); 1299ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1309ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.gic_qos, GIC); 1319ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1329ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1339ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 1349ec78bdfSTony Xie } 1359ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 1369ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.iep_qos, IEP); 1379ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 1389ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 1399ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 1409ec78bdfSTony Xie } 1419ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 1429ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 1439ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 1449ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 1459ec78bdfSTony Xie } 1469ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 1479ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 1489ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 1499ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.dcf_qos, DCF); 1509ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 1519ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 1529ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 1539ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 1549ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 1559ec78bdfSTony Xie } 1569ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 1579ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 1589ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 1599ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 1609ec78bdfSTony Xie RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 1619ec78bdfSTony Xie } 1629ec78bdfSTony Xie } 1639ec78bdfSTony Xie 1649ec78bdfSTony Xie static void qos_restore(void) 1659ec78bdfSTony Xie { 1669ec78bdfSTony Xie if (pmu_power_domain_st(PD_GPU) == pmu_pd_on) 1679ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gpu_qos, GPU); 1689ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) { 1699ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0); 1709ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1); 1719ec78bdfSTony Xie } 1729ec78bdfSTony Xie if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) { 1739ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0); 1749ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1); 1759ec78bdfSTony Xie } 1769ec78bdfSTony Xie if (pmu_power_domain_st(PD_VO) == pmu_pd_on) { 1779ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R); 1789ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W); 1799ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE); 1809ec78bdfSTony Xie } 1819ec78bdfSTony Xie if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on) 1829ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP); 1839ec78bdfSTony Xie if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on) 1849ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gmac_qos, GMAC); 1859ec78bdfSTony Xie if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) { 1869ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0); 1879ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1); 1889ec78bdfSTony Xie } 1899ec78bdfSTony Xie if (pmu_power_domain_st(PD_SD) == pmu_pd_on) 1909ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC); 1919ec78bdfSTony Xie if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on) 1929ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.emmc_qos, EMMC); 1939ec78bdfSTony Xie if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on) 1949ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.sdio_qos, SDIO); 1959ec78bdfSTony Xie if (pmu_power_domain_st(PD_GIC) == pmu_pd_on) 1969ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.gic_qos, GIC); 1979ec78bdfSTony Xie if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) { 1989ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R); 1999ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W); 2009ec78bdfSTony Xie } 2019ec78bdfSTony Xie if (pmu_power_domain_st(PD_IEP) == pmu_pd_on) 2029ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.iep_qos, IEP); 2039ec78bdfSTony Xie if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) { 2049ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0); 2059ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1); 2069ec78bdfSTony Xie } 2079ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) { 2089ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0); 2099ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1); 2109ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP); 2119ec78bdfSTony Xie } 2129ec78bdfSTony Xie if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) { 2139ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0); 2149ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1); 2159ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.dcf_qos, DCF); 2169ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0); 2179ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1); 2189ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP); 2199ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP); 2209ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1); 2219ec78bdfSTony Xie } 2229ec78bdfSTony Xie if (pmu_power_domain_st(PD_VDU) == pmu_pd_on) 2239ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0); 2249ec78bdfSTony Xie if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) { 2259ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R); 2269ec78bdfSTony Xie SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W); 2279ec78bdfSTony Xie } 2289ec78bdfSTony Xie } 2299ec78bdfSTony Xie 2309ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state) 2319ec78bdfSTony Xie { 2329ec78bdfSTony Xie uint32_t state; 2339ec78bdfSTony Xie 2349ec78bdfSTony Xie if (pmu_power_domain_st(pd_id) == pd_state) 2359ec78bdfSTony Xie goto out; 2369ec78bdfSTony Xie 2379ec78bdfSTony Xie if (pd_state == pmu_pd_on) 2389ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 2399ec78bdfSTony Xie 2409ec78bdfSTony Xie state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE; 2419ec78bdfSTony Xie 2429ec78bdfSTony Xie switch (pd_id) { 2439ec78bdfSTony Xie case PD_GPU: 2449ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GPU, state); 2459ec78bdfSTony Xie break; 2469ec78bdfSTony Xie case PD_VIO: 2479ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VIO, state); 2489ec78bdfSTony Xie break; 2499ec78bdfSTony Xie case PD_ISP0: 2509ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP0, state); 2519ec78bdfSTony Xie break; 2529ec78bdfSTony Xie case PD_ISP1: 2539ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_ISP1, state); 2549ec78bdfSTony Xie break; 2559ec78bdfSTony Xie case PD_VO: 2569ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPB, state); 2579ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VOPL, state); 2589ec78bdfSTony Xie break; 2599ec78bdfSTony Xie case PD_HDCP: 2609ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_HDCP, state); 2619ec78bdfSTony Xie break; 2629ec78bdfSTony Xie case PD_TCPD0: 2639ec78bdfSTony Xie break; 2649ec78bdfSTony Xie case PD_TCPD1: 2659ec78bdfSTony Xie break; 2669ec78bdfSTony Xie case PD_GMAC: 2679ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GMAC, state); 2689ec78bdfSTony Xie break; 2699ec78bdfSTony Xie case PD_CCI: 2709ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM0, state); 2719ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_CCIM1, state); 2729ec78bdfSTony Xie break; 2739ec78bdfSTony Xie case PD_SD: 2749ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SD, state); 2759ec78bdfSTony Xie break; 2769ec78bdfSTony Xie case PD_EMMC: 2779ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EMMC, state); 2789ec78bdfSTony Xie break; 2799ec78bdfSTony Xie case PD_EDP: 2809ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_EDP, state); 2819ec78bdfSTony Xie break; 2829ec78bdfSTony Xie case PD_SDIOAUDIO: 2839ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state); 2849ec78bdfSTony Xie break; 2859ec78bdfSTony Xie case PD_GIC: 2869ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_GIC, state); 2879ec78bdfSTony Xie break; 2889ec78bdfSTony Xie case PD_RGA: 2899ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_RGA, state); 2909ec78bdfSTony Xie break; 2919ec78bdfSTony Xie case PD_VCODEC: 2929ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VCODEC, state); 2939ec78bdfSTony Xie break; 2949ec78bdfSTony Xie case PD_VDU: 2959ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_VDU, state); 2969ec78bdfSTony Xie break; 2979ec78bdfSTony Xie case PD_IEP: 2989ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_IEP, state); 2999ec78bdfSTony Xie break; 3009ec78bdfSTony Xie case PD_USB3: 3019ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_USB3, state); 3029ec78bdfSTony Xie break; 3039ec78bdfSTony Xie case PD_PERIHP: 3049ec78bdfSTony Xie pmu_bus_idle_req(BUS_ID_PERIHP, state); 3059ec78bdfSTony Xie break; 3069ec78bdfSTony Xie default: 3079ec78bdfSTony Xie break; 3089ec78bdfSTony Xie } 3099ec78bdfSTony Xie 3109ec78bdfSTony Xie if (pd_state == pmu_pd_off) 3119ec78bdfSTony Xie pmu_power_domain_ctr(pd_id, pd_state); 3129ec78bdfSTony Xie 3139ec78bdfSTony Xie out: 3149ec78bdfSTony Xie return 0; 3159ec78bdfSTony Xie } 3169ec78bdfSTony Xie 3179ec78bdfSTony Xie static uint32_t pmu_powerdomain_state; 3189ec78bdfSTony Xie 3199ec78bdfSTony Xie static void pmu_power_domains_suspend(void) 3209ec78bdfSTony Xie { 3219ec78bdfSTony Xie clk_gate_con_save(); 3229ec78bdfSTony Xie clk_gate_con_disable(); 3239ec78bdfSTony Xie qos_save(); 3249ec78bdfSTony Xie pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 3259ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_off); 3269ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_off); 3279ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_off); 3289ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_off); 3299ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_off); 3309ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_off); 3319ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_off); 3329ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off); 3339ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_off); 3349ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_off); 3359ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_off); 3369ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_off); 3379ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_off); 3389ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_off); 3399ec78bdfSTony Xie clk_gate_con_restore(); 3409ec78bdfSTony Xie } 3419ec78bdfSTony Xie 3429ec78bdfSTony Xie static void pmu_power_domains_resume(void) 3439ec78bdfSTony Xie { 3449ec78bdfSTony Xie clk_gate_con_save(); 3459ec78bdfSTony Xie clk_gate_con_disable(); 3469ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VDU))) 3479ec78bdfSTony Xie pmu_set_power_domain(PD_VDU, pmu_pd_on); 3489ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VCODEC))) 3499ec78bdfSTony Xie pmu_set_power_domain(PD_VCODEC, pmu_pd_on); 3509ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_RGA))) 3519ec78bdfSTony Xie pmu_set_power_domain(PD_RGA, pmu_pd_on); 3529ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_IEP))) 3539ec78bdfSTony Xie pmu_set_power_domain(PD_IEP, pmu_pd_on); 3549ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_EDP))) 3559ec78bdfSTony Xie pmu_set_power_domain(PD_EDP, pmu_pd_on); 3569ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GMAC))) 3579ec78bdfSTony Xie pmu_set_power_domain(PD_GMAC, pmu_pd_on); 3589ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO))) 3599ec78bdfSTony Xie pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on); 3609ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_HDCP))) 3619ec78bdfSTony Xie pmu_set_power_domain(PD_HDCP, pmu_pd_on); 3629ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP1))) 3639ec78bdfSTony Xie pmu_set_power_domain(PD_ISP1, pmu_pd_on); 3649ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_ISP0))) 3659ec78bdfSTony Xie pmu_set_power_domain(PD_ISP0, pmu_pd_on); 3669ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_VO))) 3679ec78bdfSTony Xie pmu_set_power_domain(PD_VO, pmu_pd_on); 3689ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD1))) 3699ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD1, pmu_pd_on); 3709ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_TCPD0))) 3719ec78bdfSTony Xie pmu_set_power_domain(PD_TCPD0, pmu_pd_on); 3729ec78bdfSTony Xie if (!(pmu_powerdomain_state & BIT(PD_GPU))) 3739ec78bdfSTony Xie pmu_set_power_domain(PD_GPU, pmu_pd_on); 3749ec78bdfSTony Xie qos_restore(); 3759ec78bdfSTony Xie clk_gate_con_restore(); 3769ec78bdfSTony Xie } 3779ec78bdfSTony Xie 378c3710ee7SCaesar Wang void rk3399_flush_l2_b(void) 379f47a25ddSCaesar Wang { 380f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 381f47a25ddSCaesar Wang 382f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 383f47a25ddSCaesar Wang dsb(); 384f47a25ddSCaesar Wang 385c3710ee7SCaesar Wang /* 386c3710ee7SCaesar Wang * The Big cluster flush L2 cache took ~4ms by default, give 10ms for 387c3710ee7SCaesar Wang * the enough margin. 388c3710ee7SCaesar Wang */ 389f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 390f47a25ddSCaesar Wang BIT(L2_FLUSHDONE_CLUSTER_B))) { 391f47a25ddSCaesar Wang wait_cnt++; 392c3710ee7SCaesar Wang udelay(10); 393c3710ee7SCaesar Wang if (wait_cnt == 10000 / 10) 394c3710ee7SCaesar Wang WARN("L2 cache flush on suspend took longer than 10ms\n"); 395f47a25ddSCaesar Wang } 396f47a25ddSCaesar Wang 397f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B)); 398f47a25ddSCaesar Wang } 399f47a25ddSCaesar Wang 400f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void) 401f47a25ddSCaesar Wang { 402f47a25ddSCaesar Wang uint32_t wait_cnt = 0; 403f47a25ddSCaesar Wang 404f47a25ddSCaesar Wang if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) & 405f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) != 406f47a25ddSCaesar Wang (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) { 407f47a25ddSCaesar Wang ERROR("%s: not all cpus is off\n", __func__); 408f47a25ddSCaesar Wang return; 409f47a25ddSCaesar Wang } 410f47a25ddSCaesar Wang 411c3710ee7SCaesar Wang rk3399_flush_l2_b(); 412f47a25ddSCaesar Wang 413f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 414f47a25ddSCaesar Wang 415f47a25ddSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) & 416f47a25ddSCaesar Wang BIT(STANDBY_BY_WFIL2_CLUSTER_B))) { 417f47a25ddSCaesar Wang wait_cnt++; 4189ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) 419f47a25ddSCaesar Wang ERROR("%s:wait cluster-b l2(%x)\n", __func__, 420f47a25ddSCaesar Wang mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST)); 421f47a25ddSCaesar Wang } 422f47a25ddSCaesar Wang } 423f47a25ddSCaesar Wang 424f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void) 425f47a25ddSCaesar Wang { 426f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG)); 427f47a25ddSCaesar Wang } 428f47a25ddSCaesar Wang 4296fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id) 4306fba6e04STony Xie { 43180fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4326fba6e04STony Xie return core_pm_cfg_info[cpu_id]; 4336fba6e04STony Xie } 4346fba6e04STony Xie 4356fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value) 4366fba6e04STony Xie { 43780fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 4386fba6e04STony Xie core_pm_cfg_info[cpu_id] = value; 4396fba6e04STony Xie #if !USE_COHERENT_MEM 4406fba6e04STony Xie flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id], 4416fba6e04STony Xie sizeof(uint32_t)); 4426fba6e04STony Xie #endif 4436fba6e04STony Xie } 4446fba6e04STony Xie 4456fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id) 4466fba6e04STony Xie { 4476fba6e04STony Xie uint32_t cfg_info; 4486fba6e04STony Xie uint32_t cpu_pd = PD_CPUL0 + cpu_id; 4496fba6e04STony Xie /* 4506fba6e04STony Xie * There are two ways to powering on or off on core. 4516fba6e04STony Xie * 1) Control it power domain into on or off in PMU_PWRDN_CON reg 4526fba6e04STony Xie * 2) Enable the core power manage in PMU_CORE_PM_CON reg, 4536fba6e04STony Xie * then, if the core enter into wfi, it power domain will be 4546fba6e04STony Xie * powered off automatically. 4556fba6e04STony Xie */ 4566fba6e04STony Xie 4576fba6e04STony Xie cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id); 4586fba6e04STony Xie 4596fba6e04STony Xie if (cfg_info == core_pwr_pd) { 4606fba6e04STony Xie /* disable core_pm cfg */ 4616fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4626fba6e04STony Xie CORES_PM_DISABLE); 4636fba6e04STony Xie /* if the cores have be on, power off it firstly */ 4646fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4656fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0); 4666fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 4676fba6e04STony Xie } 4686fba6e04STony Xie 4696fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_on); 4706fba6e04STony Xie } else { 4716fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 4726fba6e04STony Xie WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id); 4736fba6e04STony Xie return -EINVAL; 4746fba6e04STony Xie } 4756fba6e04STony Xie 4766fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4776fba6e04STony Xie BIT(core_pm_sft_wakeup_en)); 478f47a25ddSCaesar Wang dsb(); 4796fba6e04STony Xie } 4806fba6e04STony Xie 4816fba6e04STony Xie return 0; 4826fba6e04STony Xie } 4836fba6e04STony Xie 4846fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg) 4856fba6e04STony Xie { 4866fba6e04STony Xie uint32_t cpu_pd; 4876fba6e04STony Xie uint32_t core_pm_value; 4886fba6e04STony Xie 4896fba6e04STony Xie cpu_pd = PD_CPUL0 + cpu_id; 4906fba6e04STony Xie if (pmu_power_domain_st(cpu_pd) == pmu_pd_off) 4916fba6e04STony Xie return 0; 4926fba6e04STony Xie 4936fba6e04STony Xie if (pd_cfg == core_pwr_pd) { 4946fba6e04STony Xie if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK)) 4956fba6e04STony Xie return -EINVAL; 4966fba6e04STony Xie 4976fba6e04STony Xie /* disable core_pm cfg */ 4986fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 4996fba6e04STony Xie CORES_PM_DISABLE); 5006fba6e04STony Xie 5016fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5026fba6e04STony Xie pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 5036fba6e04STony Xie } else { 5046fba6e04STony Xie set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg); 5056fba6e04STony Xie 5066fba6e04STony Xie core_pm_value = BIT(core_pm_en); 5076fba6e04STony Xie if (pd_cfg == core_pwr_wfi_int) 5086fba6e04STony Xie core_pm_value |= BIT(core_pm_int_wakeup_en); 5096fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 5106fba6e04STony Xie core_pm_value); 511f47a25ddSCaesar Wang dsb(); 5126fba6e04STony Xie } 5136fba6e04STony Xie 5146fba6e04STony Xie return 0; 5156fba6e04STony Xie } 5166fba6e04STony Xie 5179ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state) 5189ec78bdfSTony Xie { 5199ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5209ec78bdfSTony Xie uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st; 5219ec78bdfSTony Xie 5229ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5239ec78bdfSTony Xie 52463ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5259ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) { 5269ec78bdfSTony Xie pll_id = ALPLL_ID; 5279ec78bdfSTony Xie clst_st_msk = CLST_L_CPUS_MSK; 5289ec78bdfSTony Xie } else { 5299ec78bdfSTony Xie pll_id = ABPLL_ID; 5309ec78bdfSTony Xie clst_st_msk = CLST_B_CPUS_MSK << 5319ec78bdfSTony Xie PLATFORM_CLUSTER0_CORE_COUNT; 5329ec78bdfSTony Xie } 5339ec78bdfSTony Xie 5349ec78bdfSTony Xie clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id)); 5359ec78bdfSTony Xie 5369ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5379ec78bdfSTony Xie 5389ec78bdfSTony Xie pmu_st &= clst_st_msk; 5399ec78bdfSTony Xie 5409ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) { 5419ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5429ec78bdfSTony Xie PLL_SLOW_MODE); 5439ec78bdfSTony Xie 5449ec78bdfSTony Xie clst_warmboot_data[pll_id] = PMU_CLST_RET; 5459ec78bdfSTony Xie 5469ec78bdfSTony Xie pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST); 5479ec78bdfSTony Xie pmu_st &= clst_st_msk; 5489ec78bdfSTony Xie if (pmu_st == clst_st_chk_msk) 5499ec78bdfSTony Xie return; 5509ec78bdfSTony Xie /* 5519ec78bdfSTony Xie * it is mean that others cpu is up again, 5529ec78bdfSTony Xie * we must resume the cfg at once. 5539ec78bdfSTony Xie */ 5549ec78bdfSTony Xie mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3), 5559ec78bdfSTony Xie PLL_NOMAL_MODE); 5569ec78bdfSTony Xie clst_warmboot_data[pll_id] = 0; 5579ec78bdfSTony Xie } 5589ec78bdfSTony Xie } 5599ec78bdfSTony Xie } 5609ec78bdfSTony Xie 5619ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state) 5629ec78bdfSTony Xie { 5639ec78bdfSTony Xie uint32_t cpu_id = plat_my_core_pos(); 5649ec78bdfSTony Xie uint32_t pll_id, pll_st; 5659ec78bdfSTony Xie 5669ec78bdfSTony Xie assert(cpu_id < PLATFORM_CORE_COUNT); 5679ec78bdfSTony Xie 56863ebf051STony Xie if (lvl_state == PLAT_MAX_OFF_STATE) { 5699ec78bdfSTony Xie if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) 5709ec78bdfSTony Xie pll_id = ALPLL_ID; 5719ec78bdfSTony Xie else 5729ec78bdfSTony Xie pll_id = ABPLL_ID; 5739ec78bdfSTony Xie 5749ec78bdfSTony Xie pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >> 5759ec78bdfSTony Xie PLL_MODE_SHIFT; 5769ec78bdfSTony Xie 5779ec78bdfSTony Xie if (pll_st != NORMAL_MODE) { 5789ec78bdfSTony Xie WARN("%s: clst (%d) is in error mode (%d)\n", 5799ec78bdfSTony Xie __func__, pll_id, pll_st); 5809ec78bdfSTony Xie return -1; 5819ec78bdfSTony Xie } 5829ec78bdfSTony Xie } 5839ec78bdfSTony Xie 5849ec78bdfSTony Xie return 0; 5859ec78bdfSTony Xie } 5869ec78bdfSTony Xie 5876fba6e04STony Xie static void nonboot_cpus_off(void) 5886fba6e04STony Xie { 5896fba6e04STony Xie uint32_t boot_cpu, cpu; 5906fba6e04STony Xie 5916fba6e04STony Xie boot_cpu = plat_my_core_pos(); 5926fba6e04STony Xie 5936fba6e04STony Xie /* turn off noboot cpus */ 5946fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) { 5956fba6e04STony Xie if (cpu == boot_cpu) 5966fba6e04STony Xie continue; 5976fba6e04STony Xie cpus_power_domain_off(cpu, core_pwr_pd); 5986fba6e04STony Xie } 5996fba6e04STony Xie } 6006fba6e04STony Xie 601f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint) 6026fba6e04STony Xie { 6036fba6e04STony Xie uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 6046fba6e04STony Xie 60580fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6066fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6076fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG; 6086fba6e04STony Xie cpuson_entry_point[cpu_id] = entrypoint; 6096fba6e04STony Xie dsb(); 6106fba6e04STony Xie 6116fba6e04STony Xie cpus_power_domain_on(cpu_id); 6126fba6e04STony Xie 613f32ab444Stony.xie return PSCI_E_SUCCESS; 6146fba6e04STony Xie } 6156fba6e04STony Xie 616f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void) 6176fba6e04STony Xie { 6186fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6196fba6e04STony Xie 6206fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi); 6216fba6e04STony Xie 622f32ab444Stony.xie return PSCI_E_SUCCESS; 6236fba6e04STony Xie } 6246fba6e04STony Xie 625f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl, 626f32ab444Stony.xie plat_local_state_t lvl_state) 6279ec78bdfSTony Xie { 6289ec78bdfSTony Xie switch (lvl) { 6299ec78bdfSTony Xie case MPIDR_AFFLVL1: 6309ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6319ec78bdfSTony Xie break; 6329ec78bdfSTony Xie default: 6339ec78bdfSTony Xie break; 6349ec78bdfSTony Xie } 6359ec78bdfSTony Xie 636f32ab444Stony.xie return PSCI_E_SUCCESS; 6379ec78bdfSTony Xie } 6389ec78bdfSTony Xie 639f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void) 6406fba6e04STony Xie { 6416fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6426fba6e04STony Xie 64380fb66b3SSandrine Bailleux assert(cpu_id < PLATFORM_CORE_COUNT); 6446fba6e04STony Xie assert(cpuson_flags[cpu_id] == 0); 6456fba6e04STony Xie cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN; 6469ec78bdfSTony Xie cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint(); 6476fba6e04STony Xie dsb(); 6486fba6e04STony Xie 6496fba6e04STony Xie cpus_power_domain_off(cpu_id, core_pwr_wfi_int); 6506fba6e04STony Xie 651f32ab444Stony.xie return PSCI_E_SUCCESS; 6526fba6e04STony Xie } 6536fba6e04STony Xie 654f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, plat_local_state_t lvl_state) 6559ec78bdfSTony Xie { 6569ec78bdfSTony Xie switch (lvl) { 6579ec78bdfSTony Xie case MPIDR_AFFLVL1: 6589ec78bdfSTony Xie clst_pwr_domain_suspend(lvl_state); 6599ec78bdfSTony Xie break; 6609ec78bdfSTony Xie default: 6619ec78bdfSTony Xie break; 6629ec78bdfSTony Xie } 6639ec78bdfSTony Xie 664f32ab444Stony.xie return PSCI_E_SUCCESS; 6659ec78bdfSTony Xie } 6669ec78bdfSTony Xie 667f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void) 6686fba6e04STony Xie { 6696fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6706fba6e04STony Xie 6719ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 6729ec78bdfSTony Xie CORES_PM_DISABLE); 673f32ab444Stony.xie return PSCI_E_SUCCESS; 6749ec78bdfSTony Xie } 6759ec78bdfSTony Xie 676f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl, 6779ec78bdfSTony Xie plat_local_state_t lvl_state) 6789ec78bdfSTony Xie { 6799ec78bdfSTony Xie switch (lvl) { 6809ec78bdfSTony Xie case MPIDR_AFFLVL1: 6819ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 6829ec78bdfSTony Xie break; 6839ec78bdfSTony Xie default: 6849ec78bdfSTony Xie break; 6859ec78bdfSTony Xie } 6866fba6e04STony Xie 687f32ab444Stony.xie return PSCI_E_SUCCESS; 6886fba6e04STony Xie } 6896fba6e04STony Xie 690f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void) 6916fba6e04STony Xie { 6926fba6e04STony Xie uint32_t cpu_id = plat_my_core_pos(); 6936fba6e04STony Xie 6946fba6e04STony Xie /* Disable core_pm */ 6956fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE); 6966fba6e04STony Xie 697f32ab444Stony.xie return PSCI_E_SUCCESS; 6986fba6e04STony Xie } 6996fba6e04STony Xie 700f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, plat_local_state_t lvl_state) 7019ec78bdfSTony Xie { 7029ec78bdfSTony Xie switch (lvl) { 7039ec78bdfSTony Xie case MPIDR_AFFLVL1: 7049ec78bdfSTony Xie clst_pwr_domain_resume(lvl_state); 7059ec78bdfSTony Xie default: 7069ec78bdfSTony Xie break; 7079ec78bdfSTony Xie } 7089ec78bdfSTony Xie 709f32ab444Stony.xie return PSCI_E_SUCCESS; 7109ec78bdfSTony Xie } 7119ec78bdfSTony Xie 7120786d688SCaesar Wang /** 7130786d688SCaesar Wang * init_pmu_counts - Init timing counts in the PMU register area 7140786d688SCaesar Wang * 7150786d688SCaesar Wang * At various points when we power up or down parts of the system we need 7160786d688SCaesar Wang * a delay to wait for power / clocks to become stable. The PMU has counters 7170786d688SCaesar Wang * to help software do the delay properly. Basically, it works like this: 7180786d688SCaesar Wang * - Software sets up counter values 7190786d688SCaesar Wang * - When software turns on something in the PMU, the counter kicks off 7200786d688SCaesar Wang * - The hardware sets a bit automatically when the counter has finished and 7210786d688SCaesar Wang * software knows that the initialization is done. 7220786d688SCaesar Wang * 7230786d688SCaesar Wang * It's software's job to setup these counters. The hardware power on default 7240786d688SCaesar Wang * for these settings is conservative, setting everything to 0x5dc0 7250786d688SCaesar Wang * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts). 7260786d688SCaesar Wang * 7270786d688SCaesar Wang * Note that some of these counters are only really used at suspend/resume 7280786d688SCaesar Wang * time (for instance, that's the only time we turn off/on the oscillator) and 7290786d688SCaesar Wang * others are used during normal runtime (like turning on/off a CPU or GPU) but 7300786d688SCaesar Wang * it doesn't hurt to init everything at boot. 7310786d688SCaesar Wang * 7320786d688SCaesar Wang * Also note that these counters can run off the 32 kHz clock or the 24 MHz 7330786d688SCaesar Wang * clock. While the 24 MHz clock can give us more precision, it's not always 734bdb2763dSCaesar Wang * available (like when we turn the oscillator off at sleep time). The 735bdb2763dSCaesar Wang * pmu_use_lf (lf: low freq) is available in power mode. Current understanding 736bdb2763dSCaesar Wang * is that counts work like this: 7370786d688SCaesar Wang * IF (pmu_use_lf == 0) || (power_mode_en == 0) 7380786d688SCaesar Wang * use the 24M OSC for counts 7390786d688SCaesar Wang * ELSE 7400786d688SCaesar Wang * use the 32K OSC for counts 7410786d688SCaesar Wang * 7420786d688SCaesar Wang * Notes: 7430786d688SCaesar Wang * - There is a separate bit for the PMU called PMU_24M_EN_CFG. At the moment 7440786d688SCaesar Wang * we always keep that 0. This apparently choose between using the PLL as 7450786d688SCaesar Wang * the source for the PMU vs. the 24M clock. If we ever set it to 1 we 7460786d688SCaesar Wang * should consider how it affects these counts (if at all). 7470786d688SCaesar Wang * - The power_mode_en is documented to auto-clear automatically when we leave 7480786d688SCaesar Wang * "power mode". That's why most clocks are on 24M. Only timings used when 7490786d688SCaesar Wang * in "power mode" are 32k. 7500786d688SCaesar Wang * - In some cases the kernel may override these counts. 7510786d688SCaesar Wang * 7520786d688SCaesar Wang * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs 7530786d688SCaesar Wang * in power mode, we need to ensure that they are available. 7540786d688SCaesar Wang */ 7550786d688SCaesar Wang static void init_pmu_counts(void) 7560786d688SCaesar Wang { 7570786d688SCaesar Wang /* COUNTS FOR INSIDE POWER MODE */ 7580786d688SCaesar Wang 7590786d688SCaesar Wang /* 7600786d688SCaesar Wang * From limited testing, need PMU stable >= 2ms, but go overkill 7610786d688SCaesar Wang * and choose 30 ms to match testing on past SoCs. Also let 7620786d688SCaesar Wang * OSC have 30 ms for stabilization. 7630786d688SCaesar Wang */ 7640786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30)); 7650786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30)); 7660786d688SCaesar Wang 7670786d688SCaesar Wang /* Unclear what these should be; try 3 ms */ 7680786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3)); 7690786d688SCaesar Wang 7700786d688SCaesar Wang /* Unclear what this should be, but set the default explicitly */ 7710786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0); 7720786d688SCaesar Wang 7730786d688SCaesar Wang /* COUNTS FOR OUTSIDE POWER MODE */ 7740786d688SCaesar Wang 7750786d688SCaesar Wang /* Put something sorta conservative here until we know better */ 7760786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3)); 7770786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1)); 7780786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1)); 7790786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1)); 7800786d688SCaesar Wang 7810786d688SCaesar Wang /* 7824e836d35SLin Huang * when we enable PMU_CLR_PERILP, it will shut down the SRAM, but 7834e836d35SLin Huang * M0 code run in SRAM, and we need it to check whether cpu enter 7844e836d35SLin Huang * FSM status, so we must wait M0 finish their code and enter WFI, 7854e836d35SLin Huang * then we can shutdown SRAM, according FSM order: 7864e836d35SLin Huang * ST_NORMAL->..->ST_SCU_L_PWRDN->..->ST_CENTER_PWRDN->ST_PERILP_PWRDN 7874e836d35SLin Huang * we can add delay when shutdown ST_SCU_L_PWRDN to guarantee M0 get 7884e836d35SLin Huang * the FSM status and enter WFI, then enable PMU_CLR_PERILP. 7894e836d35SLin Huang */ 7904e836d35SLin Huang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(5)); 7914e836d35SLin Huang mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1)); 7924e836d35SLin Huang 7934e836d35SLin Huang /* 7940786d688SCaesar Wang * Set CPU/GPU to 1 us. 7950786d688SCaesar Wang * 7960786d688SCaesar Wang * NOTE: Even though ATF doesn't configure the GPU we'll still setup 7970786d688SCaesar Wang * counts here. After all ATF controls all these other bits and also 7980786d688SCaesar Wang * chooses which clock these counters use. 7990786d688SCaesar Wang */ 8000786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8010786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8020786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1)); 8030786d688SCaesar Wang mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1)); 8040786d688SCaesar Wang } 8050786d688SCaesar Wang 8064c127e68SCaesar Wang static uint32_t clk_ddrc_save; 8074c127e68SCaesar Wang 8086fba6e04STony Xie static void sys_slp_config(void) 8096fba6e04STony Xie { 8106fba6e04STony Xie uint32_t slp_mode_cfg = 0; 8116fba6e04STony Xie 8124c127e68SCaesar Wang /* keep enabling clk_ddrc_bpll_src_en gate for DDRC */ 8134c127e68SCaesar Wang clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3)); 8144c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1)); 8154c127e68SCaesar Wang 8164c127e68SCaesar Wang prepare_abpll_for_ddrctrl(); 8174c127e68SCaesar Wang sram_func_set_ddrctl_pll(ABPLL_ID); 8184c127e68SCaesar Wang 8199ec78bdfSTony Xie mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP); 820f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 821f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) | 822f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) | 823f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG)); 824f47a25ddSCaesar Wang 825f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 826f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) | 827f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) | 828f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW)); 829f47a25ddSCaesar Wang 830f47a25ddSCaesar Wang slp_mode_cfg = BIT(PMU_PWR_MODE_EN) | 831f47a25ddSCaesar Wang BIT(PMU_POWER_OFF_REQ_CFG) | 832f47a25ddSCaesar Wang BIT(PMU_CPU0_PD_EN) | 833f47a25ddSCaesar Wang BIT(PMU_L2_FLUSH_EN) | 834f47a25ddSCaesar Wang BIT(PMU_L2_IDLE_EN) | 8359ec78bdfSTony Xie BIT(PMU_SCU_PD_EN) | 8369ec78bdfSTony Xie BIT(PMU_CCI_PD_EN) | 8379ec78bdfSTony Xie BIT(PMU_CLK_CORE_SRC_GATE_EN) | 8389ec78bdfSTony Xie BIT(PMU_ALIVE_USE_LF) | 8399ec78bdfSTony Xie BIT(PMU_SREF0_ENTER_EN) | 8409ec78bdfSTony Xie BIT(PMU_SREF1_ENTER_EN) | 8419ec78bdfSTony Xie BIT(PMU_DDRC0_GATING_EN) | 8429ec78bdfSTony Xie BIT(PMU_DDRC1_GATING_EN) | 8439ec78bdfSTony Xie BIT(PMU_DDRIO0_RET_EN) | 8449ec78bdfSTony Xie BIT(PMU_DDRIO1_RET_EN) | 8459ec78bdfSTony Xie BIT(PMU_DDRIO_RET_HW_DE_REQ) | 8464c127e68SCaesar Wang BIT(PMU_CENTER_PD_EN) | 8474e836d35SLin Huang BIT(PMU_PERILP_PD_EN) | 8484e836d35SLin Huang BIT(PMU_CLK_PERILP_SRC_GATE_EN) | 8499ec78bdfSTony Xie BIT(PMU_PLL_PD_EN) | 8509ec78bdfSTony Xie BIT(PMU_CLK_CENTER_SRC_GATE_EN) | 8519ec78bdfSTony Xie BIT(PMU_OSC_DIS) | 8529ec78bdfSTony Xie BIT(PMU_PMU_USE_LF); 853f47a25ddSCaesar Wang 8549ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN)); 8556fba6e04STony Xie mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg); 856f47a25ddSCaesar Wang 857545bff0eSCaesar Wang mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW); 858545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K); 859545bff0eSCaesar Wang mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */ 860545bff0eSCaesar Wang } 861545bff0eSCaesar Wang 8629ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle) 8639ec78bdfSTony Xie { 8649ec78bdfSTony Xie mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8659ec78bdfSTony Xie } 8669ec78bdfSTony Xie 8679ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle) 8689ec78bdfSTony Xie { 8699ec78bdfSTony Xie mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle); 8706fba6e04STony Xie } 8716fba6e04STony Xie 8722bff35bbSCaesar Wang static uint32_t iomux_status[12]; 8732bff35bbSCaesar Wang static uint32_t pull_mode_status[12]; 8742bff35bbSCaesar Wang static uint32_t gpio_direction[3]; 8752bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate; 8762bff35bbSCaesar Wang 8772bff35bbSCaesar Wang static void suspend_apio(void) 8782bff35bbSCaesar Wang { 8792bff35bbSCaesar Wang struct apio_info *suspend_apio; 8802bff35bbSCaesar Wang int i; 8812bff35bbSCaesar Wang 8822bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 8832bff35bbSCaesar Wang 8842bff35bbSCaesar Wang if (!suspend_apio) 8852bff35bbSCaesar Wang return; 8862bff35bbSCaesar Wang 8872bff35bbSCaesar Wang /* save gpio2 ~ gpio4 iomux and pull mode */ 8882bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 8892bff35bbSCaesar Wang iomux_status[i] = mmio_read_32(GRF_BASE + 8902bff35bbSCaesar Wang GRF_GPIO2A_IOMUX + i * 4); 8912bff35bbSCaesar Wang pull_mode_status[i] = mmio_read_32(GRF_BASE + 8922bff35bbSCaesar Wang GRF_GPIO2A_P + i * 4); 8932bff35bbSCaesar Wang } 8942bff35bbSCaesar Wang 8952bff35bbSCaesar Wang /* store gpio2 ~ gpio4 clock gate state */ 8962bff35bbSCaesar Wang gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >> 8972bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT) & 0x07; 8982bff35bbSCaesar Wang 8992bff35bbSCaesar Wang /* enable gpio2 ~ gpio4 clock gate */ 9002bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 9012bff35bbSCaesar Wang BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT)); 9022bff35bbSCaesar Wang 9032bff35bbSCaesar Wang /* save gpio2 ~ gpio4 direction */ 9042bff35bbSCaesar Wang gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04); 9052bff35bbSCaesar Wang gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04); 9062bff35bbSCaesar Wang gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04); 9072bff35bbSCaesar Wang 9082bff35bbSCaesar Wang /* apio1 charge gpio3a0 ~ gpio3c7 */ 9092bff35bbSCaesar Wang if (suspend_apio->apio1) { 9102bff35bbSCaesar Wang 9112bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 iomux to gpio */ 9122bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX, 9132bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9142bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX, 9152bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9162bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX, 9172bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9182bff35bbSCaesar Wang 9192bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 pull mode to pull none */ 9202bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0); 9212bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0); 9222bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0); 9232bff35bbSCaesar Wang 9242bff35bbSCaesar Wang /* set gpio3a0 ~ gpio3c7 to input */ 9252bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff); 9262bff35bbSCaesar Wang } 9272bff35bbSCaesar Wang 9282bff35bbSCaesar Wang /* apio2 charge gpio2a0 ~ gpio2b4 */ 9292bff35bbSCaesar Wang if (suspend_apio->apio2) { 9302bff35bbSCaesar Wang 9312bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9322bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX, 9332bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9342bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX, 9352bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9362bff35bbSCaesar Wang 9372bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 pull mode to pull none */ 9382bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0); 9392bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0); 9402bff35bbSCaesar Wang 9412bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 to input */ 9422bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff); 9432bff35bbSCaesar Wang } 9442bff35bbSCaesar Wang 9452bff35bbSCaesar Wang /* apio3 charge gpio2c0 ~ gpio2d4*/ 9462bff35bbSCaesar Wang if (suspend_apio->apio3) { 9472bff35bbSCaesar Wang 9482bff35bbSCaesar Wang /* set gpio2a0 ~ gpio2b4 iomux to gpio */ 9492bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX, 9502bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9512bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX, 9522bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9532bff35bbSCaesar Wang 9542bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 pull mode to pull none */ 9552bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0); 9562bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0); 9572bff35bbSCaesar Wang 9582bff35bbSCaesar Wang /* set gpio2c0 ~ gpio2d4 to input */ 9592bff35bbSCaesar Wang mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000); 9602bff35bbSCaesar Wang } 9612bff35bbSCaesar Wang 9622bff35bbSCaesar Wang /* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */ 9632bff35bbSCaesar Wang if (suspend_apio->apio4) { 9642bff35bbSCaesar Wang 9652bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 iomux to gpio */ 9662bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX, 9672bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9682bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX, 9692bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9702bff35bbSCaesar Wang 9712bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 pull mode to pull none */ 9722bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0); 9732bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0); 9742bff35bbSCaesar Wang 9752bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 9762bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000); 9772bff35bbSCaesar Wang } 9782bff35bbSCaesar Wang 9792bff35bbSCaesar Wang /* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/ 9802bff35bbSCaesar Wang if (suspend_apio->apio5) { 9812bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 iomux to gpio */ 9822bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX, 9832bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9842bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX, 9852bff35bbSCaesar Wang REG_SOC_WMSK | GRF_IOMUX_GPIO); 9862bff35bbSCaesar Wang 9872bff35bbSCaesar Wang /* set gpio3d0 ~ gpio4a7 pull mode to pull none */ 9882bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0); 9892bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0); 9902bff35bbSCaesar Wang 9912bff35bbSCaesar Wang /* set gpio4c0 ~ gpio4d6 to input */ 9922bff35bbSCaesar Wang mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000); 9932bff35bbSCaesar Wang mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff); 9942bff35bbSCaesar Wang } 9952bff35bbSCaesar Wang } 9962bff35bbSCaesar Wang 9972bff35bbSCaesar Wang static void resume_apio(void) 9982bff35bbSCaesar Wang { 9992bff35bbSCaesar Wang struct apio_info *suspend_apio; 10002bff35bbSCaesar Wang int i; 10012bff35bbSCaesar Wang 10022bff35bbSCaesar Wang suspend_apio = plat_get_rockchip_suspend_apio(); 10032bff35bbSCaesar Wang 10042bff35bbSCaesar Wang if (!suspend_apio) 10052bff35bbSCaesar Wang return; 10062bff35bbSCaesar Wang 10072bff35bbSCaesar Wang for (i = 0; i < 12; i++) { 10082bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4, 10092bff35bbSCaesar Wang REG_SOC_WMSK | pull_mode_status[i]); 10102bff35bbSCaesar Wang mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4, 10112bff35bbSCaesar Wang REG_SOC_WMSK | iomux_status[i]); 10122bff35bbSCaesar Wang } 10132bff35bbSCaesar Wang 10142bff35bbSCaesar Wang /* set gpio2 ~ gpio4 direction back to store value */ 10152bff35bbSCaesar Wang mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]); 10162bff35bbSCaesar Wang mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]); 10172bff35bbSCaesar Wang mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]); 10182bff35bbSCaesar Wang 10192bff35bbSCaesar Wang /* set gpio2 ~ gpio4 clock gate back to store value */ 10202bff35bbSCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31), 10212bff35bbSCaesar Wang BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07, 10222bff35bbSCaesar Wang PCLK_GPIO2_GATE_SHIFT)); 10232bff35bbSCaesar Wang } 10242bff35bbSCaesar Wang 1025e550c631SCaesar Wang static void suspend_gpio(void) 1026e550c631SCaesar Wang { 1027e550c631SCaesar Wang struct gpio_info *suspend_gpio; 1028e550c631SCaesar Wang uint32_t count; 1029e550c631SCaesar Wang int i; 1030e550c631SCaesar Wang 1031e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1032e550c631SCaesar Wang 1033e550c631SCaesar Wang for (i = 0; i < count; i++) { 1034e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity); 1035e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1036e550c631SCaesar Wang udelay(1); 1037e550c631SCaesar Wang } 1038e550c631SCaesar Wang } 1039e550c631SCaesar Wang 1040e550c631SCaesar Wang static void resume_gpio(void) 1041e550c631SCaesar Wang { 1042e550c631SCaesar Wang struct gpio_info *suspend_gpio; 1043e550c631SCaesar Wang uint32_t count; 1044e550c631SCaesar Wang int i; 1045e550c631SCaesar Wang 1046e550c631SCaesar Wang suspend_gpio = plat_get_rockchip_suspend_gpio(&count); 1047e550c631SCaesar Wang 1048e550c631SCaesar Wang for (i = count - 1; i >= 0; i--) { 1049e550c631SCaesar Wang gpio_set_value(suspend_gpio[i].index, 1050e550c631SCaesar Wang !suspend_gpio[i].polarity); 1051e550c631SCaesar Wang gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT); 1052e550c631SCaesar Wang udelay(1); 1053e550c631SCaesar Wang } 1054e550c631SCaesar Wang } 1055e550c631SCaesar Wang 1056977001aaSXing Zheng static void m0_configure_suspend(void) 10577ac52006SCaesar Wang { 1058977001aaSXing Zheng /* set PARAM to M0_FUNC_SUSPEND */ 1059977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_M0_FUNC, M0_FUNC_SUSPEND); 10607ac52006SCaesar Wang } 10617ac52006SCaesar Wang 10624e836d35SLin Huang void sram_save(void) 10634e836d35SLin Huang { 10644e836d35SLin Huang size_t text_size = (char *)&__bl31_sram_text_real_end - 10654e836d35SLin Huang (char *)&__bl31_sram_text_start; 10664e836d35SLin Huang size_t data_size = (char *)&__bl31_sram_data_real_end - 10674e836d35SLin Huang (char *)&__bl31_sram_data_start; 10684e836d35SLin Huang size_t incbin_size = (char *)&__sram_incbin_real_end - 10694e836d35SLin Huang (char *)&__sram_incbin_start; 10704e836d35SLin Huang 10714e836d35SLin Huang memcpy(&store_sram[0], &__bl31_sram_text_start, text_size); 10724e836d35SLin Huang memcpy(&store_sram[text_size], &__bl31_sram_data_start, data_size); 10734e836d35SLin Huang memcpy(&store_sram[text_size + data_size], &__sram_incbin_start, 10744e836d35SLin Huang incbin_size); 10754e836d35SLin Huang } 10764e836d35SLin Huang 10774e836d35SLin Huang void sram_restore(void) 10784e836d35SLin Huang { 10794e836d35SLin Huang size_t text_size = (char *)&__bl31_sram_text_real_end - 10804e836d35SLin Huang (char *)&__bl31_sram_text_start; 10814e836d35SLin Huang size_t data_size = (char *)&__bl31_sram_data_real_end - 10824e836d35SLin Huang (char *)&__bl31_sram_data_start; 10834e836d35SLin Huang size_t incbin_size = (char *)&__sram_incbin_real_end - 10844e836d35SLin Huang (char *)&__sram_incbin_start; 10854e836d35SLin Huang 10864e836d35SLin Huang memcpy(&__bl31_sram_text_start, &store_sram[0], text_size); 10874e836d35SLin Huang memcpy(&__bl31_sram_data_start, &store_sram[text_size], data_size); 10884e836d35SLin Huang memcpy(&__sram_incbin_start, &store_sram[text_size + data_size], 10894e836d35SLin Huang incbin_size); 10904e836d35SLin Huang } 10914e836d35SLin Huang 109274c3d79dSLin Huang struct uart_debug { 109374c3d79dSLin Huang uint32_t uart_dll; 109474c3d79dSLin Huang uint32_t uart_dlh; 109574c3d79dSLin Huang uint32_t uart_ier; 109674c3d79dSLin Huang uint32_t uart_fcr; 109774c3d79dSLin Huang uint32_t uart_mcr; 109874c3d79dSLin Huang uint32_t uart_lcr; 109974c3d79dSLin Huang }; 110074c3d79dSLin Huang 110174c3d79dSLin Huang #define UART_DLL 0x00 110274c3d79dSLin Huang #define UART_DLH 0x04 110374c3d79dSLin Huang #define UART_IER 0x04 110474c3d79dSLin Huang #define UART_FCR 0x08 110574c3d79dSLin Huang #define UART_LCR 0x0c 110674c3d79dSLin Huang #define UART_MCR 0x10 110774c3d79dSLin Huang #define UARTSRR 0x88 110874c3d79dSLin Huang 110974c3d79dSLin Huang #define UART_RESET BIT(0) 111074c3d79dSLin Huang #define UARTFCR_FIFOEN BIT(0) 111174c3d79dSLin Huang #define RCVR_FIFO_RESET BIT(1) 111274c3d79dSLin Huang #define XMIT_FIFO_RESET BIT(2) 111374c3d79dSLin Huang #define DIAGNOSTIC_MODE BIT(4) 111474c3d79dSLin Huang #define UARTLCR_DLAB BIT(7) 111574c3d79dSLin Huang 111674c3d79dSLin Huang static struct uart_debug uart_save; 111774c3d79dSLin Huang 111874c3d79dSLin Huang void suspend_uart(void) 111974c3d79dSLin Huang { 112074c3d79dSLin Huang uart_save.uart_lcr = mmio_read_32(PLAT_RK_UART_BASE + UART_LCR); 112174c3d79dSLin Huang uart_save.uart_ier = mmio_read_32(PLAT_RK_UART_BASE + UART_IER); 112274c3d79dSLin Huang uart_save.uart_mcr = mmio_read_32(PLAT_RK_UART_BASE + UART_MCR); 112374c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, 112474c3d79dSLin Huang uart_save.uart_lcr | UARTLCR_DLAB); 112574c3d79dSLin Huang uart_save.uart_dll = mmio_read_32(PLAT_RK_UART_BASE + UART_DLL); 112674c3d79dSLin Huang uart_save.uart_dlh = mmio_read_32(PLAT_RK_UART_BASE + UART_DLH); 112774c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, uart_save.uart_lcr); 112874c3d79dSLin Huang } 112974c3d79dSLin Huang 113074c3d79dSLin Huang void resume_uart(void) 113174c3d79dSLin Huang { 113274c3d79dSLin Huang uint32_t uart_lcr; 113374c3d79dSLin Huang 113474c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UARTSRR, 113574c3d79dSLin Huang XMIT_FIFO_RESET | RCVR_FIFO_RESET | UART_RESET); 113674c3d79dSLin Huang 113774c3d79dSLin Huang uart_lcr = mmio_read_32(PLAT_RK_UART_BASE + UART_LCR); 113874c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_MCR, DIAGNOSTIC_MODE); 113974c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, uart_lcr | UARTLCR_DLAB); 114074c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_DLL, uart_save.uart_dll); 114174c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_DLH, uart_save.uart_dlh); 114274c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_LCR, uart_save.uart_lcr); 114374c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_IER, uart_save.uart_ier); 114474c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_FCR, UARTFCR_FIFOEN); 114574c3d79dSLin Huang mmio_write_32(PLAT_RK_UART_BASE + UART_MCR, uart_save.uart_mcr); 114674c3d79dSLin Huang } 114774c3d79dSLin Huang 1148*2adcad64SLin Huang void save_usbphy(void) 1149*2adcad64SLin Huang { 1150*2adcad64SLin Huang store_usbphy0[0] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL0); 1151*2adcad64SLin Huang store_usbphy0[1] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL2); 1152*2adcad64SLin Huang store_usbphy0[2] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL3); 1153*2adcad64SLin Huang store_usbphy0[3] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL12); 1154*2adcad64SLin Huang store_usbphy0[4] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL13); 1155*2adcad64SLin Huang store_usbphy0[5] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL15); 1156*2adcad64SLin Huang store_usbphy0[6] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL16); 1157*2adcad64SLin Huang 1158*2adcad64SLin Huang store_usbphy1[0] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL0); 1159*2adcad64SLin Huang store_usbphy1[1] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL2); 1160*2adcad64SLin Huang store_usbphy1[2] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL3); 1161*2adcad64SLin Huang store_usbphy1[3] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL12); 1162*2adcad64SLin Huang store_usbphy1[4] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL13); 1163*2adcad64SLin Huang store_usbphy1[5] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL15); 1164*2adcad64SLin Huang store_usbphy1[6] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL16); 1165*2adcad64SLin Huang } 1166*2adcad64SLin Huang 1167*2adcad64SLin Huang void restore_usbphy(void) 1168*2adcad64SLin Huang { 1169*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL0, 1170*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[0]); 1171*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL2, 1172*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[1]); 1173*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL3, 1174*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[2]); 1175*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL12, 1176*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[3]); 1177*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL13, 1178*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[4]); 1179*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL15, 1180*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[5]); 1181*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL16, 1182*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy0[6]); 1183*2adcad64SLin Huang 1184*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL0, 1185*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[0]); 1186*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL2, 1187*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[1]); 1188*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL3, 1189*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[2]); 1190*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL12, 1191*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[3]); 1192*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL13, 1193*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[4]); 1194*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL15, 1195*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[5]); 1196*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL16, 1197*2adcad64SLin Huang REG_SOC_WMSK | store_usbphy1[6]); 1198*2adcad64SLin Huang } 1199*2adcad64SLin Huang 1200*2adcad64SLin Huang void grf_register_save(void) 1201*2adcad64SLin Huang { 1202*2adcad64SLin Huang int i; 1203*2adcad64SLin Huang 1204*2adcad64SLin Huang store_grf_soc_con0 = mmio_read_32(GRF_BASE + GRF_SOC_CON(0)); 1205*2adcad64SLin Huang store_grf_soc_con1 = mmio_read_32(GRF_BASE + GRF_SOC_CON(1)); 1206*2adcad64SLin Huang store_grf_soc_con2 = mmio_read_32(GRF_BASE + GRF_SOC_CON(2)); 1207*2adcad64SLin Huang store_grf_soc_con3 = mmio_read_32(GRF_BASE + GRF_SOC_CON(3)); 1208*2adcad64SLin Huang store_grf_soc_con4 = mmio_read_32(GRF_BASE + GRF_SOC_CON(4)); 1209*2adcad64SLin Huang store_grf_soc_con7 = mmio_read_32(GRF_BASE + GRF_SOC_CON(7)); 1210*2adcad64SLin Huang 1211*2adcad64SLin Huang for (i = 0; i < 4; i++) 1212*2adcad64SLin Huang store_grf_ddrc_con[i] = 1213*2adcad64SLin Huang mmio_read_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4); 1214*2adcad64SLin Huang 1215*2adcad64SLin Huang store_grf_io_vsel = mmio_read_32(GRF_BASE + GRF_IO_VSEL); 1216*2adcad64SLin Huang } 1217*2adcad64SLin Huang 1218*2adcad64SLin Huang void grf_register_restore(void) 1219*2adcad64SLin Huang { 1220*2adcad64SLin Huang int i; 1221*2adcad64SLin Huang 1222*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(0), 1223*2adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con0); 1224*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(1), 1225*2adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con1); 1226*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(2), 1227*2adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con2); 1228*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(3), 1229*2adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con3); 1230*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(4), 1231*2adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con4); 1232*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_SOC_CON(7), 1233*2adcad64SLin Huang REG_SOC_WMSK | store_grf_soc_con7); 1234*2adcad64SLin Huang 1235*2adcad64SLin Huang for (i = 0; i < 4; i++) 1236*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4, 1237*2adcad64SLin Huang REG_SOC_WMSK | store_grf_ddrc_con[i]); 1238*2adcad64SLin Huang 1239*2adcad64SLin Huang mmio_write_32(GRF_BASE + GRF_IO_VSEL, REG_SOC_WMSK | store_grf_io_vsel); 1240*2adcad64SLin Huang } 1241*2adcad64SLin Huang 1242*2adcad64SLin Huang void cru_register_save(void) 1243*2adcad64SLin Huang { 1244*2adcad64SLin Huang int i; 1245*2adcad64SLin Huang 1246*2adcad64SLin Huang for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4) 1247*2adcad64SLin Huang store_cru[i / 4] = mmio_read_32(CRU_BASE + i); 1248*2adcad64SLin Huang } 1249*2adcad64SLin Huang 1250*2adcad64SLin Huang void cru_register_restore(void) 1251*2adcad64SLin Huang { 1252*2adcad64SLin Huang int i; 1253*2adcad64SLin Huang 1254*2adcad64SLin Huang for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4) { 1255*2adcad64SLin Huang 1256*2adcad64SLin Huang /* 1257*2adcad64SLin Huang * since DPLL, CRU_CLKSEL_CON6 have been restore in 1258*2adcad64SLin Huang * dmc_resume, ABPLL will resote later, so skip them 1259*2adcad64SLin Huang */ 1260*2adcad64SLin Huang if ((i == CRU_CLKSEL_CON6) || 1261*2adcad64SLin Huang (i >= CRU_PLL_CON(ABPLL_ID, 0) && 1262*2adcad64SLin Huang i <= CRU_PLL_CON(DPLL_ID, 5))) 1263*2adcad64SLin Huang continue; 1264*2adcad64SLin Huang 1265*2adcad64SLin Huang if ((i == CRU_PLL_CON(ALPLL_ID, 2)) || 1266*2adcad64SLin Huang (i == CRU_PLL_CON(CPLL_ID, 2)) || 1267*2adcad64SLin Huang (i == CRU_PLL_CON(GPLL_ID, 2)) || 1268*2adcad64SLin Huang (i == CRU_PLL_CON(NPLL_ID, 2)) || 1269*2adcad64SLin Huang (i == CRU_PLL_CON(VPLL_ID, 2))) 1270*2adcad64SLin Huang mmio_write_32(CRU_BASE + i, store_cru[i / 4]); 1271*2adcad64SLin Huang /* 1272*2adcad64SLin Huang * CRU_GLB_CNT_TH and CRU_CLKSEL_CON97~CRU_CLKSEL_CON107 1273*2adcad64SLin Huang * not need do high 16bit mask 1274*2adcad64SLin Huang */ 1275*2adcad64SLin Huang else if ((i > 0x27c && i < 0x2b0) || (i == 0x508)) 1276*2adcad64SLin Huang mmio_write_32(CRU_BASE + i, store_cru[i / 4]); 1277*2adcad64SLin Huang else 1278*2adcad64SLin Huang mmio_write_32(CRU_BASE + i, 1279*2adcad64SLin Huang REG_SOC_WMSK | store_cru[i / 4]); 1280*2adcad64SLin Huang } 1281*2adcad64SLin Huang } 1282*2adcad64SLin Huang 1283*2adcad64SLin Huang void wdt_register_save(void) 1284*2adcad64SLin Huang { 1285*2adcad64SLin Huang int i; 1286*2adcad64SLin Huang 1287*2adcad64SLin Huang for (i = 0; i < 2; i++) { 1288*2adcad64SLin Huang store_wdt0[i] = mmio_read_32(WDT0_BASE + i * 4); 1289*2adcad64SLin Huang store_wdt1[i] = mmio_read_32(WDT1_BASE + i * 4); 1290*2adcad64SLin Huang } 1291*2adcad64SLin Huang } 1292*2adcad64SLin Huang 1293*2adcad64SLin Huang void wdt_register_restore(void) 1294*2adcad64SLin Huang { 1295*2adcad64SLin Huang int i; 1296*2adcad64SLin Huang 1297*2adcad64SLin Huang for (i = 0; i < 2; i++) { 1298*2adcad64SLin Huang mmio_write_32(WDT0_BASE + i * 4, store_wdt0[i]); 1299*2adcad64SLin Huang mmio_write_32(WDT1_BASE + i * 4, store_wdt1[i]); 1300*2adcad64SLin Huang } 1301*2adcad64SLin Huang } 1302*2adcad64SLin Huang 1303f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void) 13046fba6e04STony Xie { 13059ec78bdfSTony Xie uint32_t wait_cnt = 0; 13069ec78bdfSTony Xie uint32_t status = 0; 13079ec78bdfSTony Xie 13084bd1d3faSDerek Basehore ddr_prepare_for_sys_suspend(); 13099aadf25cSLin Huang dmc_suspend(); 13104c127e68SCaesar Wang pmu_scu_b_pwrdn(); 13114c127e68SCaesar Wang 1312*2adcad64SLin Huang /* need to save usbphy before shutdown PERIHP PD */ 1313*2adcad64SLin Huang save_usbphy(); 1314*2adcad64SLin Huang 13159ec78bdfSTony Xie pmu_power_domains_suspend(); 13169ec78bdfSTony Xie set_hw_idle(BIT(PMU_CLR_CENTER1) | 13179ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 13189ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 13199ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 13209ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 13219ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 13229ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 13234e836d35SLin Huang BIT(PMU_CLR_PERILP) | 13244e836d35SLin Huang BIT(PMU_CLR_PERILPM0) | 13259ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 13269ec78bdfSTony Xie 13276fba6e04STony Xie sys_slp_config(); 13287ac52006SCaesar Wang 1329977001aaSXing Zheng m0_configure_suspend(); 1330977001aaSXing Zheng m0_start(); 13317ac52006SCaesar Wang 13326fba6e04STony Xie pmu_sgrf_rst_hld(); 1333f47a25ddSCaesar Wang 1334e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1335bc5c3007SLin Huang ((uintptr_t)&pmu_cpuson_entrypoint >> 1336bc5c3007SLin Huang CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK); 1337f47a25ddSCaesar Wang 1338f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1339f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1340f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) | 1341f47a25ddSCaesar Wang BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW)); 1342f47a25ddSCaesar Wang dsb(); 13439ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 13449ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 13459ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 13469ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 13479ec78bdfSTony Xie PMU_ADB400_ST) & status) != status) { 13489ec78bdfSTony Xie wait_cnt++; 13499ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 13509ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 13519ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 13529ec78bdfSTony Xie panic(); 13539ec78bdfSTony Xie } 13549ec78bdfSTony Xie } 1355f47a25ddSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN)); 13564c127e68SCaesar Wang 1357a14e0916SCaesar Wang secure_watchdog_disable(); 1358a14e0916SCaesar Wang 1359bdb2763dSCaesar Wang /* 1360bdb2763dSCaesar Wang * Disabling PLLs/PWM/DVFS is approaching WFI which is 1361bdb2763dSCaesar Wang * the last steps in suspend. 1362bdb2763dSCaesar Wang */ 13635d3b1067SCaesar Wang disable_dvfs_plls(); 13645d3b1067SCaesar Wang disable_pwms(); 13655d3b1067SCaesar Wang disable_nodvfs_plls(); 13667ac52006SCaesar Wang 13672bff35bbSCaesar Wang suspend_apio(); 1368e550c631SCaesar Wang suspend_gpio(); 136974c3d79dSLin Huang suspend_uart(); 1370*2adcad64SLin Huang grf_register_save(); 1371*2adcad64SLin Huang cru_register_save(); 1372*2adcad64SLin Huang wdt_register_save(); 13734e836d35SLin Huang sram_save(); 1374*2adcad64SLin Huang plat_rockchip_save_gpio(); 1375*2adcad64SLin Huang 13766fba6e04STony Xie return 0; 13776fba6e04STony Xie } 13786fba6e04STony Xie 1379f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void) 13806fba6e04STony Xie { 13819ec78bdfSTony Xie uint32_t wait_cnt = 0; 13829ec78bdfSTony Xie uint32_t status = 0; 13839ec78bdfSTony Xie 1384*2adcad64SLin Huang plat_rockchip_restore_gpio(); 1385*2adcad64SLin Huang wdt_register_restore(); 1386*2adcad64SLin Huang cru_register_restore(); 1387*2adcad64SLin Huang grf_register_restore(); 138874c3d79dSLin Huang resume_uart(); 13892bff35bbSCaesar Wang resume_apio(); 1390e550c631SCaesar Wang resume_gpio(); 13915d3b1067SCaesar Wang enable_nodvfs_plls(); 13925d3b1067SCaesar Wang enable_pwms(); 13935d3b1067SCaesar Wang /* PWM regulators take time to come up; give 300us to be safe. */ 13945d3b1067SCaesar Wang udelay(300); 13955d3b1067SCaesar Wang enable_dvfs_plls(); 13969ec78bdfSTony Xie 1397e3525114SXing Zheng secure_watchdog_enable(); 1398a14e0916SCaesar Wang 13994c127e68SCaesar Wang /* restore clk_ddrc_bpll_src_en gate */ 14004c127e68SCaesar Wang mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), 14014c127e68SCaesar Wang BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0)); 14024c127e68SCaesar Wang 1403bdb2763dSCaesar Wang /* 1404bdb2763dSCaesar Wang * The wakeup status is not cleared by itself, we need to clear it 1405bdb2763dSCaesar Wang * manually. Otherwise we will alway query some interrupt next time. 1406bdb2763dSCaesar Wang * 1407bdb2763dSCaesar Wang * NOTE: If the kernel needs to query this, we might want to stash it 1408bdb2763dSCaesar Wang * somewhere. 1409bdb2763dSCaesar Wang */ 1410bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff); 1411bdb2763dSCaesar Wang mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00); 1412bdb2763dSCaesar Wang 1413e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1414f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 1415f47a25ddSCaesar Wang CPU_BOOT_ADDR_WMASK); 1416f47a25ddSCaesar Wang 1417f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_CCI500_CON, 1418f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) | 1419f47a25ddSCaesar Wang WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) | 1420f47a25ddSCaesar Wang WMSK_BIT(PMU_QGATING_CCI500_CFG)); 14219ec78bdfSTony Xie dsb(); 1422f47a25ddSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON, 1423f47a25ddSCaesar Wang BIT(PMU_SCU_B_PWRDWN_EN)); 1424f47a25ddSCaesar Wang 1425f47a25ddSCaesar Wang mmio_write_32(PMU_BASE + PMU_ADB400_CON, 1426f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) | 1427f47a25ddSCaesar Wang WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) | 14289ec78bdfSTony Xie WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) | 14299ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_HW) | 14309ec78bdfSTony Xie WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) | 14319ec78bdfSTony Xie WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW)); 14329ec78bdfSTony Xie 14339ec78bdfSTony Xie status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) | 14349ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) | 14359ec78bdfSTony Xie BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST); 14369ec78bdfSTony Xie 14379ec78bdfSTony Xie while ((mmio_read_32(PMU_BASE + 14389ec78bdfSTony Xie PMU_ADB400_ST) & status)) { 14399ec78bdfSTony Xie wait_cnt++; 14409ec78bdfSTony Xie if (wait_cnt >= MAX_WAIT_COUNT) { 14419ec78bdfSTony Xie ERROR("%s:wait cluster-b l2(%x)\n", __func__, 14429ec78bdfSTony Xie mmio_read_32(PMU_BASE + PMU_ADB400_ST)); 14439ec78bdfSTony Xie panic(); 14449ec78bdfSTony Xie } 14459ec78bdfSTony Xie } 1446f47a25ddSCaesar Wang 144778f7017cSCaesar Wang pmu_sgrf_rst_hld_release(); 1448f47a25ddSCaesar Wang pmu_scu_b_pwrup(); 14499ec78bdfSTony Xie pmu_power_domains_resume(); 14504c127e68SCaesar Wang 14514c127e68SCaesar Wang restore_abpll(); 14524c127e68SCaesar Wang 14539ec78bdfSTony Xie clr_hw_idle(BIT(PMU_CLR_CENTER1) | 14549ec78bdfSTony Xie BIT(PMU_CLR_ALIVE) | 14559ec78bdfSTony Xie BIT(PMU_CLR_MSCH0) | 14569ec78bdfSTony Xie BIT(PMU_CLR_MSCH1) | 14579ec78bdfSTony Xie BIT(PMU_CLR_CCIM0) | 14589ec78bdfSTony Xie BIT(PMU_CLR_CCIM1) | 14599ec78bdfSTony Xie BIT(PMU_CLR_CENTER) | 14604e836d35SLin Huang BIT(PMU_CLR_PERILP) | 14614e836d35SLin Huang BIT(PMU_CLR_PERILPM0) | 14629ec78bdfSTony Xie BIT(PMU_CLR_GIC)); 14630587788aSCaesar Wang 14640587788aSCaesar Wang plat_rockchip_gic_cpuif_enable(); 1465977001aaSXing Zheng m0_stop(); 14667ac52006SCaesar Wang 1467*2adcad64SLin Huang restore_usbphy(); 1468*2adcad64SLin Huang 14694bd1d3faSDerek Basehore ddr_prepare_for_sys_resume(); 14704bd1d3faSDerek Basehore 14716fba6e04STony Xie return 0; 14726fba6e04STony Xie } 14736fba6e04STony Xie 1474f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void) 14758867299fSCaesar Wang { 14768867299fSCaesar Wang struct gpio_info *rst_gpio; 14778867299fSCaesar Wang 1478e550c631SCaesar Wang rst_gpio = plat_get_rockchip_gpio_reset(); 14798867299fSCaesar Wang 14808867299fSCaesar Wang if (rst_gpio) { 14818867299fSCaesar Wang gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT); 14828867299fSCaesar Wang gpio_set_value(rst_gpio->index, rst_gpio->polarity); 14838867299fSCaesar Wang } else { 14848867299fSCaesar Wang soc_global_soft_reset(); 14858867299fSCaesar Wang } 14868867299fSCaesar Wang 14878867299fSCaesar Wang while (1) 14888867299fSCaesar Wang ; 14898867299fSCaesar Wang } 14908867299fSCaesar Wang 1491f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void) 149286c253e4SCaesar Wang { 149386c253e4SCaesar Wang struct gpio_info *poweroff_gpio; 149486c253e4SCaesar Wang 1495e550c631SCaesar Wang poweroff_gpio = plat_get_rockchip_gpio_poweroff(); 149686c253e4SCaesar Wang 149786c253e4SCaesar Wang if (poweroff_gpio) { 149886c253e4SCaesar Wang /* 149986c253e4SCaesar Wang * if use tsadc over temp pin(GPIO1A6) as shutdown gpio, 150086c253e4SCaesar Wang * need to set this pin iomux back to gpio function 150186c253e4SCaesar Wang */ 150286c253e4SCaesar Wang if (poweroff_gpio->index == TSADC_INT_PIN) { 150386c253e4SCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX, 150486c253e4SCaesar Wang GPIO1A6_IOMUX); 150586c253e4SCaesar Wang } 150686c253e4SCaesar Wang gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT); 150786c253e4SCaesar Wang gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity); 150886c253e4SCaesar Wang } else { 150986c253e4SCaesar Wang WARN("Do nothing when system off\n"); 151086c253e4SCaesar Wang } 151186c253e4SCaesar Wang 151286c253e4SCaesar Wang while (1) 151386c253e4SCaesar Wang ; 151486c253e4SCaesar Wang } 151586c253e4SCaesar Wang 1516bc5c3007SLin Huang void rockchip_plat_mmu_el3(void) 1517bc5c3007SLin Huang { 1518bc5c3007SLin Huang size_t sram_size; 1519bc5c3007SLin Huang 1520bc5c3007SLin Huang /* sram.text size */ 1521bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_text_end - 1522bc5c3007SLin Huang (char *)&__bl31_sram_text_start; 1523bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_text_start, 1524bc5c3007SLin Huang (unsigned long)&__bl31_sram_text_start, 1525bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RO | MT_SECURE); 1526bc5c3007SLin Huang 1527bc5c3007SLin Huang /* sram.data size */ 1528bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_data_end - 1529bc5c3007SLin Huang (char *)&__bl31_sram_data_start; 1530bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_data_start, 1531bc5c3007SLin Huang (unsigned long)&__bl31_sram_data_start, 1532bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RW | MT_SECURE); 1533bc5c3007SLin Huang 1534bc5c3007SLin Huang sram_size = (char *)&__bl31_sram_stack_end - 1535bc5c3007SLin Huang (char *)&__bl31_sram_stack_start; 1536bc5c3007SLin Huang mmap_add_region((unsigned long)&__bl31_sram_stack_start, 1537bc5c3007SLin Huang (unsigned long)&__bl31_sram_stack_start, 1538bc5c3007SLin Huang sram_size, MT_MEMORY | MT_RW | MT_SECURE); 1539bc5c3007SLin Huang 1540bc5c3007SLin Huang sram_size = (char *)&__sram_incbin_end - (char *)&__sram_incbin_start; 1541bc5c3007SLin Huang mmap_add_region((unsigned long)&__sram_incbin_start, 1542bc5c3007SLin Huang (unsigned long)&__sram_incbin_start, 1543bc5c3007SLin Huang sram_size, MT_NON_CACHEABLE | MT_RW | MT_SECURE); 1544bc5c3007SLin Huang } 1545bc5c3007SLin Huang 15466fba6e04STony Xie void plat_rockchip_pmu_init(void) 15476fba6e04STony Xie { 15486fba6e04STony Xie uint32_t cpu; 15496fba6e04STony Xie 15506fba6e04STony Xie rockchip_pd_lock_init(); 15516fba6e04STony Xie 1552f47a25ddSCaesar Wang /* register requires 32bits mode, switch it to 32 bits */ 1553f47a25ddSCaesar Wang cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot; 1554f47a25ddSCaesar Wang 15556fba6e04STony Xie for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 15566fba6e04STony Xie cpuson_flags[cpu] = 0; 15576fba6e04STony Xie 15589ec78bdfSTony Xie for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++) 15599ec78bdfSTony Xie clst_warmboot_data[cpu] = 0; 15609ec78bdfSTony Xie 15619ec78bdfSTony Xie /* config cpu's warm boot address */ 1562e3525114SXing Zheng mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1), 1563f47a25ddSCaesar Wang (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) | 15646fba6e04STony Xie CPU_BOOT_ADDR_WMASK); 15659ec78bdfSTony Xie mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE); 15666fba6e04STony Xie 15679d5aee2bSCaesar Wang /* 15689d5aee2bSCaesar Wang * Enable Schmitt trigger for better 32 kHz input signal, which is 15699d5aee2bSCaesar Wang * important for suspend/resume reliability among other things. 15709d5aee2bSCaesar Wang */ 15719d5aee2bSCaesar Wang mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE); 15729d5aee2bSCaesar Wang 15730786d688SCaesar Wang init_pmu_counts(); 15740786d688SCaesar Wang 15756fba6e04STony Xie nonboot_cpus_off(); 1576f47a25ddSCaesar Wang 15776fba6e04STony Xie INFO("%s(%d): pd status %x\n", __func__, __LINE__, 15786fba6e04STony Xie mmio_read_32(PMU_BASE + PMU_PWRDN_ST)); 15796fba6e04STony Xie } 1580