xref: /rk3399_ARM-atf/plat/rockchip/rk3399/drivers/pmu/pmu.c (revision 0eb7fa91e18bd888d94cd8d92f033ba92d9cb818)
16fba6e04STony Xie /*
2c1185ffdSJulius Werner  * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #include <assert.h>
86fba6e04STony Xie #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <bl31/bl31.h>
1509d40e0eSAntonio Nino Diaz #include <common/debug.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/gpio.h>
1909d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2209d40e0eSAntonio Nino Diaz 
2309d40e0eSAntonio Nino Diaz #include <dfs.h>
24977001aaSXing Zheng #include <m0_ctl.h>
258867299fSCaesar Wang #include <plat_params.h>
266fba6e04STony Xie #include <plat_private.h>
27ee1ebbd1SIsla Mitchell #include <pmu.h>
28ee1ebbd1SIsla Mitchell #include <pmu_com.h>
29ee1ebbd1SIsla Mitchell #include <pwm.h>
306fba6e04STony Xie #include <rk3399_def.h>
31e3525114SXing Zheng #include <secure.h>
326fba6e04STony Xie #include <soc.h>
334c127e68SCaesar Wang #include <suspend.h>
346fba6e04STony Xie 
359ec78bdfSTony Xie DEFINE_BAKERY_LOCK(rockchip_pd_lock);
369ec78bdfSTony Xie 
37f47a25ddSCaesar Wang static uint32_t cpu_warm_boot_addr;
384e836d35SLin Huang static char store_sram[SRAM_BIN_LIMIT + SRAM_TEXT_LIMIT + SRAM_DATA_LIMIT];
39de3c3007SCaesar Wang static uint32_t store_cru[CRU_SDIO0_CON1 / 4 + 1];
402adcad64SLin Huang static uint32_t store_usbphy0[7];
412adcad64SLin Huang static uint32_t store_usbphy1[7];
422adcad64SLin Huang static uint32_t store_grf_io_vsel;
432adcad64SLin Huang static uint32_t store_grf_soc_con0;
442adcad64SLin Huang static uint32_t store_grf_soc_con1;
452adcad64SLin Huang static uint32_t store_grf_soc_con2;
462adcad64SLin Huang static uint32_t store_grf_soc_con3;
472adcad64SLin Huang static uint32_t store_grf_soc_con4;
482adcad64SLin Huang static uint32_t store_grf_soc_con7;
492adcad64SLin Huang static uint32_t store_grf_ddrc_con[4];
502adcad64SLin Huang static uint32_t store_wdt0[2];
512adcad64SLin Huang static uint32_t store_wdt1[2];
52b38c6f6bSDerek Basehore static gicv3_dist_ctx_t dist_ctx;
53b38c6f6bSDerek Basehore static gicv3_redist_ctx_t rdist_ctx;
54f47a25ddSCaesar Wang 
556fba6e04STony Xie /*
566fba6e04STony Xie  * There are two ways to powering on or off on core.
576fba6e04STony Xie  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg,
586fba6e04STony Xie  *    it is core_pwr_pd mode
596fba6e04STony Xie  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
606fba6e04STony Xie  *     then, if the core enter into wfi, it power domain will be
616fba6e04STony Xie  *     powered off automatically. it is core_pwr_wfi or core_pwr_wfi_int mode
626fba6e04STony Xie  * so we need core_pm_cfg_info to distinguish which method be used now.
636fba6e04STony Xie  */
646fba6e04STony Xie 
656fba6e04STony Xie static uint32_t core_pm_cfg_info[PLATFORM_CORE_COUNT]
666fba6e04STony Xie #if USE_COHERENT_MEM
676fba6e04STony Xie __attribute__ ((section("tzfw_coherent_mem")))
686fba6e04STony Xie #endif
696fba6e04STony Xie ;/* coheront */
706fba6e04STony Xie 
719ec78bdfSTony Xie static void pmu_bus_idle_req(uint32_t bus, uint32_t state)
729ec78bdfSTony Xie {
739ec78bdfSTony Xie 	uint32_t bus_id = BIT(bus);
749ec78bdfSTony Xie 	uint32_t bus_req;
759ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
769ec78bdfSTony Xie 	uint32_t bus_state, bus_ack;
779ec78bdfSTony Xie 
789ec78bdfSTony Xie 	if (state)
799ec78bdfSTony Xie 		bus_req = BIT(bus);
809ec78bdfSTony Xie 	else
819ec78bdfSTony Xie 		bus_req = 0;
829ec78bdfSTony Xie 
839ec78bdfSTony Xie 	mmio_clrsetbits_32(PMU_BASE + PMU_BUS_IDLE_REQ, bus_id, bus_req);
849ec78bdfSTony Xie 
859ec78bdfSTony Xie 	do {
869ec78bdfSTony Xie 		bus_state = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST) & bus_id;
879ec78bdfSTony Xie 		bus_ack = mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK) & bus_id;
888c1e78afSDerek Basehore 		if (bus_state == bus_req && bus_ack == bus_req)
898c1e78afSDerek Basehore 			break;
908c1e78afSDerek Basehore 
919ec78bdfSTony Xie 		wait_cnt++;
928c1e78afSDerek Basehore 		udelay(1);
938c1e78afSDerek Basehore 	} while (wait_cnt < MAX_WAIT_COUNT);
949ec78bdfSTony Xie 
959ec78bdfSTony Xie 	if (bus_state != bus_req || bus_ack != bus_req) {
969ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
979ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ST),
989ec78bdfSTony Xie 		     bus_state);
999ec78bdfSTony Xie 		INFO("%s:st=%x(%x)\n", __func__,
1009ec78bdfSTony Xie 		     mmio_read_32(PMU_BASE + PMU_BUS_IDLE_ACK),
1019ec78bdfSTony Xie 		     bus_ack);
1029ec78bdfSTony Xie 	}
1039ec78bdfSTony Xie }
1049ec78bdfSTony Xie 
1059ec78bdfSTony Xie struct pmu_slpdata_s pmu_slpdata;
1069ec78bdfSTony Xie 
107b2a0af1bSDerek Basehore static void qos_restore(void)
1089ec78bdfSTony Xie {
1099ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1109ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gpu_qos, GPU);
1119ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1129ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1139ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1149ec78bdfSTony Xie 	}
1159ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1169ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1179ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1189ec78bdfSTony Xie 	}
1199ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1209ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1219ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1229ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1239ec78bdfSTony Xie 	}
1249ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1259ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1269ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1279ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gmac_qos, GMAC);
1289ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1299ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1309ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1319ec78bdfSTony Xie 	}
1329ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1339ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
1349ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
1359ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.emmc_qos, EMMC);
1369ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
1379ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.sdio_qos, SDIO);
1389ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
1399ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.gic_qos, GIC);
1409ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
1419ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
1429ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
1439ec78bdfSTony Xie 	}
1449ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
1459ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.iep_qos, IEP);
1469ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
1479ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
1489ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
1499ec78bdfSTony Xie 	}
1509ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
1519ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
1529ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
1539ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
1549ec78bdfSTony Xie 	}
1559ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
1569ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
1579ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
1589ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.dcf_qos, DCF);
1599ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
1609ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
1619ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
1629ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
1639ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
1649ec78bdfSTony Xie 	}
1659ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
1669ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
1679ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
1689ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
1699ec78bdfSTony Xie 		RESTORE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
1709ec78bdfSTony Xie 	}
1719ec78bdfSTony Xie }
1729ec78bdfSTony Xie 
173b2a0af1bSDerek Basehore static void qos_save(void)
1749ec78bdfSTony Xie {
1759ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GPU) == pmu_pd_on)
1769ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gpu_qos, GPU);
1779ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP0) == pmu_pd_on) {
1789ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m0_qos, ISP0_M0);
1799ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp0_m1_qos, ISP0_M1);
1809ec78bdfSTony Xie 	}
1819ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_ISP1) == pmu_pd_on) {
1829ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m0_qos, ISP1_M0);
1839ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.isp1_m1_qos, ISP1_M1);
1849ec78bdfSTony Xie 	}
1859ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VO) == pmu_pd_on) {
1869ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_r, VOP_BIG_R);
1879ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_big_w, VOP_BIG_W);
1889ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.vop_little, VOP_LITTLE);
1899ec78bdfSTony Xie 	}
1909ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_HDCP) == pmu_pd_on)
1919ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.hdcp_qos, HDCP);
1929ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GMAC) == pmu_pd_on)
1939ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gmac_qos, GMAC);
1949ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_CCI) == pmu_pd_on) {
1959ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m0_qos, CCI_M0);
1969ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.cci_m1_qos, CCI_M1);
1979ec78bdfSTony Xie 	}
1989ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SD) == pmu_pd_on)
1999ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdmmc_qos, SDMMC);
2009ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_EMMC) == pmu_pd_on)
2019ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.emmc_qos, EMMC);
2029ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_SDIOAUDIO) == pmu_pd_on)
2039ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.sdio_qos, SDIO);
2049ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_GIC) == pmu_pd_on)
2059ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.gic_qos, GIC);
2069ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_RGA) == pmu_pd_on) {
2079ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_r_qos, RGA_R);
2089ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.rga_w_qos, RGA_W);
2099ec78bdfSTony Xie 	}
2109ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_IEP) == pmu_pd_on)
2119ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.iep_qos, IEP);
2129ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_USB3) == pmu_pd_on) {
2139ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg0_qos, USB_OTG0);
2149ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_otg1_qos, USB_OTG1);
2159ec78bdfSTony Xie 	}
2169ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERIHP) == pmu_pd_on) {
2179ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host0_qos, USB_HOST0);
2189ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.usb_host1_qos, USB_HOST1);
2199ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perihp_nsp_qos, PERIHP_NSP);
2209ec78bdfSTony Xie 	}
2219ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_PERILP) == pmu_pd_on) {
2229ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac0_qos, DMAC0);
2239ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dmac1_qos, DMAC1);
2249ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.dcf_qos, DCF);
2259ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto0_qos, CRYPTO0);
2269ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.crypto1_qos, CRYPTO1);
2279ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilp_nsp_qos, PERILP_NSP);
2289ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.perilpslv_nsp_qos, PERILPSLV_NSP);
2299ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.peri_cm1_qos, PERI_CM1);
2309ec78bdfSTony Xie 	}
2319ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VDU) == pmu_pd_on)
2329ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m0_qos, VIDEO_M0);
2339ec78bdfSTony Xie 	if (pmu_power_domain_st(PD_VCODEC) == pmu_pd_on) {
2349ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_r_qos, VIDEO_M1_R);
2359ec78bdfSTony Xie 		SAVE_QOS(pmu_slpdata.video_m1_w_qos, VIDEO_M1_W);
2369ec78bdfSTony Xie 	}
2379ec78bdfSTony Xie }
2389ec78bdfSTony Xie 
2399ec78bdfSTony Xie static int pmu_set_power_domain(uint32_t pd_id, uint32_t pd_state)
2409ec78bdfSTony Xie {
2419ec78bdfSTony Xie 	uint32_t state;
2429ec78bdfSTony Xie 
2439ec78bdfSTony Xie 	if (pmu_power_domain_st(pd_id) == pd_state)
2449ec78bdfSTony Xie 		goto out;
2459ec78bdfSTony Xie 
2469ec78bdfSTony Xie 	if (pd_state == pmu_pd_on)
2479ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
2489ec78bdfSTony Xie 
2499ec78bdfSTony Xie 	state = (pd_state == pmu_pd_off) ? BUS_IDLE : BUS_ACTIVE;
2509ec78bdfSTony Xie 
2519ec78bdfSTony Xie 	switch (pd_id) {
2529ec78bdfSTony Xie 	case PD_GPU:
2539ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GPU, state);
2549ec78bdfSTony Xie 		break;
2559ec78bdfSTony Xie 	case PD_VIO:
2569ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VIO, state);
2579ec78bdfSTony Xie 		break;
2589ec78bdfSTony Xie 	case PD_ISP0:
2599ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP0, state);
2609ec78bdfSTony Xie 		break;
2619ec78bdfSTony Xie 	case PD_ISP1:
2629ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_ISP1, state);
2639ec78bdfSTony Xie 		break;
2649ec78bdfSTony Xie 	case PD_VO:
2659ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPB, state);
2669ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VOPL, state);
2679ec78bdfSTony Xie 		break;
2689ec78bdfSTony Xie 	case PD_HDCP:
2699ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_HDCP, state);
2709ec78bdfSTony Xie 		break;
2719ec78bdfSTony Xie 	case PD_TCPD0:
2729ec78bdfSTony Xie 		break;
2739ec78bdfSTony Xie 	case PD_TCPD1:
2749ec78bdfSTony Xie 		break;
2759ec78bdfSTony Xie 	case PD_GMAC:
2769ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GMAC, state);
2779ec78bdfSTony Xie 		break;
2789ec78bdfSTony Xie 	case PD_CCI:
2799ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM0, state);
2809ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_CCIM1, state);
2819ec78bdfSTony Xie 		break;
2829ec78bdfSTony Xie 	case PD_SD:
2839ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SD, state);
2849ec78bdfSTony Xie 		break;
2859ec78bdfSTony Xie 	case PD_EMMC:
2869ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EMMC, state);
2879ec78bdfSTony Xie 		break;
2889ec78bdfSTony Xie 	case PD_EDP:
2899ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_EDP, state);
2909ec78bdfSTony Xie 		break;
2919ec78bdfSTony Xie 	case PD_SDIOAUDIO:
2929ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_SDIOAUDIO, state);
2939ec78bdfSTony Xie 		break;
2949ec78bdfSTony Xie 	case PD_GIC:
2959ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_GIC, state);
2969ec78bdfSTony Xie 		break;
2979ec78bdfSTony Xie 	case PD_RGA:
2989ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_RGA, state);
2999ec78bdfSTony Xie 		break;
3009ec78bdfSTony Xie 	case PD_VCODEC:
3019ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VCODEC, state);
3029ec78bdfSTony Xie 		break;
3039ec78bdfSTony Xie 	case PD_VDU:
3049ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_VDU, state);
3059ec78bdfSTony Xie 		break;
3069ec78bdfSTony Xie 	case PD_IEP:
3079ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_IEP, state);
3089ec78bdfSTony Xie 		break;
3099ec78bdfSTony Xie 	case PD_USB3:
3109ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_USB3, state);
3119ec78bdfSTony Xie 		break;
3129ec78bdfSTony Xie 	case PD_PERIHP:
3139ec78bdfSTony Xie 		pmu_bus_idle_req(BUS_ID_PERIHP, state);
3149ec78bdfSTony Xie 		break;
3159ec78bdfSTony Xie 	default:
316649c48f5SJonathan Wright 		/* Do nothing in default case */
3179ec78bdfSTony Xie 		break;
3189ec78bdfSTony Xie 	}
3199ec78bdfSTony Xie 
3209ec78bdfSTony Xie 	if (pd_state == pmu_pd_off)
3219ec78bdfSTony Xie 		pmu_power_domain_ctr(pd_id, pd_state);
3229ec78bdfSTony Xie 
3239ec78bdfSTony Xie out:
3249ec78bdfSTony Xie 	return 0;
3259ec78bdfSTony Xie }
3269ec78bdfSTony Xie 
3279ec78bdfSTony Xie static uint32_t pmu_powerdomain_state;
3289ec78bdfSTony Xie 
3299ec78bdfSTony Xie static void pmu_power_domains_suspend(void)
3309ec78bdfSTony Xie {
3319ec78bdfSTony Xie 	clk_gate_con_save();
3329ec78bdfSTony Xie 	clk_gate_con_disable();
3339ec78bdfSTony Xie 	qos_save();
3349ec78bdfSTony Xie 	pmu_powerdomain_state = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
3359ec78bdfSTony Xie 	pmu_set_power_domain(PD_GPU, pmu_pd_off);
3369ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD0, pmu_pd_off);
3379ec78bdfSTony Xie 	pmu_set_power_domain(PD_TCPD1, pmu_pd_off);
3389ec78bdfSTony Xie 	pmu_set_power_domain(PD_VO, pmu_pd_off);
3399ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP0, pmu_pd_off);
3409ec78bdfSTony Xie 	pmu_set_power_domain(PD_ISP1, pmu_pd_off);
3419ec78bdfSTony Xie 	pmu_set_power_domain(PD_HDCP, pmu_pd_off);
3429ec78bdfSTony Xie 	pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_off);
3439ec78bdfSTony Xie 	pmu_set_power_domain(PD_GMAC, pmu_pd_off);
3449ec78bdfSTony Xie 	pmu_set_power_domain(PD_EDP, pmu_pd_off);
3459ec78bdfSTony Xie 	pmu_set_power_domain(PD_IEP, pmu_pd_off);
3469ec78bdfSTony Xie 	pmu_set_power_domain(PD_RGA, pmu_pd_off);
3479ec78bdfSTony Xie 	pmu_set_power_domain(PD_VCODEC, pmu_pd_off);
3489ec78bdfSTony Xie 	pmu_set_power_domain(PD_VDU, pmu_pd_off);
349a109ec92SLin Huang 	pmu_set_power_domain(PD_USB3, pmu_pd_off);
350a109ec92SLin Huang 	pmu_set_power_domain(PD_EMMC, pmu_pd_off);
351a109ec92SLin Huang 	pmu_set_power_domain(PD_VIO, pmu_pd_off);
352a109ec92SLin Huang 	pmu_set_power_domain(PD_SD, pmu_pd_off);
353a109ec92SLin Huang 	pmu_set_power_domain(PD_PERIHP, pmu_pd_off);
3549ec78bdfSTony Xie 	clk_gate_con_restore();
3559ec78bdfSTony Xie }
3569ec78bdfSTony Xie 
3579ec78bdfSTony Xie static void pmu_power_domains_resume(void)
3589ec78bdfSTony Xie {
3599ec78bdfSTony Xie 	clk_gate_con_save();
3609ec78bdfSTony Xie 	clk_gate_con_disable();
3619ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VDU)))
3629ec78bdfSTony Xie 		pmu_set_power_domain(PD_VDU, pmu_pd_on);
3639ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VCODEC)))
3649ec78bdfSTony Xie 		pmu_set_power_domain(PD_VCODEC, pmu_pd_on);
3659ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_RGA)))
3669ec78bdfSTony Xie 		pmu_set_power_domain(PD_RGA, pmu_pd_on);
3679ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_IEP)))
3689ec78bdfSTony Xie 		pmu_set_power_domain(PD_IEP, pmu_pd_on);
3699ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_EDP)))
3709ec78bdfSTony Xie 		pmu_set_power_domain(PD_EDP, pmu_pd_on);
3719ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GMAC)))
3729ec78bdfSTony Xie 		pmu_set_power_domain(PD_GMAC, pmu_pd_on);
3739ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_SDIOAUDIO)))
3749ec78bdfSTony Xie 		pmu_set_power_domain(PD_SDIOAUDIO, pmu_pd_on);
3759ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_HDCP)))
3769ec78bdfSTony Xie 		pmu_set_power_domain(PD_HDCP, pmu_pd_on);
3779ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP1)))
3789ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP1, pmu_pd_on);
3799ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_ISP0)))
3809ec78bdfSTony Xie 		pmu_set_power_domain(PD_ISP0, pmu_pd_on);
3819ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_VO)))
3829ec78bdfSTony Xie 		pmu_set_power_domain(PD_VO, pmu_pd_on);
3839ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD1)))
3849ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD1, pmu_pd_on);
3859ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_TCPD0)))
3869ec78bdfSTony Xie 		pmu_set_power_domain(PD_TCPD0, pmu_pd_on);
3879ec78bdfSTony Xie 	if (!(pmu_powerdomain_state & BIT(PD_GPU)))
3889ec78bdfSTony Xie 		pmu_set_power_domain(PD_GPU, pmu_pd_on);
389a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_USB3)))
390a109ec92SLin Huang 		pmu_set_power_domain(PD_USB3, pmu_pd_on);
391a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_EMMC)))
392a109ec92SLin Huang 		pmu_set_power_domain(PD_EMMC, pmu_pd_on);
393a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_VIO)))
394a109ec92SLin Huang 		pmu_set_power_domain(PD_VIO, pmu_pd_on);
395a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_SD)))
396a109ec92SLin Huang 		pmu_set_power_domain(PD_SD, pmu_pd_on);
397a109ec92SLin Huang 	if (!(pmu_powerdomain_state & BIT(PD_PERIHP)))
398a109ec92SLin Huang 		pmu_set_power_domain(PD_PERIHP, pmu_pd_on);
3999ec78bdfSTony Xie 	qos_restore();
4009ec78bdfSTony Xie 	clk_gate_con_restore();
4019ec78bdfSTony Xie }
4029ec78bdfSTony Xie 
403c3710ee7SCaesar Wang void rk3399_flush_l2_b(void)
404f47a25ddSCaesar Wang {
405f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
406f47a25ddSCaesar Wang 
407f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
408f47a25ddSCaesar Wang 	dsb();
409f47a25ddSCaesar Wang 
410c3710ee7SCaesar Wang 	/*
411c3710ee7SCaesar Wang 	 * The Big cluster flush L2 cache took ~4ms by default, give 10ms for
412c3710ee7SCaesar Wang 	 * the enough margin.
413c3710ee7SCaesar Wang 	 */
414f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
415f47a25ddSCaesar Wang 		 BIT(L2_FLUSHDONE_CLUSTER_B))) {
416f47a25ddSCaesar Wang 		wait_cnt++;
417c3710ee7SCaesar Wang 		udelay(10);
418c3710ee7SCaesar Wang 		if (wait_cnt == 10000 / 10)
419c3710ee7SCaesar Wang 			WARN("L2 cache flush on suspend took longer than 10ms\n");
420f47a25ddSCaesar Wang 	}
421f47a25ddSCaesar Wang 
422f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(L2_FLUSH_REQ_CLUSTER_B));
423f47a25ddSCaesar Wang }
424f47a25ddSCaesar Wang 
425f47a25ddSCaesar Wang static void pmu_scu_b_pwrdn(void)
426f47a25ddSCaesar Wang {
427f47a25ddSCaesar Wang 	uint32_t wait_cnt = 0;
428f47a25ddSCaesar Wang 
429f47a25ddSCaesar Wang 	if ((mmio_read_32(PMU_BASE + PMU_PWRDN_ST) &
430f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) !=
431f47a25ddSCaesar Wang 	     (BIT(PMU_A72_B0_PWRDWN_ST) | BIT(PMU_A72_B1_PWRDWN_ST))) {
432f47a25ddSCaesar Wang 		ERROR("%s: not all cpus is off\n", __func__);
433f47a25ddSCaesar Wang 		return;
434f47a25ddSCaesar Wang 	}
435f47a25ddSCaesar Wang 
436c3710ee7SCaesar Wang 	rk3399_flush_l2_b();
437f47a25ddSCaesar Wang 
438f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
439f47a25ddSCaesar Wang 
440f47a25ddSCaesar Wang 	while (!(mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST) &
441f47a25ddSCaesar Wang 		 BIT(STANDBY_BY_WFIL2_CLUSTER_B))) {
442f47a25ddSCaesar Wang 		wait_cnt++;
4438c1e78afSDerek Basehore 		udelay(1);
4449ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT)
445f47a25ddSCaesar Wang 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
446f47a25ddSCaesar Wang 			      mmio_read_32(PMU_BASE + PMU_CORE_PWR_ST));
447f47a25ddSCaesar Wang 	}
448f47a25ddSCaesar Wang }
449f47a25ddSCaesar Wang 
450f47a25ddSCaesar Wang static void pmu_scu_b_pwrup(void)
451f47a25ddSCaesar Wang {
452f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, BIT(ACINACTM_CLUSTER_B_CFG));
453f47a25ddSCaesar Wang }
454f47a25ddSCaesar Wang 
4556fba6e04STony Xie static inline uint32_t get_cpus_pwr_domain_cfg_info(uint32_t cpu_id)
4566fba6e04STony Xie {
45780fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4586fba6e04STony Xie 	return core_pm_cfg_info[cpu_id];
4596fba6e04STony Xie }
4606fba6e04STony Xie 
4616fba6e04STony Xie static inline void set_cpus_pwr_domain_cfg_info(uint32_t cpu_id, uint32_t value)
4626fba6e04STony Xie {
46380fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
4646fba6e04STony Xie 	core_pm_cfg_info[cpu_id] = value;
4656fba6e04STony Xie #if !USE_COHERENT_MEM
4666fba6e04STony Xie 	flush_dcache_range((uintptr_t)&core_pm_cfg_info[cpu_id],
4676fba6e04STony Xie 			   sizeof(uint32_t));
4686fba6e04STony Xie #endif
4696fba6e04STony Xie }
4706fba6e04STony Xie 
4716fba6e04STony Xie static int cpus_power_domain_on(uint32_t cpu_id)
4726fba6e04STony Xie {
4736fba6e04STony Xie 	uint32_t cfg_info;
4746fba6e04STony Xie 	uint32_t cpu_pd = PD_CPUL0 + cpu_id;
4756fba6e04STony Xie 	/*
4766fba6e04STony Xie 	  * There are two ways to powering on or off on core.
4776fba6e04STony Xie 	  * 1) Control it power domain into on or off in PMU_PWRDN_CON reg
4786fba6e04STony Xie 	  * 2) Enable the core power manage in PMU_CORE_PM_CON reg,
4796fba6e04STony Xie 	  *     then, if the core enter into wfi, it power domain will be
4806fba6e04STony Xie 	  *     powered off automatically.
4816fba6e04STony Xie 	  */
4826fba6e04STony Xie 
4836fba6e04STony Xie 	cfg_info = get_cpus_pwr_domain_cfg_info(cpu_id);
4846fba6e04STony Xie 
4856fba6e04STony Xie 	if (cfg_info == core_pwr_pd) {
4866fba6e04STony Xie 		/* disable core_pm cfg */
4876fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
4886fba6e04STony Xie 			      CORES_PM_DISABLE);
4896fba6e04STony Xie 		/* if the cores have be on, power off it firstly */
4906fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4916fba6e04STony Xie 			mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), 0);
4926fba6e04STony Xie 			pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
4936fba6e04STony Xie 		}
4946fba6e04STony Xie 
4956fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_on);
4966fba6e04STony Xie 	} else {
4976fba6e04STony Xie 		if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) {
4986fba6e04STony Xie 			WARN("%s: cpu%d is not in off,!\n", __func__, cpu_id);
4996fba6e04STony Xie 			return -EINVAL;
5006fba6e04STony Xie 		}
5016fba6e04STony Xie 
5026fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5036fba6e04STony Xie 			      BIT(core_pm_sft_wakeup_en));
504f47a25ddSCaesar Wang 		dsb();
5056fba6e04STony Xie 	}
5066fba6e04STony Xie 
5076fba6e04STony Xie 	return 0;
5086fba6e04STony Xie }
5096fba6e04STony Xie 
5106fba6e04STony Xie static int cpus_power_domain_off(uint32_t cpu_id, uint32_t pd_cfg)
5116fba6e04STony Xie {
5126fba6e04STony Xie 	uint32_t cpu_pd;
5136fba6e04STony Xie 	uint32_t core_pm_value;
5146fba6e04STony Xie 
5156fba6e04STony Xie 	cpu_pd = PD_CPUL0 + cpu_id;
5166fba6e04STony Xie 	if (pmu_power_domain_st(cpu_pd) == pmu_pd_off)
5176fba6e04STony Xie 		return 0;
5186fba6e04STony Xie 
5196fba6e04STony Xie 	if (pd_cfg == core_pwr_pd) {
5206fba6e04STony Xie 		if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK))
5216fba6e04STony Xie 			return -EINVAL;
5226fba6e04STony Xie 
5236fba6e04STony Xie 		/* disable core_pm cfg */
5246fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5256fba6e04STony Xie 			      CORES_PM_DISABLE);
5266fba6e04STony Xie 
5276fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5286fba6e04STony Xie 		pmu_power_domain_ctr(cpu_pd, pmu_pd_off);
5296fba6e04STony Xie 	} else {
5306fba6e04STony Xie 		set_cpus_pwr_domain_cfg_info(cpu_id, pd_cfg);
5316fba6e04STony Xie 
5326fba6e04STony Xie 		core_pm_value = BIT(core_pm_en);
5336fba6e04STony Xie 		if (pd_cfg == core_pwr_wfi_int)
5346fba6e04STony Xie 			core_pm_value |= BIT(core_pm_int_wakeup_en);
5356fba6e04STony Xie 		mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
5366fba6e04STony Xie 			      core_pm_value);
537f47a25ddSCaesar Wang 		dsb();
5386fba6e04STony Xie 	}
5396fba6e04STony Xie 
5406fba6e04STony Xie 	return 0;
5416fba6e04STony Xie }
5426fba6e04STony Xie 
5439ec78bdfSTony Xie static inline void clst_pwr_domain_suspend(plat_local_state_t lvl_state)
5449ec78bdfSTony Xie {
5459ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5469ec78bdfSTony Xie 	uint32_t pll_id, clst_st_msk, clst_st_chk_msk, pmu_st;
5479ec78bdfSTony Xie 
5489ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5499ec78bdfSTony Xie 
55063ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5519ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT) {
5529ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5539ec78bdfSTony Xie 			clst_st_msk = CLST_L_CPUS_MSK;
5549ec78bdfSTony Xie 		} else {
5559ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5569ec78bdfSTony Xie 			clst_st_msk = CLST_B_CPUS_MSK <<
5579ec78bdfSTony Xie 				       PLATFORM_CLUSTER0_CORE_COUNT;
5589ec78bdfSTony Xie 		}
5599ec78bdfSTony Xie 
5609ec78bdfSTony Xie 		clst_st_chk_msk = clst_st_msk & ~(BIT(cpu_id));
5619ec78bdfSTony Xie 
5629ec78bdfSTony Xie 		pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5639ec78bdfSTony Xie 
5649ec78bdfSTony Xie 		pmu_st &= clst_st_msk;
5659ec78bdfSTony Xie 
5669ec78bdfSTony Xie 		if (pmu_st == clst_st_chk_msk) {
5679ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5689ec78bdfSTony Xie 				      PLL_SLOW_MODE);
5699ec78bdfSTony Xie 
5709ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = PMU_CLST_RET;
5719ec78bdfSTony Xie 
5729ec78bdfSTony Xie 			pmu_st = mmio_read_32(PMU_BASE + PMU_PWRDN_ST);
5739ec78bdfSTony Xie 			pmu_st &= clst_st_msk;
5749ec78bdfSTony Xie 			if (pmu_st == clst_st_chk_msk)
5759ec78bdfSTony Xie 				return;
5769ec78bdfSTony Xie 			/*
5779ec78bdfSTony Xie 			 * it is mean that others cpu is up again,
5789ec78bdfSTony Xie 			 * we must resume the cfg at once.
5799ec78bdfSTony Xie 			 */
5809ec78bdfSTony Xie 			mmio_write_32(CRU_BASE + CRU_PLL_CON(pll_id, 3),
5819ec78bdfSTony Xie 				      PLL_NOMAL_MODE);
5829ec78bdfSTony Xie 			clst_warmboot_data[pll_id] = 0;
5839ec78bdfSTony Xie 		}
5849ec78bdfSTony Xie 	}
5859ec78bdfSTony Xie }
5869ec78bdfSTony Xie 
5879ec78bdfSTony Xie static int clst_pwr_domain_resume(plat_local_state_t lvl_state)
5889ec78bdfSTony Xie {
5899ec78bdfSTony Xie 	uint32_t cpu_id = plat_my_core_pos();
5909ec78bdfSTony Xie 	uint32_t pll_id, pll_st;
5919ec78bdfSTony Xie 
5929ec78bdfSTony Xie 	assert(cpu_id < PLATFORM_CORE_COUNT);
5939ec78bdfSTony Xie 
59463ebf051STony Xie 	if (lvl_state == PLAT_MAX_OFF_STATE) {
5959ec78bdfSTony Xie 		if (cpu_id < PLATFORM_CLUSTER0_CORE_COUNT)
5969ec78bdfSTony Xie 			pll_id = ALPLL_ID;
5979ec78bdfSTony Xie 		else
5989ec78bdfSTony Xie 			pll_id = ABPLL_ID;
5999ec78bdfSTony Xie 
6009ec78bdfSTony Xie 		pll_st = mmio_read_32(CRU_BASE + CRU_PLL_CON(pll_id, 3)) >>
6019ec78bdfSTony Xie 				 PLL_MODE_SHIFT;
6029ec78bdfSTony Xie 
6039ec78bdfSTony Xie 		if (pll_st != NORMAL_MODE) {
6049ec78bdfSTony Xie 			WARN("%s: clst (%d) is in error mode (%d)\n",
6059ec78bdfSTony Xie 			     __func__, pll_id, pll_st);
6069ec78bdfSTony Xie 			return -1;
6079ec78bdfSTony Xie 		}
6089ec78bdfSTony Xie 	}
6099ec78bdfSTony Xie 
6109ec78bdfSTony Xie 	return 0;
6119ec78bdfSTony Xie }
6129ec78bdfSTony Xie 
6136fba6e04STony Xie static void nonboot_cpus_off(void)
6146fba6e04STony Xie {
6156fba6e04STony Xie 	uint32_t boot_cpu, cpu;
6166fba6e04STony Xie 
6176fba6e04STony Xie 	boot_cpu = plat_my_core_pos();
6186fba6e04STony Xie 
6196fba6e04STony Xie 	/* turn off noboot cpus */
6206fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) {
6216fba6e04STony Xie 		if (cpu == boot_cpu)
6226fba6e04STony Xie 			continue;
6236fba6e04STony Xie 		cpus_power_domain_off(cpu, core_pwr_pd);
6246fba6e04STony Xie 	}
6256fba6e04STony Xie }
6266fba6e04STony Xie 
627f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
6286fba6e04STony Xie {
6296fba6e04STony Xie 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
6306fba6e04STony Xie 
63180fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6326fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6336fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG;
6346fba6e04STony Xie 	cpuson_entry_point[cpu_id] = entrypoint;
6356fba6e04STony Xie 	dsb();
6366fba6e04STony Xie 
6376fba6e04STony Xie 	cpus_power_domain_on(cpu_id);
6386fba6e04STony Xie 
639f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6406fba6e04STony Xie }
6416fba6e04STony Xie 
642f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_off(void)
6436fba6e04STony Xie {
6446fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6456fba6e04STony Xie 
6466fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi);
6476fba6e04STony Xie 
648f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6496fba6e04STony Xie }
6506fba6e04STony Xie 
651f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
652f32ab444Stony.xie 				 plat_local_state_t lvl_state)
6539ec78bdfSTony Xie {
654649c48f5SJonathan Wright 	if (lvl == MPIDR_AFFLVL1) {
6559ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6569ec78bdfSTony Xie 	}
6579ec78bdfSTony Xie 
658f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6599ec78bdfSTony Xie }
6609ec78bdfSTony Xie 
661f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_suspend(void)
6626fba6e04STony Xie {
6636fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6646fba6e04STony Xie 
66580fb66b3SSandrine Bailleux 	assert(cpu_id < PLATFORM_CORE_COUNT);
6666fba6e04STony Xie 	assert(cpuson_flags[cpu_id] == 0);
6676fba6e04STony Xie 	cpuson_flags[cpu_id] = PMU_CPU_AUTO_PWRDN;
6689ec78bdfSTony Xie 	cpuson_entry_point[cpu_id] = plat_get_sec_entrypoint();
6696fba6e04STony Xie 	dsb();
6706fba6e04STony Xie 
6716fba6e04STony Xie 	cpus_power_domain_off(cpu_id, core_pwr_wfi_int);
6726fba6e04STony Xie 
673f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6746fba6e04STony Xie }
6756fba6e04STony Xie 
676f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, plat_local_state_t lvl_state)
6779ec78bdfSTony Xie {
678649c48f5SJonathan Wright 	if (lvl == MPIDR_AFFLVL1) {
6799ec78bdfSTony Xie 		clst_pwr_domain_suspend(lvl_state);
6809ec78bdfSTony Xie 	}
6819ec78bdfSTony Xie 
682f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6839ec78bdfSTony Xie }
6849ec78bdfSTony Xie 
685f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_on_finish(void)
6866fba6e04STony Xie {
6876fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
6886fba6e04STony Xie 
6899ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id),
6909ec78bdfSTony Xie 		      CORES_PM_DISABLE);
691f32ab444Stony.xie 	return PSCI_E_SUCCESS;
6929ec78bdfSTony Xie }
6939ec78bdfSTony Xie 
694f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
6959ec78bdfSTony Xie 				       plat_local_state_t lvl_state)
6969ec78bdfSTony Xie {
697649c48f5SJonathan Wright 	if (lvl == MPIDR_AFFLVL1) {
6989ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
6999ec78bdfSTony Xie 	}
7006fba6e04STony Xie 
701f32ab444Stony.xie 	return PSCI_E_SUCCESS;
7026fba6e04STony Xie }
7036fba6e04STony Xie 
704f32ab444Stony.xie int rockchip_soc_cores_pwr_dm_resume(void)
7056fba6e04STony Xie {
7066fba6e04STony Xie 	uint32_t cpu_id = plat_my_core_pos();
7076fba6e04STony Xie 
7086fba6e04STony Xie 	/* Disable core_pm */
7096fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_CORE_PM_CON(cpu_id), CORES_PM_DISABLE);
7106fba6e04STony Xie 
711f32ab444Stony.xie 	return PSCI_E_SUCCESS;
7126fba6e04STony Xie }
7136fba6e04STony Xie 
714f32ab444Stony.xie int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, plat_local_state_t lvl_state)
7159ec78bdfSTony Xie {
716649c48f5SJonathan Wright 	if (lvl == MPIDR_AFFLVL1) {
7179ec78bdfSTony Xie 		clst_pwr_domain_resume(lvl_state);
7189ec78bdfSTony Xie 	}
7199ec78bdfSTony Xie 
720f32ab444Stony.xie 	return PSCI_E_SUCCESS;
7219ec78bdfSTony Xie }
7229ec78bdfSTony Xie 
7230786d688SCaesar Wang /**
7240786d688SCaesar Wang  * init_pmu_counts - Init timing counts in the PMU register area
7250786d688SCaesar Wang  *
7260786d688SCaesar Wang  * At various points when we power up or down parts of the system we need
7270786d688SCaesar Wang  * a delay to wait for power / clocks to become stable.  The PMU has counters
7280786d688SCaesar Wang  * to help software do the delay properly.  Basically, it works like this:
7290786d688SCaesar Wang  * - Software sets up counter values
7300786d688SCaesar Wang  * - When software turns on something in the PMU, the counter kicks off
7310786d688SCaesar Wang  * - The hardware sets a bit automatically when the counter has finished and
7320786d688SCaesar Wang  *   software knows that the initialization is done.
7330786d688SCaesar Wang  *
7340786d688SCaesar Wang  * It's software's job to setup these counters.  The hardware power on default
7350786d688SCaesar Wang  * for these settings is conservative, setting everything to 0x5dc0
7360786d688SCaesar Wang  * (750 ms in 32 kHz counts or 1 ms in 24 MHz counts).
7370786d688SCaesar Wang  *
7380786d688SCaesar Wang  * Note that some of these counters are only really used at suspend/resume
7390786d688SCaesar Wang  * time (for instance, that's the only time we turn off/on the oscillator) and
7400786d688SCaesar Wang  * others are used during normal runtime (like turning on/off a CPU or GPU) but
7410786d688SCaesar Wang  * it doesn't hurt to init everything at boot.
7420786d688SCaesar Wang  *
7430786d688SCaesar Wang  * Also note that these counters can run off the 32 kHz clock or the 24 MHz
7440786d688SCaesar Wang  * clock.  While the 24 MHz clock can give us more precision, it's not always
745bdb2763dSCaesar Wang  * available (like when we turn the oscillator off at sleep time). The
746bdb2763dSCaesar Wang  * pmu_use_lf (lf: low freq) is available in power mode.  Current understanding
747bdb2763dSCaesar Wang  * is that counts work like this:
7480786d688SCaesar Wang  *    IF (pmu_use_lf == 0) || (power_mode_en == 0)
7490786d688SCaesar Wang  *      use the 24M OSC for counts
7500786d688SCaesar Wang  *    ELSE
7510786d688SCaesar Wang  *      use the 32K OSC for counts
7520786d688SCaesar Wang  *
7530786d688SCaesar Wang  * Notes:
7540786d688SCaesar Wang  * - There is a separate bit for the PMU called PMU_24M_EN_CFG.  At the moment
7550786d688SCaesar Wang  *   we always keep that 0.  This apparently choose between using the PLL as
7560786d688SCaesar Wang  *   the source for the PMU vs. the 24M clock.  If we ever set it to 1 we
7570786d688SCaesar Wang  *   should consider how it affects these counts (if at all).
7580786d688SCaesar Wang  * - The power_mode_en is documented to auto-clear automatically when we leave
7590786d688SCaesar Wang  *   "power mode".  That's why most clocks are on 24M.  Only timings used when
7600786d688SCaesar Wang  *   in "power mode" are 32k.
7610786d688SCaesar Wang  * - In some cases the kernel may override these counts.
7620786d688SCaesar Wang  *
7630786d688SCaesar Wang  * The PMU_STABLE_CNT / PMU_OSC_CNT / PMU_PLLLOCK_CNT are important CNTs
7640786d688SCaesar Wang  * in power mode, we need to ensure that they are available.
7650786d688SCaesar Wang  */
7660786d688SCaesar Wang static void init_pmu_counts(void)
7670786d688SCaesar Wang {
7680786d688SCaesar Wang 	/* COUNTS FOR INSIDE POWER MODE */
7690786d688SCaesar Wang 
7700786d688SCaesar Wang 	/*
7710786d688SCaesar Wang 	 * From limited testing, need PMU stable >= 2ms, but go overkill
7720786d688SCaesar Wang 	 * and choose 30 ms to match testing on past SoCs.  Also let
7730786d688SCaesar Wang 	 * OSC have 30 ms for stabilization.
7740786d688SCaesar Wang 	 */
7750786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_STABLE_CNT, CYCL_32K_CNT_MS(30));
7760786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_OSC_CNT, CYCL_32K_CNT_MS(30));
7770786d688SCaesar Wang 
7780786d688SCaesar Wang 	/* Unclear what these should be; try 3 ms */
7790786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_RST_CLR_CNT, CYCL_32K_CNT_MS(3));
7800786d688SCaesar Wang 
7810786d688SCaesar Wang 	/* Unclear what this should be, but set the default explicitly */
7820786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_TIMEOUT_CNT, 0x5dc0);
7830786d688SCaesar Wang 
7840786d688SCaesar Wang 	/* COUNTS FOR OUTSIDE POWER MODE */
7850786d688SCaesar Wang 
7860786d688SCaesar Wang 	/* Put something sorta conservative here until we know better */
7870786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLLLOCK_CNT, CYCL_24M_CNT_MS(3));
7880786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_DDRIO_PWRON_CNT, CYCL_24M_CNT_MS(1));
7890786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRDN_CNT, CYCL_24M_CNT_MS(1));
7900786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CENTER_PWRUP_CNT, CYCL_24M_CNT_MS(1));
7910786d688SCaesar Wang 
7920786d688SCaesar Wang 	/*
7934e836d35SLin Huang 	 * when we enable PMU_CLR_PERILP, it will shut down the SRAM, but
7944e836d35SLin Huang 	 * M0 code run in SRAM, and we need it to check whether cpu enter
7954e836d35SLin Huang 	 * FSM status, so we must wait M0 finish their code and enter WFI,
7964e836d35SLin Huang 	 * then we can shutdown SRAM, according FSM order:
7974e836d35SLin Huang 	 * ST_NORMAL->..->ST_SCU_L_PWRDN->..->ST_CENTER_PWRDN->ST_PERILP_PWRDN
7984e836d35SLin Huang 	 * we can add delay when shutdown ST_SCU_L_PWRDN to guarantee M0 get
7994e836d35SLin Huang 	 * the FSM status and enter WFI, then enable PMU_CLR_PERILP.
8004e836d35SLin Huang 	 */
8014e836d35SLin Huang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRDN_CNT, CYCL_24M_CNT_MS(5));
8024e836d35SLin Huang 	mmio_write_32(PMU_BASE + PMU_SCU_L_PWRUP_CNT, CYCL_24M_CNT_US(1));
8034e836d35SLin Huang 
8044e836d35SLin Huang 	/*
8050786d688SCaesar Wang 	 * Set CPU/GPU to 1 us.
8060786d688SCaesar Wang 	 *
8070786d688SCaesar Wang 	 * NOTE: Even though ATF doesn't configure the GPU we'll still setup
8080786d688SCaesar Wang 	 * counts here.  After all ATF controls all these other bits and also
8090786d688SCaesar Wang 	 * chooses which clock these counters use.
8100786d688SCaesar Wang 	 */
8110786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRDN_CNT, CYCL_24M_CNT_US(1));
8120786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_SCU_B_PWRUP_CNT, CYCL_24M_CNT_US(1));
8130786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRDN_CNT, CYCL_24M_CNT_US(1));
8140786d688SCaesar Wang 	mmio_write_32(PMU_BASE + PMU_GPU_PWRUP_CNT, CYCL_24M_CNT_US(1));
8150786d688SCaesar Wang }
8160786d688SCaesar Wang 
8174c127e68SCaesar Wang static uint32_t clk_ddrc_save;
8184c127e68SCaesar Wang 
8196fba6e04STony Xie static void sys_slp_config(void)
8206fba6e04STony Xie {
8216fba6e04STony Xie 	uint32_t slp_mode_cfg = 0;
8226fba6e04STony Xie 
8234c127e68SCaesar Wang 	/* keep enabling clk_ddrc_bpll_src_en gate for DDRC */
8244c127e68SCaesar Wang 	clk_ddrc_save = mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(3));
8254c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3), WMSK_BIT(1));
8264c127e68SCaesar Wang 
8274c127e68SCaesar Wang 	prepare_abpll_for_ddrctrl();
8284c127e68SCaesar Wang 	sram_func_set_ddrctl_pll(ABPLL_ID);
8294c127e68SCaesar Wang 
8309ec78bdfSTony Xie 	mmio_write_32(GRF_BASE + GRF_SOC_CON4, CCI_FORCE_WAKEUP);
831f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
832f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_PREQ_CCI500_HW) |
833f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_QREQ_CCI500_HW) |
834f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_QGATING_CCI500_CFG));
835f47a25ddSCaesar Wang 
836f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
837f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_HW) |
838f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_CORE_L_2GIC_HW) |
839f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_CLR_GIC2_CORE_L_HW));
840f47a25ddSCaesar Wang 
841f47a25ddSCaesar Wang 	slp_mode_cfg = BIT(PMU_PWR_MODE_EN) |
842133598cbSLin Huang 		       BIT(PMU_WKUP_RST_EN) |
843a109ec92SLin Huang 		       BIT(PMU_INPUT_CLAMP_EN) |
844f47a25ddSCaesar Wang 		       BIT(PMU_POWER_OFF_REQ_CFG) |
845f47a25ddSCaesar Wang 		       BIT(PMU_CPU0_PD_EN) |
846f47a25ddSCaesar Wang 		       BIT(PMU_L2_FLUSH_EN) |
847f47a25ddSCaesar Wang 		       BIT(PMU_L2_IDLE_EN) |
8489ec78bdfSTony Xie 		       BIT(PMU_SCU_PD_EN) |
8499ec78bdfSTony Xie 		       BIT(PMU_CCI_PD_EN) |
8509ec78bdfSTony Xie 		       BIT(PMU_CLK_CORE_SRC_GATE_EN) |
8519ec78bdfSTony Xie 		       BIT(PMU_ALIVE_USE_LF) |
8529ec78bdfSTony Xie 		       BIT(PMU_SREF0_ENTER_EN) |
8539ec78bdfSTony Xie 		       BIT(PMU_SREF1_ENTER_EN) |
8549ec78bdfSTony Xie 		       BIT(PMU_DDRC0_GATING_EN) |
8559ec78bdfSTony Xie 		       BIT(PMU_DDRC1_GATING_EN) |
8569ec78bdfSTony Xie 		       BIT(PMU_DDRIO0_RET_EN) |
857a109ec92SLin Huang 		       BIT(PMU_DDRIO0_RET_DE_REQ) |
8589ec78bdfSTony Xie 		       BIT(PMU_DDRIO1_RET_EN) |
859a109ec92SLin Huang 		       BIT(PMU_DDRIO1_RET_DE_REQ) |
8604c127e68SCaesar Wang 		       BIT(PMU_CENTER_PD_EN) |
8614e836d35SLin Huang 		       BIT(PMU_PERILP_PD_EN) |
8624e836d35SLin Huang 		       BIT(PMU_CLK_PERILP_SRC_GATE_EN) |
8639ec78bdfSTony Xie 		       BIT(PMU_PLL_PD_EN) |
8649ec78bdfSTony Xie 		       BIT(PMU_CLK_CENTER_SRC_GATE_EN) |
8659ec78bdfSTony Xie 		       BIT(PMU_OSC_DIS) |
8669ec78bdfSTony Xie 		       BIT(PMU_PMU_USE_LF);
867f47a25ddSCaesar Wang 
8689ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_WKUP_CFG4, BIT(PMU_GPIO_WKUP_EN));
8696fba6e04STony Xie 	mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, slp_mode_cfg);
870f47a25ddSCaesar Wang 
871545bff0eSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_PLL_CON, PLL_PD_HW);
872545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_SOC_CON0, EXTERNAL_32K);
873545bff0eSCaesar Wang 	mmio_write_32(PMUGRF_BASE, IOMUX_CLK_32K); /* 32k iomux */
874545bff0eSCaesar Wang }
875545bff0eSCaesar Wang 
8769ec78bdfSTony Xie static void set_hw_idle(uint32_t hw_idle)
8779ec78bdfSTony Xie {
8789ec78bdfSTony Xie 	mmio_setbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8799ec78bdfSTony Xie }
8809ec78bdfSTony Xie 
8819ec78bdfSTony Xie static void clr_hw_idle(uint32_t hw_idle)
8829ec78bdfSTony Xie {
8839ec78bdfSTony Xie 	mmio_clrbits_32(PMU_BASE + PMU_BUS_CLR, hw_idle);
8846fba6e04STony Xie }
8856fba6e04STony Xie 
8862bff35bbSCaesar Wang static uint32_t iomux_status[12];
8872bff35bbSCaesar Wang static uint32_t pull_mode_status[12];
8882bff35bbSCaesar Wang static uint32_t gpio_direction[3];
8892bff35bbSCaesar Wang static uint32_t gpio_2_4_clk_gate;
8902bff35bbSCaesar Wang 
8912bff35bbSCaesar Wang static void suspend_apio(void)
8922bff35bbSCaesar Wang {
893c1185ffdSJulius Werner 	struct bl_aux_rk_apio_info *suspend_apio;
8942bff35bbSCaesar Wang 	int i;
8952bff35bbSCaesar Wang 
8962bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
8972bff35bbSCaesar Wang 
8982bff35bbSCaesar Wang 	if (!suspend_apio)
8992bff35bbSCaesar Wang 		return;
9002bff35bbSCaesar Wang 
9012bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 iomux and pull mode */
9022bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
9032bff35bbSCaesar Wang 		iomux_status[i] = mmio_read_32(GRF_BASE +
9042bff35bbSCaesar Wang 				GRF_GPIO2A_IOMUX + i * 4);
9052bff35bbSCaesar Wang 		pull_mode_status[i] = mmio_read_32(GRF_BASE +
9062bff35bbSCaesar Wang 				GRF_GPIO2A_P + i * 4);
9072bff35bbSCaesar Wang 	}
9082bff35bbSCaesar Wang 
9092bff35bbSCaesar Wang 	/* store gpio2 ~ gpio4 clock gate state */
9102bff35bbSCaesar Wang 	gpio_2_4_clk_gate = (mmio_read_32(CRU_BASE + CRU_CLKGATE_CON(31)) >>
9112bff35bbSCaesar Wang 				PCLK_GPIO2_GATE_SHIFT) & 0x07;
9122bff35bbSCaesar Wang 
9132bff35bbSCaesar Wang 	/* enable gpio2 ~ gpio4 clock gate */
9142bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
9152bff35bbSCaesar Wang 		      BITS_WITH_WMASK(0, 0x07, PCLK_GPIO2_GATE_SHIFT));
9162bff35bbSCaesar Wang 
9172bff35bbSCaesar Wang 	/* save gpio2 ~ gpio4 direction */
9182bff35bbSCaesar Wang 	gpio_direction[0] = mmio_read_32(GPIO2_BASE + 0x04);
9192bff35bbSCaesar Wang 	gpio_direction[1] = mmio_read_32(GPIO3_BASE + 0x04);
9202bff35bbSCaesar Wang 	gpio_direction[2] = mmio_read_32(GPIO4_BASE + 0x04);
9212bff35bbSCaesar Wang 
9222bff35bbSCaesar Wang 	/* apio1 charge gpio3a0 ~ gpio3c7 */
9232bff35bbSCaesar Wang 	if (suspend_apio->apio1) {
9242bff35bbSCaesar Wang 
9252bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 iomux to gpio */
9262bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_IOMUX,
9272bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9282bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_IOMUX,
9292bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9302bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_IOMUX,
9312bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9322bff35bbSCaesar Wang 
9332bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 pull mode to pull none */
9342bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3A_P, REG_SOC_WMSK | 0);
9352bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3B_P, REG_SOC_WMSK | 0);
9362bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3C_P, REG_SOC_WMSK | 0);
9372bff35bbSCaesar Wang 
9382bff35bbSCaesar Wang 		/* set gpio3a0 ~ gpio3c7 to input */
9392bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0x00ffffff);
9402bff35bbSCaesar Wang 	}
9412bff35bbSCaesar Wang 
9422bff35bbSCaesar Wang 	/* apio2 charge gpio2a0 ~ gpio2b4 */
9432bff35bbSCaesar Wang 	if (suspend_apio->apio2) {
9442bff35bbSCaesar Wang 
9452bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9462bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX,
9472bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9482bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_IOMUX,
9492bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9502bff35bbSCaesar Wang 
9512bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 pull mode to pull none */
9522bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P, REG_SOC_WMSK | 0);
9532bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2B_P, REG_SOC_WMSK | 0);
9542bff35bbSCaesar Wang 
9552bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 to input */
9562bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x00001fff);
9572bff35bbSCaesar Wang 	}
9582bff35bbSCaesar Wang 
9592bff35bbSCaesar Wang 	/* apio3 charge gpio2c0 ~ gpio2d4*/
9602bff35bbSCaesar Wang 	if (suspend_apio->apio3) {
9612bff35bbSCaesar Wang 
9622bff35bbSCaesar Wang 		/* set gpio2a0 ~ gpio2b4 iomux to gpio */
9632bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_IOMUX,
9642bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9652bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_IOMUX,
9662bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9672bff35bbSCaesar Wang 
9682bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 pull mode to pull none */
9692bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2C_P, REG_SOC_WMSK | 0);
9702bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2D_P, REG_SOC_WMSK | 0);
9712bff35bbSCaesar Wang 
9722bff35bbSCaesar Wang 		/* set gpio2c0 ~ gpio2d4 to input */
9732bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO2_BASE + 0x04, 0x1fff0000);
9742bff35bbSCaesar Wang 	}
9752bff35bbSCaesar Wang 
9762bff35bbSCaesar Wang 	/* apio4 charge gpio4c0 ~ gpio4c7, gpio4d0 ~ gpio4d6 */
9772bff35bbSCaesar Wang 	if (suspend_apio->apio4) {
9782bff35bbSCaesar Wang 
9792bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 iomux to gpio */
9802bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_IOMUX,
9812bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9822bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_IOMUX,
9832bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9842bff35bbSCaesar Wang 
9852bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 pull mode to pull none */
9862bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4C_P, REG_SOC_WMSK | 0);
9872bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4D_P, REG_SOC_WMSK | 0);
9882bff35bbSCaesar Wang 
9892bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
9902bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x7fff0000);
9912bff35bbSCaesar Wang 	}
9922bff35bbSCaesar Wang 
9932bff35bbSCaesar Wang 	/* apio5 charge gpio3d0 ~ gpio3d7, gpio4a0 ~ gpio4a7*/
9942bff35bbSCaesar Wang 	if (suspend_apio->apio5) {
9952bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 iomux to gpio */
9962bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_IOMUX,
9972bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
9982bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_IOMUX,
9992bff35bbSCaesar Wang 			      REG_SOC_WMSK | GRF_IOMUX_GPIO);
10002bff35bbSCaesar Wang 
10012bff35bbSCaesar Wang 		/* set gpio3d0 ~ gpio4a7 pull mode to pull none */
10022bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO3D_P, REG_SOC_WMSK | 0);
10032bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO4A_P, REG_SOC_WMSK | 0);
10042bff35bbSCaesar Wang 
10052bff35bbSCaesar Wang 		/* set gpio4c0 ~ gpio4d6 to input */
10062bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO3_BASE + 0x04, 0xff000000);
10072bff35bbSCaesar Wang 		mmio_clrbits_32(GPIO4_BASE + 0x04, 0x000000ff);
10082bff35bbSCaesar Wang 	}
10092bff35bbSCaesar Wang }
10102bff35bbSCaesar Wang 
10112bff35bbSCaesar Wang static void resume_apio(void)
10122bff35bbSCaesar Wang {
1013c1185ffdSJulius Werner 	struct bl_aux_rk_apio_info *suspend_apio;
10142bff35bbSCaesar Wang 	int i;
10152bff35bbSCaesar Wang 
10162bff35bbSCaesar Wang 	suspend_apio = plat_get_rockchip_suspend_apio();
10172bff35bbSCaesar Wang 
10182bff35bbSCaesar Wang 	if (!suspend_apio)
10192bff35bbSCaesar Wang 		return;
10202bff35bbSCaesar Wang 
10212bff35bbSCaesar Wang 	for (i = 0; i < 12; i++) {
10222bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_P + i * 4,
10232bff35bbSCaesar Wang 			      REG_SOC_WMSK | pull_mode_status[i]);
10242bff35bbSCaesar Wang 		mmio_write_32(GRF_BASE + GRF_GPIO2A_IOMUX + i * 4,
10252bff35bbSCaesar Wang 			      REG_SOC_WMSK | iomux_status[i]);
10262bff35bbSCaesar Wang 	}
10272bff35bbSCaesar Wang 
10282bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 direction back to store value */
10292bff35bbSCaesar Wang 	mmio_write_32(GPIO2_BASE + 0x04, gpio_direction[0]);
10302bff35bbSCaesar Wang 	mmio_write_32(GPIO3_BASE + 0x04, gpio_direction[1]);
10312bff35bbSCaesar Wang 	mmio_write_32(GPIO4_BASE + 0x04, gpio_direction[2]);
10322bff35bbSCaesar Wang 
10332bff35bbSCaesar Wang 	/* set gpio2 ~ gpio4 clock gate back to store value */
10342bff35bbSCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(31),
10352bff35bbSCaesar Wang 		      BITS_WITH_WMASK(gpio_2_4_clk_gate, 0x07,
10362bff35bbSCaesar Wang 				      PCLK_GPIO2_GATE_SHIFT));
10372bff35bbSCaesar Wang }
10382bff35bbSCaesar Wang 
1039e550c631SCaesar Wang static void suspend_gpio(void)
1040e550c631SCaesar Wang {
1041c1185ffdSJulius Werner 	struct bl_aux_gpio_info *suspend_gpio;
1042e550c631SCaesar Wang 	uint32_t count;
1043e550c631SCaesar Wang 	int i;
1044e550c631SCaesar Wang 
1045e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1046e550c631SCaesar Wang 
1047e550c631SCaesar Wang 	for (i = 0; i < count; i++) {
1048e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index, suspend_gpio[i].polarity);
1049e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1050e550c631SCaesar Wang 		udelay(1);
1051e550c631SCaesar Wang 	}
1052e550c631SCaesar Wang }
1053e550c631SCaesar Wang 
1054e550c631SCaesar Wang static void resume_gpio(void)
1055e550c631SCaesar Wang {
1056c1185ffdSJulius Werner 	struct bl_aux_gpio_info *suspend_gpio;
1057e550c631SCaesar Wang 	uint32_t count;
1058e550c631SCaesar Wang 	int i;
1059e550c631SCaesar Wang 
1060e550c631SCaesar Wang 	suspend_gpio = plat_get_rockchip_suspend_gpio(&count);
1061e550c631SCaesar Wang 
1062e550c631SCaesar Wang 	for (i = count - 1; i >= 0; i--) {
1063e550c631SCaesar Wang 		gpio_set_value(suspend_gpio[i].index,
1064e550c631SCaesar Wang 			       !suspend_gpio[i].polarity);
1065e550c631SCaesar Wang 		gpio_set_direction(suspend_gpio[i].index, GPIO_DIR_OUT);
1066e550c631SCaesar Wang 		udelay(1);
1067e550c631SCaesar Wang 	}
1068e550c631SCaesar Wang }
1069e550c631SCaesar Wang 
10704e836d35SLin Huang void sram_save(void)
10714e836d35SLin Huang {
10724e836d35SLin Huang 	size_t text_size = (char *)&__bl31_sram_text_real_end -
10734e836d35SLin Huang 			   (char *)&__bl31_sram_text_start;
10744e836d35SLin Huang 	size_t data_size = (char *)&__bl31_sram_data_real_end -
10754e836d35SLin Huang 			   (char *)&__bl31_sram_data_start;
10764e836d35SLin Huang 	size_t incbin_size = (char *)&__sram_incbin_real_end -
10774e836d35SLin Huang 			     (char *)&__sram_incbin_start;
10784e836d35SLin Huang 
10794e836d35SLin Huang 	memcpy(&store_sram[0], &__bl31_sram_text_start, text_size);
10804e836d35SLin Huang 	memcpy(&store_sram[text_size], &__bl31_sram_data_start, data_size);
10814e836d35SLin Huang 	memcpy(&store_sram[text_size + data_size], &__sram_incbin_start,
10824e836d35SLin Huang 	       incbin_size);
10834e836d35SLin Huang }
10844e836d35SLin Huang 
10854e836d35SLin Huang void sram_restore(void)
10864e836d35SLin Huang {
10874e836d35SLin Huang 	size_t text_size = (char *)&__bl31_sram_text_real_end -
10884e836d35SLin Huang 			   (char *)&__bl31_sram_text_start;
10894e836d35SLin Huang 	size_t data_size = (char *)&__bl31_sram_data_real_end -
10904e836d35SLin Huang 			   (char *)&__bl31_sram_data_start;
10914e836d35SLin Huang 	size_t incbin_size = (char *)&__sram_incbin_real_end -
10924e836d35SLin Huang 			     (char *)&__sram_incbin_start;
10934e836d35SLin Huang 
10944e836d35SLin Huang 	memcpy(&__bl31_sram_text_start, &store_sram[0], text_size);
10954e836d35SLin Huang 	memcpy(&__bl31_sram_data_start, &store_sram[text_size], data_size);
10964e836d35SLin Huang 	memcpy(&__sram_incbin_start, &store_sram[text_size + data_size],
10974e836d35SLin Huang 	       incbin_size);
10984e836d35SLin Huang }
10994e836d35SLin Huang 
110074c3d79dSLin Huang struct uart_debug {
110174c3d79dSLin Huang 	uint32_t uart_dll;
110274c3d79dSLin Huang 	uint32_t uart_dlh;
110374c3d79dSLin Huang 	uint32_t uart_ier;
110474c3d79dSLin Huang 	uint32_t uart_fcr;
110574c3d79dSLin Huang 	uint32_t uart_mcr;
110674c3d79dSLin Huang 	uint32_t uart_lcr;
110774c3d79dSLin Huang };
110874c3d79dSLin Huang 
110974c3d79dSLin Huang #define UART_DLL	0x00
111074c3d79dSLin Huang #define UART_DLH	0x04
111174c3d79dSLin Huang #define UART_IER	0x04
111274c3d79dSLin Huang #define UART_FCR	0x08
111374c3d79dSLin Huang #define UART_LCR	0x0c
111474c3d79dSLin Huang #define UART_MCR	0x10
111574c3d79dSLin Huang #define UARTSRR		0x88
111674c3d79dSLin Huang 
111774c3d79dSLin Huang #define UART_RESET	BIT(0)
111874c3d79dSLin Huang #define UARTFCR_FIFOEN	BIT(0)
111974c3d79dSLin Huang #define RCVR_FIFO_RESET	BIT(1)
112074c3d79dSLin Huang #define XMIT_FIFO_RESET	BIT(2)
112174c3d79dSLin Huang #define DIAGNOSTIC_MODE	BIT(4)
112274c3d79dSLin Huang #define UARTLCR_DLAB	BIT(7)
112374c3d79dSLin Huang 
112474c3d79dSLin Huang static struct uart_debug uart_save;
112574c3d79dSLin Huang 
112674c3d79dSLin Huang void suspend_uart(void)
112774c3d79dSLin Huang {
1128*0eb7fa91SHeiko Stuebner 	uint32_t uart_base = rockchip_get_uart_base();
1129*0eb7fa91SHeiko Stuebner 
1130*0eb7fa91SHeiko Stuebner 	if (uart_base == 0)
1131*0eb7fa91SHeiko Stuebner 		return;
1132*0eb7fa91SHeiko Stuebner 
1133*0eb7fa91SHeiko Stuebner 	uart_save.uart_lcr = mmio_read_32(uart_base + UART_LCR);
1134*0eb7fa91SHeiko Stuebner 	uart_save.uart_ier = mmio_read_32(uart_base + UART_IER);
1135*0eb7fa91SHeiko Stuebner 	uart_save.uart_mcr = mmio_read_32(uart_base + UART_MCR);
1136*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_LCR,
113774c3d79dSLin Huang 		      uart_save.uart_lcr | UARTLCR_DLAB);
1138*0eb7fa91SHeiko Stuebner 	uart_save.uart_dll = mmio_read_32(uart_base + UART_DLL);
1139*0eb7fa91SHeiko Stuebner 	uart_save.uart_dlh = mmio_read_32(uart_base + UART_DLH);
1140*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_LCR, uart_save.uart_lcr);
114174c3d79dSLin Huang }
114274c3d79dSLin Huang 
114374c3d79dSLin Huang void resume_uart(void)
114474c3d79dSLin Huang {
1145*0eb7fa91SHeiko Stuebner 	uint32_t uart_base = rockchip_get_uart_base();
114674c3d79dSLin Huang 	uint32_t uart_lcr;
114774c3d79dSLin Huang 
1148*0eb7fa91SHeiko Stuebner 	if (uart_base == 0)
1149*0eb7fa91SHeiko Stuebner 		return;
1150*0eb7fa91SHeiko Stuebner 
1151*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UARTSRR,
115274c3d79dSLin Huang 		      XMIT_FIFO_RESET | RCVR_FIFO_RESET | UART_RESET);
115374c3d79dSLin Huang 
1154*0eb7fa91SHeiko Stuebner 	uart_lcr = mmio_read_32(uart_base + UART_LCR);
1155*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_MCR, DIAGNOSTIC_MODE);
1156*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_LCR, uart_lcr | UARTLCR_DLAB);
1157*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_DLL, uart_save.uart_dll);
1158*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_DLH, uart_save.uart_dlh);
1159*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_LCR, uart_save.uart_lcr);
1160*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_IER, uart_save.uart_ier);
1161*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_FCR, UARTFCR_FIFOEN);
1162*0eb7fa91SHeiko Stuebner 	mmio_write_32(uart_base + UART_MCR, uart_save.uart_mcr);
116374c3d79dSLin Huang }
116474c3d79dSLin Huang 
11652adcad64SLin Huang void save_usbphy(void)
11662adcad64SLin Huang {
11672adcad64SLin Huang 	store_usbphy0[0] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL0);
11682adcad64SLin Huang 	store_usbphy0[1] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL2);
11692adcad64SLin Huang 	store_usbphy0[2] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL3);
11702adcad64SLin Huang 	store_usbphy0[3] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL12);
11712adcad64SLin Huang 	store_usbphy0[4] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL13);
11722adcad64SLin Huang 	store_usbphy0[5] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL15);
11732adcad64SLin Huang 	store_usbphy0[6] = mmio_read_32(GRF_BASE + GRF_USBPHY0_CTRL16);
11742adcad64SLin Huang 
11752adcad64SLin Huang 	store_usbphy1[0] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL0);
11762adcad64SLin Huang 	store_usbphy1[1] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL2);
11772adcad64SLin Huang 	store_usbphy1[2] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL3);
11782adcad64SLin Huang 	store_usbphy1[3] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL12);
11792adcad64SLin Huang 	store_usbphy1[4] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL13);
11802adcad64SLin Huang 	store_usbphy1[5] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL15);
11812adcad64SLin Huang 	store_usbphy1[6] = mmio_read_32(GRF_BASE + GRF_USBPHY1_CTRL16);
11822adcad64SLin Huang }
11832adcad64SLin Huang 
11842adcad64SLin Huang void restore_usbphy(void)
11852adcad64SLin Huang {
11862adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL0,
11872adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[0]);
11882adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL2,
11892adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[1]);
11902adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL3,
11912adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[2]);
11922adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL12,
11932adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[3]);
11942adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL13,
11952adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[4]);
11962adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL15,
11972adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[5]);
11982adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY0_CTRL16,
11992adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy0[6]);
12002adcad64SLin Huang 
12012adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL0,
12022adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[0]);
12032adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL2,
12042adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[1]);
12052adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL3,
12062adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[2]);
12072adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL12,
12082adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[3]);
12092adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL13,
12102adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[4]);
12112adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL15,
12122adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[5]);
12132adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_USBPHY1_CTRL16,
12142adcad64SLin Huang 		      REG_SOC_WMSK | store_usbphy1[6]);
12152adcad64SLin Huang }
12162adcad64SLin Huang 
12172adcad64SLin Huang void grf_register_save(void)
12182adcad64SLin Huang {
12192adcad64SLin Huang 	int i;
12202adcad64SLin Huang 
12212adcad64SLin Huang 	store_grf_soc_con0 = mmio_read_32(GRF_BASE + GRF_SOC_CON(0));
12222adcad64SLin Huang 	store_grf_soc_con1 = mmio_read_32(GRF_BASE + GRF_SOC_CON(1));
12232adcad64SLin Huang 	store_grf_soc_con2 = mmio_read_32(GRF_BASE + GRF_SOC_CON(2));
12242adcad64SLin Huang 	store_grf_soc_con3 = mmio_read_32(GRF_BASE + GRF_SOC_CON(3));
12252adcad64SLin Huang 	store_grf_soc_con4 = mmio_read_32(GRF_BASE + GRF_SOC_CON(4));
12262adcad64SLin Huang 	store_grf_soc_con7 = mmio_read_32(GRF_BASE + GRF_SOC_CON(7));
12272adcad64SLin Huang 
12282adcad64SLin Huang 	for (i = 0; i < 4; i++)
12292adcad64SLin Huang 		store_grf_ddrc_con[i] =
12302adcad64SLin Huang 			mmio_read_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4);
12312adcad64SLin Huang 
12322adcad64SLin Huang 	store_grf_io_vsel = mmio_read_32(GRF_BASE + GRF_IO_VSEL);
12332adcad64SLin Huang }
12342adcad64SLin Huang 
12352adcad64SLin Huang void grf_register_restore(void)
12362adcad64SLin Huang {
12372adcad64SLin Huang 	int i;
12382adcad64SLin Huang 
12392adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(0),
12402adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con0);
12412adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(1),
12422adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con1);
12432adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(2),
12442adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con2);
12452adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(3),
12462adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con3);
12472adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(4),
12482adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con4);
12492adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_SOC_CON(7),
12502adcad64SLin Huang 		      REG_SOC_WMSK | store_grf_soc_con7);
12512adcad64SLin Huang 
12522adcad64SLin Huang 	for (i = 0; i < 4; i++)
12532adcad64SLin Huang 		mmio_write_32(GRF_BASE + GRF_DDRC0_CON0 + i * 4,
12542adcad64SLin Huang 			      REG_SOC_WMSK | store_grf_ddrc_con[i]);
12552adcad64SLin Huang 
12562adcad64SLin Huang 	mmio_write_32(GRF_BASE + GRF_IO_VSEL, REG_SOC_WMSK | store_grf_io_vsel);
12572adcad64SLin Huang }
12582adcad64SLin Huang 
12592adcad64SLin Huang void cru_register_save(void)
12602adcad64SLin Huang {
12612adcad64SLin Huang 	int i;
12622adcad64SLin Huang 
12632adcad64SLin Huang 	for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4)
12642adcad64SLin Huang 		store_cru[i / 4] = mmio_read_32(CRU_BASE + i);
12652adcad64SLin Huang }
12662adcad64SLin Huang 
12672adcad64SLin Huang void cru_register_restore(void)
12682adcad64SLin Huang {
12692adcad64SLin Huang 	int i;
12702adcad64SLin Huang 
12712adcad64SLin Huang 	for (i = 0; i <= CRU_SDIO0_CON1; i = i + 4) {
12722adcad64SLin Huang 
12732adcad64SLin Huang 		/*
12742adcad64SLin Huang 		 * since DPLL, CRU_CLKSEL_CON6 have been restore in
12752adcad64SLin Huang 		 * dmc_resume, ABPLL will resote later, so skip them
12762adcad64SLin Huang 		 */
12772adcad64SLin Huang 		if ((i == CRU_CLKSEL_CON6) ||
12782adcad64SLin Huang 		    (i >= CRU_PLL_CON(ABPLL_ID, 0) &&
12792adcad64SLin Huang 		     i <= CRU_PLL_CON(DPLL_ID, 5)))
12802adcad64SLin Huang 			continue;
12812adcad64SLin Huang 
12822adcad64SLin Huang 		if ((i == CRU_PLL_CON(ALPLL_ID, 2)) ||
12832adcad64SLin Huang 		    (i == CRU_PLL_CON(CPLL_ID, 2)) ||
12842adcad64SLin Huang 		    (i == CRU_PLL_CON(GPLL_ID, 2)) ||
12852adcad64SLin Huang 		    (i == CRU_PLL_CON(NPLL_ID, 2)) ||
12862adcad64SLin Huang 		    (i == CRU_PLL_CON(VPLL_ID, 2)))
12872adcad64SLin Huang 			mmio_write_32(CRU_BASE + i, store_cru[i / 4]);
12882adcad64SLin Huang 		/*
12892adcad64SLin Huang 		 * CRU_GLB_CNT_TH and CRU_CLKSEL_CON97~CRU_CLKSEL_CON107
12902adcad64SLin Huang 		 * not need do high 16bit mask
12912adcad64SLin Huang 		 */
12922adcad64SLin Huang 		else if ((i > 0x27c && i < 0x2b0) || (i == 0x508))
12932adcad64SLin Huang 			mmio_write_32(CRU_BASE + i, store_cru[i / 4]);
12942adcad64SLin Huang 		else
12952adcad64SLin Huang 			mmio_write_32(CRU_BASE + i,
12962adcad64SLin Huang 				      REG_SOC_WMSK | store_cru[i / 4]);
12972adcad64SLin Huang 	}
12982adcad64SLin Huang }
12992adcad64SLin Huang 
13002adcad64SLin Huang void wdt_register_save(void)
13012adcad64SLin Huang {
13022adcad64SLin Huang 	int i;
13032adcad64SLin Huang 
13042adcad64SLin Huang 	for (i = 0; i < 2; i++) {
13052adcad64SLin Huang 		store_wdt0[i] = mmio_read_32(WDT0_BASE + i * 4);
13062adcad64SLin Huang 		store_wdt1[i] = mmio_read_32(WDT1_BASE + i * 4);
13072adcad64SLin Huang 	}
13082adcad64SLin Huang }
13092adcad64SLin Huang 
13102adcad64SLin Huang void wdt_register_restore(void)
13112adcad64SLin Huang {
13122adcad64SLin Huang 	int i;
13132adcad64SLin Huang 
131456bf9407SLin Huang 	for (i = 1; i >= 0; i--) {
13152adcad64SLin Huang 		mmio_write_32(WDT0_BASE + i * 4, store_wdt0[i]);
13162adcad64SLin Huang 		mmio_write_32(WDT1_BASE + i * 4, store_wdt1[i]);
13172adcad64SLin Huang 	}
131856bf9407SLin Huang 
131956bf9407SLin Huang 	/* write 0x76 to cnt_restart to keep watchdog alive */
132056bf9407SLin Huang 	mmio_write_32(WDT0_BASE + 0x0c, 0x76);
132156bf9407SLin Huang 	mmio_write_32(WDT1_BASE + 0x0c, 0x76);
13222adcad64SLin Huang }
13232adcad64SLin Huang 
1324f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_suspend(void)
13256fba6e04STony Xie {
13269ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
13279ec78bdfSTony Xie 	uint32_t status = 0;
13289ec78bdfSTony Xie 
13294bd1d3faSDerek Basehore 	ddr_prepare_for_sys_suspend();
13309aadf25cSLin Huang 	dmc_suspend();
13314c127e68SCaesar Wang 	pmu_scu_b_pwrdn();
13324c127e68SCaesar Wang 
1333b38c6f6bSDerek Basehore 	gicv3_rdistif_save(plat_my_core_pos(), &rdist_ctx);
1334b38c6f6bSDerek Basehore 	gicv3_distif_save(&dist_ctx);
1335b38c6f6bSDerek Basehore 
13362adcad64SLin Huang 	/* need to save usbphy before shutdown PERIHP PD */
13372adcad64SLin Huang 	save_usbphy();
13382adcad64SLin Huang 
13399ec78bdfSTony Xie 	pmu_power_domains_suspend();
13409ec78bdfSTony Xie 	set_hw_idle(BIT(PMU_CLR_CENTER1) |
13419ec78bdfSTony Xie 		    BIT(PMU_CLR_ALIVE) |
13429ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH0) |
13439ec78bdfSTony Xie 		    BIT(PMU_CLR_MSCH1) |
13449ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM0) |
13459ec78bdfSTony Xie 		    BIT(PMU_CLR_CCIM1) |
13469ec78bdfSTony Xie 		    BIT(PMU_CLR_CENTER) |
13474e836d35SLin Huang 		    BIT(PMU_CLR_PERILP) |
13484e836d35SLin Huang 		    BIT(PMU_CLR_PERILPM0) |
13499ec78bdfSTony Xie 		    BIT(PMU_CLR_GIC));
1350a109ec92SLin Huang 	set_pmu_rsthold();
13516fba6e04STony Xie 	sys_slp_config();
13527ac52006SCaesar Wang 
1353ff4735cfSLin Huang 	m0_configure_execute_addr(M0PMU_BINCODE_BASE);
1354977001aaSXing Zheng 	m0_start();
13557ac52006SCaesar Wang 
13566fba6e04STony Xie 	pmu_sgrf_rst_hld();
1357f47a25ddSCaesar Wang 
1358e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1359bc5c3007SLin Huang 		      ((uintptr_t)&pmu_cpuson_entrypoint >>
1360bc5c3007SLin Huang 			CPU_BOOT_ADDR_ALIGN) | CPU_BOOT_ADDR_WMASK);
1361f47a25ddSCaesar Wang 
1362f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1363f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1364f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_CORE_B_SW) |
1365f47a25ddSCaesar Wang 		      BIT_WITH_WMSK(PMU_PWRDWN_REQ_GIC2_CORE_B_SW));
1366f47a25ddSCaesar Wang 	dsb();
13679ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
13689ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
13699ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
13709ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
13719ec78bdfSTony Xie 	       PMU_ADB400_ST) & status) != status) {
13729ec78bdfSTony Xie 		wait_cnt++;
13739ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
13749ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
13759ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
13769ec78bdfSTony Xie 			panic();
13779ec78bdfSTony Xie 		}
13788c1e78afSDerek Basehore 		udelay(1);
13799ec78bdfSTony Xie 	}
1380f47a25ddSCaesar Wang 	mmio_setbits_32(PMU_BASE + PMU_PWRDN_CON, BIT(PMU_SCU_B_PWRDWN_EN));
13814c127e68SCaesar Wang 
138256bf9407SLin Huang 	wdt_register_save();
13835b886432SDerek Basehore 	secure_watchdog_gate();
1384a14e0916SCaesar Wang 
1385bdb2763dSCaesar Wang 	/*
1386bdb2763dSCaesar Wang 	 * Disabling PLLs/PWM/DVFS is approaching WFI which is
1387bdb2763dSCaesar Wang 	 * the last steps in suspend.
1388bdb2763dSCaesar Wang 	 */
13895d3b1067SCaesar Wang 	disable_dvfs_plls();
13905d3b1067SCaesar Wang 	disable_pwms();
13915d3b1067SCaesar Wang 	disable_nodvfs_plls();
13927ac52006SCaesar Wang 
13932bff35bbSCaesar Wang 	suspend_apio();
1394e550c631SCaesar Wang 	suspend_gpio();
139574c3d79dSLin Huang 	suspend_uart();
13962adcad64SLin Huang 	grf_register_save();
13972adcad64SLin Huang 	cru_register_save();
13984e836d35SLin Huang 	sram_save();
13992adcad64SLin Huang 	plat_rockchip_save_gpio();
14002adcad64SLin Huang 
14016fba6e04STony Xie 	return 0;
14026fba6e04STony Xie }
14036fba6e04STony Xie 
1404f32ab444Stony.xie int rockchip_soc_sys_pwr_dm_resume(void)
14056fba6e04STony Xie {
14069ec78bdfSTony Xie 	uint32_t wait_cnt = 0;
14079ec78bdfSTony Xie 	uint32_t status = 0;
14089ec78bdfSTony Xie 
14092adcad64SLin Huang 	plat_rockchip_restore_gpio();
14102adcad64SLin Huang 	cru_register_restore();
14112adcad64SLin Huang 	grf_register_restore();
14125b886432SDerek Basehore 	wdt_register_restore();
141374c3d79dSLin Huang 	resume_uart();
14142bff35bbSCaesar Wang 	resume_apio();
1415e550c631SCaesar Wang 	resume_gpio();
14165d3b1067SCaesar Wang 	enable_nodvfs_plls();
14175d3b1067SCaesar Wang 	enable_pwms();
14185d3b1067SCaesar Wang 	/* PWM regulators take time to come up; give 300us to be safe. */
14195d3b1067SCaesar Wang 	udelay(300);
14205d3b1067SCaesar Wang 	enable_dvfs_plls();
14219ec78bdfSTony Xie 
1422dbc0f2dcSLin Huang 	secure_sgrf_init();
1423dbc0f2dcSLin Huang 	secure_sgrf_ddr_rgn_init();
1424a14e0916SCaesar Wang 
14254c127e68SCaesar Wang 	/* restore clk_ddrc_bpll_src_en gate */
14264c127e68SCaesar Wang 	mmio_write_32(CRU_BASE + CRU_CLKGATE_CON(3),
14274c127e68SCaesar Wang 		      BITS_WITH_WMASK(clk_ddrc_save, 0xff, 0));
14284c127e68SCaesar Wang 
1429bdb2763dSCaesar Wang 	/*
1430bdb2763dSCaesar Wang 	 * The wakeup status is not cleared by itself, we need to clear it
1431bdb2763dSCaesar Wang 	 * manually. Otherwise we will alway query some interrupt next time.
1432bdb2763dSCaesar Wang 	 *
1433bdb2763dSCaesar Wang 	 * NOTE: If the kernel needs to query this, we might want to stash it
1434bdb2763dSCaesar Wang 	 * somewhere.
1435bdb2763dSCaesar Wang 	 */
1436bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WAKEUP_STATUS, 0xffffffff);
1437bdb2763dSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_WKUP_CFG4, 0x00);
1438bdb2763dSCaesar Wang 
1439e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1440f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
1441f47a25ddSCaesar Wang 		      CPU_BOOT_ADDR_WMASK);
1442f47a25ddSCaesar Wang 
1443f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_CCI500_CON,
1444f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_PREQ_CCI500_HW) |
1445f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_CLR_QREQ_CCI500_HW) |
1446f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_QGATING_CCI500_CFG));
14479ec78bdfSTony Xie 	dsb();
1448f47a25ddSCaesar Wang 	mmio_clrbits_32(PMU_BASE + PMU_PWRDN_CON,
1449f47a25ddSCaesar Wang 			BIT(PMU_SCU_B_PWRDWN_EN));
1450f47a25ddSCaesar Wang 
1451f47a25ddSCaesar Wang 	mmio_write_32(PMU_BASE + PMU_ADB400_CON,
1452f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW) |
1453f47a25ddSCaesar Wang 		      WMSK_BIT(PMU_PWRDWN_REQ_CORE_B_SW) |
14549ec78bdfSTony Xie 		      WMSK_BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW) |
14559ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_HW) |
14569ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_CORE_L_2GIC_HW) |
14579ec78bdfSTony Xie 		      WMSK_BIT(PMU_CLR_GIC2_CORE_L_HW));
14589ec78bdfSTony Xie 
14599ec78bdfSTony Xie 	status = BIT(PMU_PWRDWN_REQ_CORE_B_2GIC_SW_ST) |
14609ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_CORE_B_SW_ST) |
14619ec78bdfSTony Xie 		BIT(PMU_PWRDWN_REQ_GIC2_CORE_B_SW_ST);
14629ec78bdfSTony Xie 
14639ec78bdfSTony Xie 	while ((mmio_read_32(PMU_BASE +
14649ec78bdfSTony Xie 	   PMU_ADB400_ST) & status)) {
14659ec78bdfSTony Xie 		wait_cnt++;
14669ec78bdfSTony Xie 		if (wait_cnt >= MAX_WAIT_COUNT) {
14679ec78bdfSTony Xie 			ERROR("%s:wait cluster-b l2(%x)\n", __func__,
14689ec78bdfSTony Xie 			      mmio_read_32(PMU_BASE + PMU_ADB400_ST));
14699ec78bdfSTony Xie 			panic();
14709ec78bdfSTony Xie 		}
14718c1e78afSDerek Basehore 		udelay(1);
14729ec78bdfSTony Xie 	}
1473f47a25ddSCaesar Wang 
1474f47a25ddSCaesar Wang 	pmu_scu_b_pwrup();
14759ec78bdfSTony Xie 	pmu_power_domains_resume();
14764c127e68SCaesar Wang 
14774c127e68SCaesar Wang 	restore_abpll();
14789ec78bdfSTony Xie 	clr_hw_idle(BIT(PMU_CLR_CENTER1) |
14799ec78bdfSTony Xie 				BIT(PMU_CLR_ALIVE) |
14809ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH0) |
14819ec78bdfSTony Xie 				BIT(PMU_CLR_MSCH1) |
14829ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM0) |
14839ec78bdfSTony Xie 				BIT(PMU_CLR_CCIM1) |
14849ec78bdfSTony Xie 				BIT(PMU_CLR_CENTER) |
14854e836d35SLin Huang 				BIT(PMU_CLR_PERILP) |
14864e836d35SLin Huang 				BIT(PMU_CLR_PERILPM0) |
14879ec78bdfSTony Xie 				BIT(PMU_CLR_GIC));
14880587788aSCaesar Wang 
1489b38c6f6bSDerek Basehore 	gicv3_distif_init_restore(&dist_ctx);
1490b38c6f6bSDerek Basehore 	gicv3_rdistif_init_restore(plat_my_core_pos(), &rdist_ctx);
14910587788aSCaesar Wang 	plat_rockchip_gic_cpuif_enable();
1492977001aaSXing Zheng 	m0_stop();
14937ac52006SCaesar Wang 
14942adcad64SLin Huang 	restore_usbphy();
14952adcad64SLin Huang 
14964bd1d3faSDerek Basehore 	ddr_prepare_for_sys_resume();
14974bd1d3faSDerek Basehore 
14986fba6e04STony Xie 	return 0;
14996fba6e04STony Xie }
15006fba6e04STony Xie 
1501f32ab444Stony.xie void __dead2 rockchip_soc_soft_reset(void)
15028867299fSCaesar Wang {
1503c1185ffdSJulius Werner 	struct bl_aux_gpio_info *rst_gpio;
15048867299fSCaesar Wang 
1505e550c631SCaesar Wang 	rst_gpio = plat_get_rockchip_gpio_reset();
15068867299fSCaesar Wang 
15078867299fSCaesar Wang 	if (rst_gpio) {
15088867299fSCaesar Wang 		gpio_set_direction(rst_gpio->index, GPIO_DIR_OUT);
15098867299fSCaesar Wang 		gpio_set_value(rst_gpio->index, rst_gpio->polarity);
15108867299fSCaesar Wang 	} else {
15118867299fSCaesar Wang 		soc_global_soft_reset();
15128867299fSCaesar Wang 	}
15138867299fSCaesar Wang 
15148867299fSCaesar Wang 	while (1)
15158867299fSCaesar Wang 		;
15168867299fSCaesar Wang }
15178867299fSCaesar Wang 
1518f32ab444Stony.xie void __dead2 rockchip_soc_system_off(void)
151986c253e4SCaesar Wang {
1520c1185ffdSJulius Werner 	struct bl_aux_gpio_info *poweroff_gpio;
152186c253e4SCaesar Wang 
1522e550c631SCaesar Wang 	poweroff_gpio = plat_get_rockchip_gpio_poweroff();
152386c253e4SCaesar Wang 
152486c253e4SCaesar Wang 	if (poweroff_gpio) {
152586c253e4SCaesar Wang 		/*
152686c253e4SCaesar Wang 		 * if use tsadc over temp pin(GPIO1A6) as shutdown gpio,
152786c253e4SCaesar Wang 		 * need to set this pin iomux back to gpio function
152886c253e4SCaesar Wang 		 */
152986c253e4SCaesar Wang 		if (poweroff_gpio->index == TSADC_INT_PIN) {
153086c253e4SCaesar Wang 			mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO1A_IOMUX,
153186c253e4SCaesar Wang 				      GPIO1A6_IOMUX);
153286c253e4SCaesar Wang 		}
153386c253e4SCaesar Wang 		gpio_set_direction(poweroff_gpio->index, GPIO_DIR_OUT);
153486c253e4SCaesar Wang 		gpio_set_value(poweroff_gpio->index, poweroff_gpio->polarity);
153586c253e4SCaesar Wang 	} else {
153686c253e4SCaesar Wang 		WARN("Do nothing when system off\n");
153786c253e4SCaesar Wang 	}
153886c253e4SCaesar Wang 
153986c253e4SCaesar Wang 	while (1)
154086c253e4SCaesar Wang 		;
154186c253e4SCaesar Wang }
154286c253e4SCaesar Wang 
1543bc5c3007SLin Huang void rockchip_plat_mmu_el3(void)
1544bc5c3007SLin Huang {
1545bc5c3007SLin Huang 	size_t sram_size;
1546bc5c3007SLin Huang 
1547bc5c3007SLin Huang 	/* sram.text size */
1548bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_text_end -
1549bc5c3007SLin Huang 		    (char *)&__bl31_sram_text_start;
1550bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_text_start,
1551bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_text_start,
1552bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RO | MT_SECURE);
1553bc5c3007SLin Huang 
1554bc5c3007SLin Huang 	/* sram.data size */
1555bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_data_end -
1556bc5c3007SLin Huang 		    (char *)&__bl31_sram_data_start;
1557bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_data_start,
1558bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_data_start,
1559bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RW | MT_SECURE);
1560bc5c3007SLin Huang 
1561bc5c3007SLin Huang 	sram_size = (char *)&__bl31_sram_stack_end -
1562bc5c3007SLin Huang 		    (char *)&__bl31_sram_stack_start;
1563bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__bl31_sram_stack_start,
1564bc5c3007SLin Huang 			(unsigned long)&__bl31_sram_stack_start,
1565bc5c3007SLin Huang 			sram_size, MT_MEMORY | MT_RW | MT_SECURE);
1566bc5c3007SLin Huang 
1567bc5c3007SLin Huang 	sram_size = (char *)&__sram_incbin_end - (char *)&__sram_incbin_start;
1568bc5c3007SLin Huang 	mmap_add_region((unsigned long)&__sram_incbin_start,
1569bc5c3007SLin Huang 			(unsigned long)&__sram_incbin_start,
1570bc5c3007SLin Huang 			sram_size, MT_NON_CACHEABLE | MT_RW | MT_SECURE);
1571bc5c3007SLin Huang }
1572bc5c3007SLin Huang 
15736fba6e04STony Xie void plat_rockchip_pmu_init(void)
15746fba6e04STony Xie {
15756fba6e04STony Xie 	uint32_t cpu;
15766fba6e04STony Xie 
15776fba6e04STony Xie 	rockchip_pd_lock_init();
15786fba6e04STony Xie 
1579f47a25ddSCaesar Wang 	/* register requires 32bits mode, switch it to 32 bits */
1580f47a25ddSCaesar Wang 	cpu_warm_boot_addr = (uint64_t)platform_cpu_warmboot;
1581f47a25ddSCaesar Wang 
15826fba6e04STony Xie 	for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++)
15836fba6e04STony Xie 		cpuson_flags[cpu] = 0;
15846fba6e04STony Xie 
15859ec78bdfSTony Xie 	for (cpu = 0; cpu < PLATFORM_CLUSTER_COUNT; cpu++)
15869ec78bdfSTony Xie 		clst_warmboot_data[cpu] = 0;
15879ec78bdfSTony Xie 
15889ec78bdfSTony Xie 	/* config cpu's warm boot address */
1589e3525114SXing Zheng 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(1),
1590f47a25ddSCaesar Wang 		      (cpu_warm_boot_addr >> CPU_BOOT_ADDR_ALIGN) |
15916fba6e04STony Xie 		      CPU_BOOT_ADDR_WMASK);
15929ec78bdfSTony Xie 	mmio_write_32(PMU_BASE + PMU_NOC_AUTO_ENA, NOC_AUTO_ENABLE);
15936fba6e04STony Xie 
15949d5aee2bSCaesar Wang 	/*
15959d5aee2bSCaesar Wang 	 * Enable Schmitt trigger for better 32 kHz input signal, which is
15969d5aee2bSCaesar Wang 	 * important for suspend/resume reliability among other things.
15979d5aee2bSCaesar Wang 	 */
15989d5aee2bSCaesar Wang 	mmio_write_32(PMUGRF_BASE + PMUGRF_GPIO0A_SMT, GPIO0A0_SMT_ENABLE);
15999d5aee2bSCaesar Wang 
16000786d688SCaesar Wang 	init_pmu_counts();
16010786d688SCaesar Wang 
16026fba6e04STony Xie 	nonboot_cpus_off();
1603f47a25ddSCaesar Wang 
16046fba6e04STony Xie 	INFO("%s(%d): pd status %x\n", __func__, __LINE__,
16056fba6e04STony Xie 	     mmio_read_32(PMU_BASE + PMU_PWRDN_ST));
16066fba6e04STony Xie }
1607