1fe877779SCaesar Wang /*
2*f86c230aSKhem Raj * Copyright (c) 2016-2024, ARM Limited and Contributors. All rights reserved.
3fe877779SCaesar Wang *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5fe877779SCaesar Wang */
6fe877779SCaesar Wang
7ee1ebbd1SIsla Mitchell #include <stdint.h>
8ee1ebbd1SIsla Mitchell #include <string.h>
909d40e0eSAntonio Nino Diaz
1009d40e0eSAntonio Nino Diaz #include <lib/utils.h>
1109d40e0eSAntonio Nino Diaz
1209d40e0eSAntonio Nino Diaz #include <dram.h>
1309d40e0eSAntonio Nino Diaz
14fe877779SCaesar Wang #include "dram_spec_timing.h"
15fe877779SCaesar Wang
16fe877779SCaesar Wang static const uint8_t ddr3_cl_cwl[][7] = {
17fe877779SCaesar Wang /*
18fe877779SCaesar Wang * speed 0~330 331 ~ 400 401 ~ 533 534~666 667~800 801~933 934~1066
19fe877779SCaesar Wang * tCK>3 2.5~3 1.875~2.5 1.5~1.875 1.25~1.5 1.07~1.25 0.938~1.07
20fe877779SCaesar Wang * cl<<4, cwl cl<<4, cwl cl<<4, cwl
21fe877779SCaesar Wang */
22fe877779SCaesar Wang /* DDR3_800D (5-5-5) */
23fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), 0, 0, 0, 0, 0},
24fe877779SCaesar Wang /* DDR3_800E (6-6-6) */
25fe877779SCaesar Wang {((5 << 4) | 5), ((6 << 4) | 5), 0, 0, 0, 0, 0},
26fe877779SCaesar Wang /* DDR3_1066E (6-6-6) */
27fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), 0, 0, 0, 0},
28fe877779SCaesar Wang /* DDR3_1066F (7-7-7) */
29fe877779SCaesar Wang {((5 << 4) | 5), ((6 << 4) | 5), ((7 << 4) | 6), 0, 0, 0, 0},
30fe877779SCaesar Wang /* DDR3_1066G (8-8-8) */
31fe877779SCaesar Wang {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), 0, 0, 0, 0},
32fe877779SCaesar Wang /* DDR3_1333F (7-7-7) */
33fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((7 << 4) | 7),
34fe877779SCaesar Wang 0, 0, 0},
35fe877779SCaesar Wang /* DDR3_1333G (8-8-8) */
36fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((8 << 4) | 7),
37fe877779SCaesar Wang 0, 0, 0},
38fe877779SCaesar Wang /* DDR3_1333H (9-9-9) */
39fe877779SCaesar Wang {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((9 << 4) | 7),
40fe877779SCaesar Wang 0, 0, 0},
41fe877779SCaesar Wang /* DDR3_1333J (10-10-10) */
42fe877779SCaesar Wang {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7),
43fe877779SCaesar Wang 0, 0, 0},
44fe877779SCaesar Wang /* DDR3_1600G (8-8-8) */
45fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((7 << 4) | 7),
46fe877779SCaesar Wang ((8 << 4) | 8), 0, 0},
47fe877779SCaesar Wang /* DDR3_1600H (9-9-9) */
48fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((8 << 4) | 7),
49fe877779SCaesar Wang ((9 << 4) | 8), 0, 0},
50fe877779SCaesar Wang /* DDR3_1600J (10-10-10) */
51fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7),
52fe877779SCaesar Wang ((10 << 4) | 8), 0, 0},
53fe877779SCaesar Wang /* DDR3_1600K (11-11-11) */
54fe877779SCaesar Wang {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7),
55fe877779SCaesar Wang ((11 << 4) | 8), 0, 0},
56fe877779SCaesar Wang /* DDR3_1866J (10-10-10) */
57fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((8 << 4) | 7),
58fe877779SCaesar Wang ((9 << 4) | 8), ((11 << 4) | 9), 0},
59fe877779SCaesar Wang /* DDR3_1866K (11-11-11) */
60fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((8 << 4) | 7),
61fe877779SCaesar Wang ((10 << 4) | 8), ((11 << 4) | 9), 0},
62fe877779SCaesar Wang /* DDR3_1866L (12-12-12) */
63fe877779SCaesar Wang {((6 << 4) | 5), ((6 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7),
64fe877779SCaesar Wang ((11 << 4) | 8), ((12 << 4) | 9), 0},
65fe877779SCaesar Wang /* DDR3_1866M (13-13-13) */
66fe877779SCaesar Wang {((6 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7),
67fe877779SCaesar Wang ((11 << 4) | 8), ((13 << 4) | 9), 0},
68fe877779SCaesar Wang /* DDR3_2133K (11-11-11) */
69fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((7 << 4) | 7),
70fe877779SCaesar Wang ((9 << 4) | 8), ((10 << 4) | 9), ((11 << 4) | 10)},
71fe877779SCaesar Wang /* DDR3_2133L (12-12-12) */
72fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((8 << 4) | 7),
73fe877779SCaesar Wang ((9 << 4) | 8), ((11 << 4) | 9), ((12 << 4) | 10)},
74fe877779SCaesar Wang /* DDR3_2133M (13-13-13) */
75fe877779SCaesar Wang {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7),
76fe877779SCaesar Wang ((10 << 4) | 8), ((12 << 4) | 9), ((13 << 4) | 10)},
77fe877779SCaesar Wang /* DDR3_2133N (14-14-14) */
78fe877779SCaesar Wang {((6 << 4) | 5), ((6 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7),
79fe877779SCaesar Wang ((11 << 4) | 8), ((13 << 4) | 9), ((14 << 4) | 10)},
80fe877779SCaesar Wang /* DDR3_DEFAULT */
81fe877779SCaesar Wang {((6 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7),
82fe877779SCaesar Wang ((11 << 4) | 8), ((13 << 4) | 9), ((14 << 4) | 10)}
83fe877779SCaesar Wang };
84fe877779SCaesar Wang
85fe877779SCaesar Wang static const uint16_t ddr3_trc_tfaw[] = {
86fe877779SCaesar Wang /* tRC tFAW */
87fe877779SCaesar Wang ((50 << 8) | 50), /* DDR3_800D (5-5-5) */
88fe877779SCaesar Wang ((53 << 8) | 50), /* DDR3_800E (6-6-6) */
89fe877779SCaesar Wang
90fe877779SCaesar Wang ((49 << 8) | 50), /* DDR3_1066E (6-6-6) */
91fe877779SCaesar Wang ((51 << 8) | 50), /* DDR3_1066F (7-7-7) */
92fe877779SCaesar Wang ((53 << 8) | 50), /* DDR3_1066G (8-8-8) */
93fe877779SCaesar Wang
94fe877779SCaesar Wang ((47 << 8) | 45), /* DDR3_1333F (7-7-7) */
95fe877779SCaesar Wang ((48 << 8) | 45), /* DDR3_1333G (8-8-8) */
96fe877779SCaesar Wang ((50 << 8) | 45), /* DDR3_1333H (9-9-9) */
97fe877779SCaesar Wang ((51 << 8) | 45), /* DDR3_1333J (10-10-10) */
98fe877779SCaesar Wang
99fe877779SCaesar Wang ((45 << 8) | 40), /* DDR3_1600G (8-8-8) */
100fe877779SCaesar Wang ((47 << 8) | 40), /* DDR3_1600H (9-9-9)*/
101fe877779SCaesar Wang ((48 << 8) | 40), /* DDR3_1600J (10-10-10) */
102fe877779SCaesar Wang ((49 << 8) | 40), /* DDR3_1600K (11-11-11) */
103fe877779SCaesar Wang
104fe877779SCaesar Wang ((45 << 8) | 35), /* DDR3_1866J (10-10-10) */
105fe877779SCaesar Wang ((46 << 8) | 35), /* DDR3_1866K (11-11-11) */
106fe877779SCaesar Wang ((47 << 8) | 35), /* DDR3_1866L (12-12-12) */
107fe877779SCaesar Wang ((48 << 8) | 35), /* DDR3_1866M (13-13-13) */
108fe877779SCaesar Wang
109fe877779SCaesar Wang ((44 << 8) | 35), /* DDR3_2133K (11-11-11) */
110fe877779SCaesar Wang ((45 << 8) | 35), /* DDR3_2133L (12-12-12) */
111fe877779SCaesar Wang ((46 << 8) | 35), /* DDR3_2133M (13-13-13) */
112fe877779SCaesar Wang ((47 << 8) | 35), /* DDR3_2133N (14-14-14) */
113fe877779SCaesar Wang
114fe877779SCaesar Wang ((53 << 8) | 50) /* DDR3_DEFAULT */
115fe877779SCaesar Wang };
116fe877779SCaesar Wang
get_max_speed_rate(struct timing_related_config * timing_config)117fe877779SCaesar Wang static uint32_t get_max_speed_rate(struct timing_related_config *timing_config)
118fe877779SCaesar Wang {
119fe877779SCaesar Wang if (timing_config->ch_cnt > 1)
120fe877779SCaesar Wang return max(timing_config->dram_info[0].speed_rate,
121fe877779SCaesar Wang timing_config->dram_info[1].speed_rate);
122fe877779SCaesar Wang else
123fe877779SCaesar Wang return timing_config->dram_info[0].speed_rate;
124fe877779SCaesar Wang }
125fe877779SCaesar Wang
126fe877779SCaesar Wang static uint32_t
get_max_die_capability(struct timing_related_config * timing_config)127fe877779SCaesar Wang get_max_die_capability(struct timing_related_config *timing_config)
128fe877779SCaesar Wang {
129fe877779SCaesar Wang uint32_t die_cap = 0;
130fe877779SCaesar Wang uint32_t cs, ch;
131fe877779SCaesar Wang
132fe877779SCaesar Wang for (ch = 0; ch < timing_config->ch_cnt; ch++) {
133fe877779SCaesar Wang for (cs = 0; cs < timing_config->dram_info[ch].cs_cnt; cs++) {
134fe877779SCaesar Wang die_cap = max(die_cap,
135fe877779SCaesar Wang timing_config->
136fe877779SCaesar Wang dram_info[ch].per_die_capability[cs]);
137fe877779SCaesar Wang }
138fe877779SCaesar Wang }
139fe877779SCaesar Wang return die_cap;
140fe877779SCaesar Wang }
141fe877779SCaesar Wang
142fe877779SCaesar Wang /* tRSTL, 100ns */
143fe877779SCaesar Wang #define DDR3_TRSTL (100)
144fe877779SCaesar Wang /* trsth, 500us */
145fe877779SCaesar Wang #define DDR3_TRSTH (500000)
146fe877779SCaesar Wang /* trefi, 7.8us */
147fe877779SCaesar Wang #define DDR3_TREFI_7_8_US (7800)
148fe877779SCaesar Wang /* tWR, 15ns */
149fe877779SCaesar Wang #define DDR3_TWR (15)
150fe877779SCaesar Wang /* tRTP, max(4 tCK,7.5ns) */
151fe877779SCaesar Wang #define DDR3_TRTP (7)
152fe877779SCaesar Wang /* tRRD = max(4nCK, 10ns) */
153fe877779SCaesar Wang #define DDR3_TRRD (10)
154fe877779SCaesar Wang /* tCK */
155fe877779SCaesar Wang #define DDR3_TCCD (4)
156fe877779SCaesar Wang /*tWTR, max(4 tCK,7.5ns)*/
157fe877779SCaesar Wang #define DDR3_TWTR (7)
158fe877779SCaesar Wang /* tCK */
159fe877779SCaesar Wang #define DDR3_TRTW (0)
160fe877779SCaesar Wang /* tRAS, 37.5ns(400MHz) 37.5ns(533MHz) */
161fe877779SCaesar Wang #define DDR3_TRAS (37)
162fe877779SCaesar Wang /* ns */
163fe877779SCaesar Wang #define DDR3_TRFC_512MBIT (90)
164fe877779SCaesar Wang /* ns */
165fe877779SCaesar Wang #define DDR3_TRFC_1GBIT (110)
166fe877779SCaesar Wang /* ns */
167fe877779SCaesar Wang #define DDR3_TRFC_2GBIT (160)
168fe877779SCaesar Wang /* ns */
169fe877779SCaesar Wang #define DDR3_TRFC_4GBIT (300)
170fe877779SCaesar Wang /* ns */
171fe877779SCaesar Wang #define DDR3_TRFC_8GBIT (350)
172fe877779SCaesar Wang
173fe877779SCaesar Wang /*pd and sr*/
174fe877779SCaesar Wang #define DDR3_TXP (7) /* tXP, max(3 tCK, 7.5ns)( < 933MHz) */
175fe877779SCaesar Wang #define DDR3_TXPDLL (24) /* tXPDLL, max(10 tCK, 24ns) */
176fe877779SCaesar Wang #define DDR3_TDLLK (512) /* tXSR, tDLLK=512 tCK */
177fe877779SCaesar Wang #define DDR3_TCKE_400MHZ (7) /* tCKE, max(3 tCK,7.5ns)(400MHz) */
178fe877779SCaesar Wang #define DDR3_TCKE_533MHZ (6) /* tCKE, max(3 tCK,5.625ns)(533MHz) */
179fe877779SCaesar Wang #define DDR3_TCKSRE (10) /* tCKSRX, max(5 tCK, 10ns) */
180fe877779SCaesar Wang
181fe877779SCaesar Wang /*mode register timing*/
182fe877779SCaesar Wang #define DDR3_TMOD (15) /* tMOD, max(12 tCK,15ns) */
183fe877779SCaesar Wang #define DDR3_TMRD (4) /* tMRD, 4 tCK */
184fe877779SCaesar Wang
185fe877779SCaesar Wang /* ZQ */
186fe877779SCaesar Wang #define DDR3_TZQINIT (640) /* tZQinit, max(512 tCK, 640ns) */
187fe877779SCaesar Wang #define DDR3_TZQCS (80) /* tZQCS, max(64 tCK, 80ns) */
188fe877779SCaesar Wang #define DDR3_TZQOPER (320) /* tZQoper, max(256 tCK, 320ns) */
189fe877779SCaesar Wang
190fe877779SCaesar Wang /* Write leveling */
191fe877779SCaesar Wang #define DDR3_TWLMRD (40) /* tCK */
192fe877779SCaesar Wang #define DDR3_TWLO (9) /* max 7.5ns */
193fe877779SCaesar Wang #define DDR3_TWLDQSEN (25) /* tCK */
194fe877779SCaesar Wang
195fe877779SCaesar Wang /*
196fe877779SCaesar Wang * Description: depend on input parameter "timing_config",
197fe877779SCaesar Wang * and calculate all ddr3
198fe877779SCaesar Wang * spec timing to "pdram_timing"
199fe877779SCaesar Wang * parameters:
200fe877779SCaesar Wang * input: timing_config
201fe877779SCaesar Wang * output: pdram_timing
202fe877779SCaesar Wang */
ddr3_get_parameter(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)203fe877779SCaesar Wang static void ddr3_get_parameter(struct timing_related_config *timing_config,
204fe877779SCaesar Wang struct dram_timing_t *pdram_timing)
205fe877779SCaesar Wang {
206fe877779SCaesar Wang uint32_t nmhz = timing_config->freq;
207fe877779SCaesar Wang uint32_t ddr_speed_bin = get_max_speed_rate(timing_config);
208fe877779SCaesar Wang uint32_t ddr_capability_per_die = get_max_die_capability(timing_config);
209fe877779SCaesar Wang uint32_t tmp;
210fe877779SCaesar Wang
21132f0d3c6SDouglas Raillard zeromem((void *)pdram_timing, sizeof(struct dram_timing_t));
212fe877779SCaesar Wang pdram_timing->mhz = nmhz;
213fe877779SCaesar Wang pdram_timing->al = 0;
214fe877779SCaesar Wang pdram_timing->bl = timing_config->bl;
215fe877779SCaesar Wang if (nmhz <= 330)
216fe877779SCaesar Wang tmp = 0;
217fe877779SCaesar Wang else if (nmhz <= 400)
218fe877779SCaesar Wang tmp = 1;
219fe877779SCaesar Wang else if (nmhz <= 533)
220fe877779SCaesar Wang tmp = 2;
221fe877779SCaesar Wang else if (nmhz <= 666)
222fe877779SCaesar Wang tmp = 3;
223fe877779SCaesar Wang else if (nmhz <= 800)
224fe877779SCaesar Wang tmp = 4;
225fe877779SCaesar Wang else if (nmhz <= 933)
226fe877779SCaesar Wang tmp = 5;
227fe877779SCaesar Wang else
228fe877779SCaesar Wang tmp = 6;
229fe877779SCaesar Wang
230fe877779SCaesar Wang /* when dll bypss cl = cwl = 6 */
231fe877779SCaesar Wang if (nmhz < 300) {
232fe877779SCaesar Wang pdram_timing->cl = 6;
233fe877779SCaesar Wang pdram_timing->cwl = 6;
234fe877779SCaesar Wang } else {
235fe877779SCaesar Wang pdram_timing->cl = (ddr3_cl_cwl[ddr_speed_bin][tmp] >> 4) & 0xf;
236fe877779SCaesar Wang pdram_timing->cwl = ddr3_cl_cwl[ddr_speed_bin][tmp] & 0xf;
237fe877779SCaesar Wang }
238fe877779SCaesar Wang
239fe877779SCaesar Wang switch (timing_config->dramds) {
240fe877779SCaesar Wang case 40:
241fe877779SCaesar Wang tmp = DDR3_DS_40;
242fe877779SCaesar Wang break;
243fe877779SCaesar Wang case 34:
244fe877779SCaesar Wang default:
245fe877779SCaesar Wang tmp = DDR3_DS_34;
246fe877779SCaesar Wang break;
247fe877779SCaesar Wang }
248fe877779SCaesar Wang
249f91b969cSDerek Basehore if (timing_config->odt)
250fe877779SCaesar Wang switch (timing_config->dramodt) {
251fe877779SCaesar Wang case 60:
252fe877779SCaesar Wang pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_60;
253fe877779SCaesar Wang break;
254fe877779SCaesar Wang case 40:
255fe877779SCaesar Wang pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_40;
256fe877779SCaesar Wang break;
257fe877779SCaesar Wang case 120:
258fe877779SCaesar Wang pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_120;
259fe877779SCaesar Wang break;
260fe877779SCaesar Wang case 0:
261fe877779SCaesar Wang default:
262fe877779SCaesar Wang pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_DIS;
263fe877779SCaesar Wang break;
264fe877779SCaesar Wang }
265f91b969cSDerek Basehore else
266f91b969cSDerek Basehore pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_DIS;
267fe877779SCaesar Wang
268fe877779SCaesar Wang pdram_timing->mr[2] = DDR3_MR2_CWL(pdram_timing->cwl);
269fe877779SCaesar Wang pdram_timing->mr[3] = 0;
270fe877779SCaesar Wang
271fe877779SCaesar Wang pdram_timing->trstl = ((DDR3_TRSTL * nmhz + 999) / 1000);
272fe877779SCaesar Wang pdram_timing->trsth = ((DDR3_TRSTH * nmhz + 999) / 1000);
273fe877779SCaesar Wang /* tREFI, average periodic refresh interval, 7.8us */
274fe877779SCaesar Wang pdram_timing->trefi = ((DDR3_TREFI_7_8_US * nmhz + 999) / 1000);
275fe877779SCaesar Wang /* base timing */
276fe877779SCaesar Wang pdram_timing->trcd = pdram_timing->cl;
277fe877779SCaesar Wang pdram_timing->trp = pdram_timing->cl;
278fe877779SCaesar Wang pdram_timing->trppb = pdram_timing->cl;
279fe877779SCaesar Wang tmp = ((DDR3_TWR * nmhz + 999) / 1000);
280fe877779SCaesar Wang pdram_timing->twr = tmp;
281fe877779SCaesar Wang pdram_timing->tdal = tmp + pdram_timing->trp;
282fe877779SCaesar Wang if (tmp < 9) {
283fe877779SCaesar Wang tmp = tmp - 4;
284fe877779SCaesar Wang } else {
285fe877779SCaesar Wang tmp += (tmp & 0x1) ? 1 : 0;
286fe877779SCaesar Wang tmp = tmp >> 1;
287fe877779SCaesar Wang }
288fe877779SCaesar Wang if (pdram_timing->bl == 4)
289fe877779SCaesar Wang pdram_timing->mr[0] = DDR3_BC4
290fe877779SCaesar Wang | DDR3_CL(pdram_timing->cl)
291fe877779SCaesar Wang | DDR3_WR(tmp);
292fe877779SCaesar Wang else
293fe877779SCaesar Wang pdram_timing->mr[0] = DDR3_BL8
294fe877779SCaesar Wang | DDR3_CL(pdram_timing->cl)
295fe877779SCaesar Wang | DDR3_WR(tmp);
296fe877779SCaesar Wang tmp = ((DDR3_TRTP * nmhz + (nmhz >> 1) + 999) / 1000);
297fe877779SCaesar Wang pdram_timing->trtp = max(4, tmp);
298fe877779SCaesar Wang pdram_timing->trc =
299fe877779SCaesar Wang (((ddr3_trc_tfaw[ddr_speed_bin] >> 8) * nmhz + 999) / 1000);
300fe877779SCaesar Wang tmp = ((DDR3_TRRD * nmhz + 999) / 1000);
301fe877779SCaesar Wang pdram_timing->trrd = max(4, tmp);
302fe877779SCaesar Wang pdram_timing->tccd = DDR3_TCCD;
303fe877779SCaesar Wang tmp = ((DDR3_TWTR * nmhz + (nmhz >> 1) + 999) / 1000);
304fe877779SCaesar Wang pdram_timing->twtr = max(4, tmp);
305fe877779SCaesar Wang pdram_timing->trtw = DDR3_TRTW;
306fe877779SCaesar Wang pdram_timing->tras_max = 9 * pdram_timing->trefi;
307fe877779SCaesar Wang pdram_timing->tras_min = ((DDR3_TRAS * nmhz + (nmhz >> 1) + 999)
308fe877779SCaesar Wang / 1000);
309fe877779SCaesar Wang pdram_timing->tfaw =
310fe877779SCaesar Wang (((ddr3_trc_tfaw[ddr_speed_bin] & 0x0ff) * nmhz + 999)
311fe877779SCaesar Wang / 1000);
312fe877779SCaesar Wang /* tRFC, 90ns(512Mb),110ns(1Gb),160ns(2Gb),300ns(4Gb),350ns(8Gb) */
313fe877779SCaesar Wang if (ddr_capability_per_die <= 0x4000000)
314fe877779SCaesar Wang tmp = DDR3_TRFC_512MBIT;
315fe877779SCaesar Wang else if (ddr_capability_per_die <= 0x8000000)
316fe877779SCaesar Wang tmp = DDR3_TRFC_1GBIT;
317fe877779SCaesar Wang else if (ddr_capability_per_die <= 0x10000000)
318fe877779SCaesar Wang tmp = DDR3_TRFC_2GBIT;
319fe877779SCaesar Wang else if (ddr_capability_per_die <= 0x20000000)
320fe877779SCaesar Wang tmp = DDR3_TRFC_4GBIT;
321fe877779SCaesar Wang else
322fe877779SCaesar Wang tmp = DDR3_TRFC_8GBIT;
323fe877779SCaesar Wang pdram_timing->trfc = (tmp * nmhz + 999) / 1000;
324fe877779SCaesar Wang pdram_timing->txsnr = max(5, (((tmp + 10) * nmhz + 999) / 1000));
325fe877779SCaesar Wang pdram_timing->tdqsck_max = 0;
326fe877779SCaesar Wang /*pd and sr*/
327fe877779SCaesar Wang pdram_timing->txsr = DDR3_TDLLK;
328fe877779SCaesar Wang tmp = ((DDR3_TXP * nmhz + (nmhz >> 1) + 999) / 1000);
329fe877779SCaesar Wang pdram_timing->txp = max(3, tmp);
330fe877779SCaesar Wang tmp = ((DDR3_TXPDLL * nmhz + 999) / 1000);
331fe877779SCaesar Wang pdram_timing->txpdll = max(10, tmp);
332fe877779SCaesar Wang pdram_timing->tdllk = DDR3_TDLLK;
333fe877779SCaesar Wang if (nmhz >= 533)
334fe877779SCaesar Wang tmp = ((DDR3_TCKE_533MHZ * nmhz + 999) / 1000);
335fe877779SCaesar Wang else
336fe877779SCaesar Wang tmp = ((DDR3_TCKE_400MHZ * nmhz + (nmhz >> 1) + 999) / 1000);
337fe877779SCaesar Wang pdram_timing->tcke = max(3, tmp);
338fe877779SCaesar Wang pdram_timing->tckesr = (pdram_timing->tcke + 1);
339fe877779SCaesar Wang tmp = ((DDR3_TCKSRE * nmhz + 999) / 1000);
340fe877779SCaesar Wang pdram_timing->tcksre = max(5, tmp);
341fe877779SCaesar Wang pdram_timing->tcksrx = max(5, tmp);
342fe877779SCaesar Wang /*mode register timing*/
343fe877779SCaesar Wang tmp = ((DDR3_TMOD * nmhz + 999) / 1000);
344fe877779SCaesar Wang pdram_timing->tmod = max(12, tmp);
345fe877779SCaesar Wang pdram_timing->tmrd = DDR3_TMRD;
346fe877779SCaesar Wang pdram_timing->tmrr = 0;
347fe877779SCaesar Wang /*ODT*/
348fe877779SCaesar Wang pdram_timing->todton = pdram_timing->cwl - 2;
349fe877779SCaesar Wang /*ZQ*/
350fe877779SCaesar Wang tmp = ((DDR3_TZQINIT * nmhz + 999) / 1000);
351fe877779SCaesar Wang pdram_timing->tzqinit = max(512, tmp);
352fe877779SCaesar Wang tmp = ((DDR3_TZQCS * nmhz + 999) / 1000);
353fe877779SCaesar Wang pdram_timing->tzqcs = max(64, tmp);
354fe877779SCaesar Wang tmp = ((DDR3_TZQOPER * nmhz + 999) / 1000);
355fe877779SCaesar Wang pdram_timing->tzqoper = max(256, tmp);
356fe877779SCaesar Wang /* write leveling */
357fe877779SCaesar Wang pdram_timing->twlmrd = DDR3_TWLMRD;
358fe877779SCaesar Wang pdram_timing->twldqsen = DDR3_TWLDQSEN;
359fe877779SCaesar Wang pdram_timing->twlo = ((DDR3_TWLO * nmhz + (nmhz >> 1) + 999) / 1000);
360fe877779SCaesar Wang }
361fe877779SCaesar Wang
362fe877779SCaesar Wang #define LPDDR2_TINIT1 (100) /* ns */
363fe877779SCaesar Wang #define LPDDR2_TINIT2 (5) /* tCK */
364fe877779SCaesar Wang #define LPDDR2_TINIT3 (200000) /* 200us */
365fe877779SCaesar Wang #define LPDDR2_TINIT4 (1000) /* 1us */
366fe877779SCaesar Wang #define LPDDR2_TINIT5 (10000) /* 10us */
367fe877779SCaesar Wang #define LPDDR2_TRSTL (0) /* tCK */
368fe877779SCaesar Wang #define LPDDR2_TRSTH (500000) /* 500us */
369fe877779SCaesar Wang #define LPDDR2_TREFI_3_9_US (3900) /* 3.9us */
370fe877779SCaesar Wang #define LPDDR2_TREFI_7_8_US (7800) /* 7.8us */
371fe877779SCaesar Wang
372fe877779SCaesar Wang /* base timing */
373fe877779SCaesar Wang #define LPDDR2_TRCD (24) /* tRCD,15ns(Fast)18ns(Typ)24ns(Slow) */
374fe877779SCaesar Wang #define LPDDR2_TRP_PB (18) /* tRPpb,15ns(Fast)18ns(Typ)24ns(Slow) */
375fe877779SCaesar Wang #define LPDDR2_TRP_AB_8_BANK (21) /* tRPab,18ns(Fast)21ns(Typ)27ns(Slow) */
376fe877779SCaesar Wang #define LPDDR2_TWR (15) /* tWR, max(3tCK,15ns) */
377fe877779SCaesar Wang #define LPDDR2_TRTP (7) /* tRTP, max(2tCK, 7.5ns) */
378fe877779SCaesar Wang #define LPDDR2_TRRD (10) /* tRRD, max(2tCK,10ns) */
379fe877779SCaesar Wang #define LPDDR2_TCCD (2) /* tCK */
380fe877779SCaesar Wang #define LPDDR2_TWTR_GREAT_200MHZ (7) /* ns */
381fe877779SCaesar Wang #define LPDDR2_TWTR_LITTLE_200MHZ (10) /* ns */
382fe877779SCaesar Wang #define LPDDR2_TRTW (0) /* tCK */
383fe877779SCaesar Wang #define LPDDR2_TRAS_MAX (70000) /* 70us */
384fe877779SCaesar Wang #define LPDDR2_TRAS (42) /* tRAS, max(3tCK,42ns) */
385fe877779SCaesar Wang #define LPDDR2_TFAW_GREAT_200MHZ (50) /* max(8tCK,50ns) */
386fe877779SCaesar Wang #define LPDDR2_TFAW_LITTLE_200MHZ (60) /* max(8tCK,60ns) */
387fe877779SCaesar Wang #define LPDDR2_TRFC_8GBIT (210) /* ns */
388fe877779SCaesar Wang #define LPDDR2_TRFC_4GBIT (130) /* ns */
389fe877779SCaesar Wang #define LPDDR2_TDQSCK_MIN (2) /* tDQSCKmin, 2.5ns */
390fe877779SCaesar Wang #define LPDDR2_TDQSCK_MAX (5) /* tDQSCKmax, 5.5ns */
391fe877779SCaesar Wang
392fe877779SCaesar Wang /*pd and sr*/
393fe877779SCaesar Wang #define LPDDR2_TXP (7) /* tXP, max(2tCK,7.5ns) */
394fe877779SCaesar Wang #define LPDDR2_TXPDLL (0)
395fe877779SCaesar Wang #define LPDDR2_TDLLK (0) /* tCK */
396fe877779SCaesar Wang #define LPDDR2_TCKE (3) /* tCK */
397fe877779SCaesar Wang #define LPDDR2_TCKESR (15) /* tCKESR, max(3tCK,15ns) */
398fe877779SCaesar Wang #define LPDDR2_TCKSRE (1) /* tCK */
399fe877779SCaesar Wang #define LPDDR2_TCKSRX (2) /* tCK */
400fe877779SCaesar Wang
401fe877779SCaesar Wang /*mode register timing*/
402fe877779SCaesar Wang #define LPDDR2_TMOD (0)
403fe877779SCaesar Wang #define LPDDR2_TMRD (5) /* tMRD, (=tMRW), 5 tCK */
404fe877779SCaesar Wang #define LPDDR2_TMRR (2) /* tCK */
405fe877779SCaesar Wang
406fe877779SCaesar Wang /*ZQ*/
407fe877779SCaesar Wang #define LPDDR2_TZQINIT (1000) /* ns */
408fe877779SCaesar Wang #define LPDDR2_TZQCS (90) /* tZQCS, max(6tCK,90ns) */
409fe877779SCaesar Wang #define LPDDR2_TZQCL (360) /* tZQCL, max(6tCK,360ns) */
410fe877779SCaesar Wang #define LPDDR2_TZQRESET (50) /* ZQreset, max(3tCK,50ns) */
411fe877779SCaesar Wang
412fe877779SCaesar Wang /*
413fe877779SCaesar Wang * Description: depend on input parameter "timing_config",
414fe877779SCaesar Wang * and calculate all lpddr2
415fe877779SCaesar Wang * spec timing to "pdram_timing"
416fe877779SCaesar Wang * parameters:
417fe877779SCaesar Wang * input: timing_config
418fe877779SCaesar Wang * output: pdram_timing
419fe877779SCaesar Wang */
lpddr2_get_parameter(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)420fe877779SCaesar Wang static void lpddr2_get_parameter(struct timing_related_config *timing_config,
421fe877779SCaesar Wang struct dram_timing_t *pdram_timing)
422fe877779SCaesar Wang {
423fe877779SCaesar Wang uint32_t nmhz = timing_config->freq;
424fe877779SCaesar Wang uint32_t ddr_capability_per_die = get_max_die_capability(timing_config);
425fe877779SCaesar Wang uint32_t tmp, trp_tmp, trppb_tmp, tras_tmp, twr_tmp, bl_tmp;
426fe877779SCaesar Wang
42732f0d3c6SDouglas Raillard zeromem((void *)pdram_timing, sizeof(struct dram_timing_t));
428fe877779SCaesar Wang pdram_timing->mhz = nmhz;
429fe877779SCaesar Wang pdram_timing->al = 0;
430fe877779SCaesar Wang pdram_timing->bl = timing_config->bl;
431fe877779SCaesar Wang
432fe877779SCaesar Wang /* 1066 933 800 667 533 400 333
433fe877779SCaesar Wang * RL, 8 7 6 5 4 3 3
434fe877779SCaesar Wang * WL, 4 4 3 2 2 1 1
435fe877779SCaesar Wang */
436fe877779SCaesar Wang if (nmhz <= 266) {
437fe877779SCaesar Wang pdram_timing->cl = 4;
438fe877779SCaesar Wang pdram_timing->cwl = 2;
439fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR2_RL4_WL2;
440fe877779SCaesar Wang } else if (nmhz <= 333) {
441fe877779SCaesar Wang pdram_timing->cl = 5;
442fe877779SCaesar Wang pdram_timing->cwl = 2;
443fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR2_RL5_WL2;
444fe877779SCaesar Wang } else if (nmhz <= 400) {
445fe877779SCaesar Wang pdram_timing->cl = 6;
446fe877779SCaesar Wang pdram_timing->cwl = 3;
447fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR2_RL6_WL3;
448fe877779SCaesar Wang } else if (nmhz <= 466) {
449fe877779SCaesar Wang pdram_timing->cl = 7;
450fe877779SCaesar Wang pdram_timing->cwl = 4;
451fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR2_RL7_WL4;
452fe877779SCaesar Wang } else {
453fe877779SCaesar Wang pdram_timing->cl = 8;
454fe877779SCaesar Wang pdram_timing->cwl = 4;
455fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR2_RL8_WL4;
456fe877779SCaesar Wang }
457fe877779SCaesar Wang switch (timing_config->dramds) {
458fe877779SCaesar Wang case 120:
459fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR2_DS_120;
460fe877779SCaesar Wang break;
461fe877779SCaesar Wang case 80:
462fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR2_DS_80;
463fe877779SCaesar Wang break;
464fe877779SCaesar Wang case 60:
465fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR2_DS_60;
466fe877779SCaesar Wang break;
467fe877779SCaesar Wang case 48:
468fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR2_DS_48;
469fe877779SCaesar Wang break;
470fe877779SCaesar Wang case 40:
471fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR2_DS_40;
472fe877779SCaesar Wang break;
473fe877779SCaesar Wang case 34:
474fe877779SCaesar Wang default:
475fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR2_DS_34;
476fe877779SCaesar Wang break;
477fe877779SCaesar Wang }
478fe877779SCaesar Wang pdram_timing->mr[0] = 0;
479fe877779SCaesar Wang
480fe877779SCaesar Wang pdram_timing->tinit1 = (LPDDR2_TINIT1 * nmhz + 999) / 1000;
481fe877779SCaesar Wang pdram_timing->tinit2 = LPDDR2_TINIT2;
482fe877779SCaesar Wang pdram_timing->tinit3 = (LPDDR2_TINIT3 * nmhz + 999) / 1000;
483fe877779SCaesar Wang pdram_timing->tinit4 = (LPDDR2_TINIT4 * nmhz + 999) / 1000;
484fe877779SCaesar Wang pdram_timing->tinit5 = (LPDDR2_TINIT5 * nmhz + 999) / 1000;
485fe877779SCaesar Wang pdram_timing->trstl = LPDDR2_TRSTL;
486fe877779SCaesar Wang pdram_timing->trsth = (LPDDR2_TRSTH * nmhz + 999) / 1000;
487fe877779SCaesar Wang /*
488fe877779SCaesar Wang * tREFI, average periodic refresh interval,
489fe877779SCaesar Wang * 15.6us(<256Mb) 7.8us(256Mb-1Gb) 3.9us(2Gb-8Gb)
490fe877779SCaesar Wang */
491fe877779SCaesar Wang if (ddr_capability_per_die >= 0x10000000)
492fe877779SCaesar Wang pdram_timing->trefi = (LPDDR2_TREFI_3_9_US * nmhz + 999)
493fe877779SCaesar Wang / 1000;
494fe877779SCaesar Wang else
495fe877779SCaesar Wang pdram_timing->trefi = (LPDDR2_TREFI_7_8_US * nmhz + 999)
496fe877779SCaesar Wang / 1000;
497fe877779SCaesar Wang /* base timing */
498fe877779SCaesar Wang tmp = ((LPDDR2_TRCD * nmhz + 999) / 1000);
499fe877779SCaesar Wang pdram_timing->trcd = max(3, tmp);
500fe877779SCaesar Wang /*
501fe877779SCaesar Wang * tRPpb, max(3tCK, 15ns(Fast) 18ns(Typ) 24ns(Slow),
502fe877779SCaesar Wang */
503fe877779SCaesar Wang trppb_tmp = ((LPDDR2_TRP_PB * nmhz + 999) / 1000);
504fe877779SCaesar Wang trppb_tmp = max(3, trppb_tmp);
505fe877779SCaesar Wang pdram_timing->trppb = trppb_tmp;
506fe877779SCaesar Wang /*
507fe877779SCaesar Wang * tRPab, max(3tCK, 4-bank:15ns(Fast) 18ns(Typ) 24ns(Slow),
508fe877779SCaesar Wang * 8-bank:18ns(Fast) 21ns(Typ) 27ns(Slow))
509fe877779SCaesar Wang */
510fe877779SCaesar Wang trp_tmp = ((LPDDR2_TRP_AB_8_BANK * nmhz + 999) / 1000);
511fe877779SCaesar Wang trp_tmp = max(3, trp_tmp);
512fe877779SCaesar Wang pdram_timing->trp = trp_tmp;
513fe877779SCaesar Wang twr_tmp = ((LPDDR2_TWR * nmhz + 999) / 1000);
514fe877779SCaesar Wang twr_tmp = max(3, twr_tmp);
515fe877779SCaesar Wang pdram_timing->twr = twr_tmp;
516fe877779SCaesar Wang bl_tmp = (pdram_timing->bl == 16) ? LPDDR2_BL16 :
517fe877779SCaesar Wang ((pdram_timing->bl == 8) ? LPDDR2_BL8 : LPDDR2_BL4);
518fe877779SCaesar Wang pdram_timing->mr[1] = bl_tmp | LPDDR2_N_WR(twr_tmp);
519fe877779SCaesar Wang tmp = ((LPDDR2_TRTP * nmhz + (nmhz >> 1) + 999) / 1000);
520fe877779SCaesar Wang pdram_timing->trtp = max(2, tmp);
521fe877779SCaesar Wang tras_tmp = ((LPDDR2_TRAS * nmhz + 999) / 1000);
522fe877779SCaesar Wang tras_tmp = max(3, tras_tmp);
523fe877779SCaesar Wang pdram_timing->tras_min = tras_tmp;
524fe877779SCaesar Wang pdram_timing->tras_max = ((LPDDR2_TRAS_MAX * nmhz + 999) / 1000);
525fe877779SCaesar Wang pdram_timing->trc = (tras_tmp + trp_tmp);
526fe877779SCaesar Wang tmp = ((LPDDR2_TRRD * nmhz + 999) / 1000);
527fe877779SCaesar Wang pdram_timing->trrd = max(2, tmp);
528fe877779SCaesar Wang pdram_timing->tccd = LPDDR2_TCCD;
529fe877779SCaesar Wang /* tWTR, max(2tCK, 7.5ns(533-266MHz) 10ns(200-166MHz)) */
530fe877779SCaesar Wang if (nmhz > 200)
531fe877779SCaesar Wang tmp = ((LPDDR2_TWTR_GREAT_200MHZ * nmhz + (nmhz >> 1) +
532fe877779SCaesar Wang 999) / 1000);
533fe877779SCaesar Wang else
534fe877779SCaesar Wang tmp = ((LPDDR2_TWTR_LITTLE_200MHZ * nmhz + 999) / 1000);
535fe877779SCaesar Wang pdram_timing->twtr = max(2, tmp);
536fe877779SCaesar Wang pdram_timing->trtw = LPDDR2_TRTW;
537fe877779SCaesar Wang if (nmhz <= 200)
538fe877779SCaesar Wang pdram_timing->tfaw = (LPDDR2_TFAW_LITTLE_200MHZ * nmhz + 999)
539fe877779SCaesar Wang / 1000;
540fe877779SCaesar Wang else
541fe877779SCaesar Wang pdram_timing->tfaw = (LPDDR2_TFAW_GREAT_200MHZ * nmhz + 999)
542fe877779SCaesar Wang / 1000;
543fe877779SCaesar Wang /* tRFC, 90ns(<=512Mb) 130ns(1Gb-4Gb) 210ns(8Gb) */
544fe877779SCaesar Wang if (ddr_capability_per_die >= 0x40000000) {
545fe877779SCaesar Wang pdram_timing->trfc =
546fe877779SCaesar Wang (LPDDR2_TRFC_8GBIT * nmhz + 999) / 1000;
547fe877779SCaesar Wang tmp = (((LPDDR2_TRFC_8GBIT + 10) * nmhz + 999) / 1000);
548fe877779SCaesar Wang } else {
549fe877779SCaesar Wang pdram_timing->trfc =
550fe877779SCaesar Wang (LPDDR2_TRFC_4GBIT * nmhz + 999) / 1000;
551fe877779SCaesar Wang tmp = (((LPDDR2_TRFC_4GBIT + 10) * nmhz + 999) / 1000);
552fe877779SCaesar Wang }
553fe877779SCaesar Wang if (tmp < 2)
554fe877779SCaesar Wang tmp = 2;
555fe877779SCaesar Wang pdram_timing->txsr = tmp;
556fe877779SCaesar Wang pdram_timing->txsnr = tmp;
557fe877779SCaesar Wang /* tdqsck use rounded down */
558fe877779SCaesar Wang pdram_timing->tdqsck = ((LPDDR2_TDQSCK_MIN * nmhz + (nmhz >> 1))
559fe877779SCaesar Wang / 1000);
560fe877779SCaesar Wang pdram_timing->tdqsck_max =
561fe877779SCaesar Wang ((LPDDR2_TDQSCK_MAX * nmhz + (nmhz >> 1) + 999)
562fe877779SCaesar Wang / 1000);
563fe877779SCaesar Wang /* pd and sr */
564fe877779SCaesar Wang tmp = ((LPDDR2_TXP * nmhz + (nmhz >> 1) + 999) / 1000);
565fe877779SCaesar Wang pdram_timing->txp = max(2, tmp);
566fe877779SCaesar Wang pdram_timing->txpdll = LPDDR2_TXPDLL;
567fe877779SCaesar Wang pdram_timing->tdllk = LPDDR2_TDLLK;
568fe877779SCaesar Wang pdram_timing->tcke = LPDDR2_TCKE;
569fe877779SCaesar Wang tmp = ((LPDDR2_TCKESR * nmhz + 999) / 1000);
570fe877779SCaesar Wang pdram_timing->tckesr = max(3, tmp);
571fe877779SCaesar Wang pdram_timing->tcksre = LPDDR2_TCKSRE;
572fe877779SCaesar Wang pdram_timing->tcksrx = LPDDR2_TCKSRX;
573fe877779SCaesar Wang /* mode register timing */
574fe877779SCaesar Wang pdram_timing->tmod = LPDDR2_TMOD;
575fe877779SCaesar Wang pdram_timing->tmrd = LPDDR2_TMRD;
576fe877779SCaesar Wang pdram_timing->tmrr = LPDDR2_TMRR;
577fe877779SCaesar Wang /* ZQ */
578fe877779SCaesar Wang pdram_timing->tzqinit = (LPDDR2_TZQINIT * nmhz + 999) / 1000;
579fe877779SCaesar Wang tmp = ((LPDDR2_TZQCS * nmhz + 999) / 1000);
580fe877779SCaesar Wang pdram_timing->tzqcs = max(6, tmp);
581fe877779SCaesar Wang tmp = ((LPDDR2_TZQCL * nmhz + 999) / 1000);
582fe877779SCaesar Wang pdram_timing->tzqoper = max(6, tmp);
583fe877779SCaesar Wang tmp = ((LPDDR2_TZQRESET * nmhz + 999) / 1000);
584fe877779SCaesar Wang pdram_timing->tzqreset = max(3, tmp);
585fe877779SCaesar Wang }
586fe877779SCaesar Wang
587fe877779SCaesar Wang #define LPDDR3_TINIT1 (100) /* ns */
588fe877779SCaesar Wang #define LPDDR3_TINIT2 (5) /* tCK */
589fe877779SCaesar Wang #define LPDDR3_TINIT3 (200000) /* 200us */
590fe877779SCaesar Wang #define LPDDR3_TINIT4 (1000) /* 1us */
591fe877779SCaesar Wang #define LPDDR3_TINIT5 (10000) /* 10us */
592fe877779SCaesar Wang #define LPDDR3_TRSTL (0)
593fe877779SCaesar Wang #define LPDDR3_TRSTH (0) /* 500us */
594fe877779SCaesar Wang #define LPDDR3_TREFI_3_9_US (3900) /* 3.9us */
595fe877779SCaesar Wang
596fe877779SCaesar Wang /* base timging */
597fe877779SCaesar Wang #define LPDDR3_TRCD (18) /* tRCD,15ns(Fast)18ns(Typ)24ns(Slow) */
598fe877779SCaesar Wang #define LPDDR3_TRP_PB (18) /* tRPpb, 15ns(Fast) 18ns(Typ) 24ns(Slow) */
599fe877779SCaesar Wang #define LPDDR3_TRP_AB (21) /* tRPab, 18ns(Fast) 21ns(Typ) 27ns(Slow) */
600fe877779SCaesar Wang #define LPDDR3_TWR (15) /* tWR, max(4tCK,15ns) */
601fe877779SCaesar Wang #define LPDDR3_TRTP (7) /* tRTP, max(4tCK, 7.5ns) */
602fe877779SCaesar Wang #define LPDDR3_TRRD (10) /* tRRD, max(2tCK,10ns) */
603fe877779SCaesar Wang #define LPDDR3_TCCD (4) /* tCK */
604fe877779SCaesar Wang #define LPDDR3_TWTR (7) /* tWTR, max(4tCK, 7.5ns) */
605fe877779SCaesar Wang #define LPDDR3_TRTW (0) /* tCK register min valid value */
606fe877779SCaesar Wang #define LPDDR3_TRAS_MAX (70000) /* 70us */
607fe877779SCaesar Wang #define LPDDR3_TRAS (42) /* tRAS, max(3tCK,42ns) */
608fe877779SCaesar Wang #define LPDDR3_TFAW (50) /* tFAW,max(8tCK, 50ns) */
609fe877779SCaesar Wang #define LPDDR3_TRFC_8GBIT (210) /* tRFC, 130ns(4Gb) 210ns(>4Gb) */
610fe877779SCaesar Wang #define LPDDR3_TRFC_4GBIT (130) /* ns */
611fe877779SCaesar Wang #define LPDDR3_TDQSCK_MIN (2) /* tDQSCKmin,2.5ns */
612fe877779SCaesar Wang #define LPDDR3_TDQSCK_MAX (5) /* tDQSCKmax,5.5ns */
613fe877779SCaesar Wang
614fe877779SCaesar Wang /* pd and sr */
615fe877779SCaesar Wang #define LPDDR3_TXP (7) /* tXP, max(3tCK,7.5ns) */
616fe877779SCaesar Wang #define LPDDR3_TXPDLL (0)
617fe877779SCaesar Wang #define LPDDR3_TCKE (7) /* tCKE, (max 7.5ns,3 tCK) */
618fe877779SCaesar Wang #define LPDDR3_TCKESR (15) /* tCKESR, max(3tCK,15ns) */
619fe877779SCaesar Wang #define LPDDR3_TCKSRE (2) /* tCKSRE=tCPDED, 2 tCK */
620fe877779SCaesar Wang #define LPDDR3_TCKSRX (2) /* tCKSRX, 2 tCK */
621fe877779SCaesar Wang
622fe877779SCaesar Wang /* mode register timing */
623fe877779SCaesar Wang #define LPDDR3_TMOD (0)
624fe877779SCaesar Wang #define LPDDR3_TMRD (14) /* tMRD, (=tMRW), max(14ns, 10 tCK) */
625fe877779SCaesar Wang #define LPDDR3_TMRR (4) /* tMRR, 4 tCK */
626fe877779SCaesar Wang #define LPDDR3_TMRRI LPDDR3_TRCD
627fe877779SCaesar Wang
628fe877779SCaesar Wang /* ODT */
629fe877779SCaesar Wang #define LPDDR3_TODTON (3) /* 3.5ns */
630fe877779SCaesar Wang
631fe877779SCaesar Wang /* ZQ */
632fe877779SCaesar Wang #define LPDDR3_TZQINIT (1000) /* 1us */
633fe877779SCaesar Wang #define LPDDR3_TZQCS (90) /* tZQCS, 90ns */
634fe877779SCaesar Wang #define LPDDR3_TZQCL (360) /* 360ns */
635fe877779SCaesar Wang #define LPDDR3_TZQRESET (50) /* ZQreset, max(3tCK,50ns) */
636fe877779SCaesar Wang /* write leveling */
637fe877779SCaesar Wang #define LPDDR3_TWLMRD (40) /* ns */
638fe877779SCaesar Wang #define LPDDR3_TWLO (20) /* ns */
639fe877779SCaesar Wang #define LPDDR3_TWLDQSEN (25) /* ns */
640fe877779SCaesar Wang /* CA training */
641fe877779SCaesar Wang #define LPDDR3_TCACKEL (10) /* tCK */
642fe877779SCaesar Wang #define LPDDR3_TCAENT (10) /* tCK */
643fe877779SCaesar Wang #define LPDDR3_TCAMRD (20) /* tCK */
644fe877779SCaesar Wang #define LPDDR3_TCACKEH (10) /* tCK */
645fe877779SCaesar Wang #define LPDDR3_TCAEXT (10) /* tCK */
646fe877779SCaesar Wang #define LPDDR3_TADR (20) /* ns */
647fe877779SCaesar Wang #define LPDDR3_TMRZ (3) /* ns */
648fe877779SCaesar Wang
649cdb6d5e5SDerek Basehore /* FSP */
650cdb6d5e5SDerek Basehore #define LPDDR3_TFC_LONG (250) /* ns */
651cdb6d5e5SDerek Basehore
652fe877779SCaesar Wang /*
653fe877779SCaesar Wang * Description: depend on input parameter "timing_config",
654fe877779SCaesar Wang * and calculate all lpddr3
655fe877779SCaesar Wang * spec timing to "pdram_timing"
656fe877779SCaesar Wang * parameters:
657fe877779SCaesar Wang * input: timing_config
658fe877779SCaesar Wang * output: pdram_timing
659fe877779SCaesar Wang */
lpddr3_get_parameter(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)660fe877779SCaesar Wang static void lpddr3_get_parameter(struct timing_related_config *timing_config,
661fe877779SCaesar Wang struct dram_timing_t *pdram_timing)
662fe877779SCaesar Wang {
663fe877779SCaesar Wang uint32_t nmhz = timing_config->freq;
664fe877779SCaesar Wang uint32_t ddr_capability_per_die = get_max_die_capability(timing_config);
665fe877779SCaesar Wang uint32_t tmp, trp_tmp, trppb_tmp, tras_tmp, twr_tmp, bl_tmp;
666fe877779SCaesar Wang
66732f0d3c6SDouglas Raillard zeromem((void *)pdram_timing, sizeof(struct dram_timing_t));
668fe877779SCaesar Wang pdram_timing->mhz = nmhz;
669fe877779SCaesar Wang pdram_timing->al = 0;
670fe877779SCaesar Wang pdram_timing->bl = timing_config->bl;
671fe877779SCaesar Wang
672fe877779SCaesar Wang /*
673fe877779SCaesar Wang * Only support Write Latency Set A here
674fe877779SCaesar Wang * 1066 933 800 733 667 600 533 400 166
675fe877779SCaesar Wang * RL, 16 14 12 11 10 9 8 6 3
676fe877779SCaesar Wang * WL, 8 8 6 6 6 5 4 3 1
677fe877779SCaesar Wang */
678fe877779SCaesar Wang if (nmhz <= 400) {
679fe877779SCaesar Wang pdram_timing->cl = 6;
680fe877779SCaesar Wang pdram_timing->cwl = 3;
681fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL6_WL3;
682fe877779SCaesar Wang } else if (nmhz <= 533) {
683fe877779SCaesar Wang pdram_timing->cl = 8;
684fe877779SCaesar Wang pdram_timing->cwl = 4;
685fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL8_WL4;
686fe877779SCaesar Wang } else if (nmhz <= 600) {
687fe877779SCaesar Wang pdram_timing->cl = 9;
688fe877779SCaesar Wang pdram_timing->cwl = 5;
689fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL9_WL5;
690fe877779SCaesar Wang } else if (nmhz <= 667) {
691fe877779SCaesar Wang pdram_timing->cl = 10;
692fe877779SCaesar Wang pdram_timing->cwl = 6;
693fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL10_WL6;
694fe877779SCaesar Wang } else if (nmhz <= 733) {
695fe877779SCaesar Wang pdram_timing->cl = 11;
696fe877779SCaesar Wang pdram_timing->cwl = 6;
697fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL11_WL6;
698fe877779SCaesar Wang } else if (nmhz <= 800) {
699fe877779SCaesar Wang pdram_timing->cl = 12;
700fe877779SCaesar Wang pdram_timing->cwl = 6;
701fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL12_WL6;
702fe877779SCaesar Wang } else if (nmhz <= 933) {
703fe877779SCaesar Wang pdram_timing->cl = 14;
704fe877779SCaesar Wang pdram_timing->cwl = 8;
705fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL14_WL8;
706fe877779SCaesar Wang } else {
707fe877779SCaesar Wang pdram_timing->cl = 16;
708fe877779SCaesar Wang pdram_timing->cwl = 8;
709fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR3_RL16_WL8;
710fe877779SCaesar Wang }
711fe877779SCaesar Wang switch (timing_config->dramds) {
712fe877779SCaesar Wang case 80:
713fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_80;
714fe877779SCaesar Wang break;
715fe877779SCaesar Wang case 60:
716fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_60;
717fe877779SCaesar Wang break;
718fe877779SCaesar Wang case 48:
719fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_48;
720fe877779SCaesar Wang break;
721fe877779SCaesar Wang case 40:
722fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_40;
723fe877779SCaesar Wang break;
724fe877779SCaesar Wang case 3440:
725fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_34D_40U;
726fe877779SCaesar Wang break;
727fe877779SCaesar Wang case 4048:
728fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_40D_48U;
729fe877779SCaesar Wang break;
730fe877779SCaesar Wang case 3448:
731fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_34D_48U;
732fe877779SCaesar Wang break;
733fe877779SCaesar Wang case 34:
734fe877779SCaesar Wang default:
735fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR3_DS_34;
736fe877779SCaesar Wang break;
737fe877779SCaesar Wang }
738fe877779SCaesar Wang pdram_timing->mr[0] = 0;
739f91b969cSDerek Basehore if (timing_config->odt)
740fe877779SCaesar Wang switch (timing_config->dramodt) {
741fe877779SCaesar Wang case 60:
742fe877779SCaesar Wang pdram_timing->mr11 = LPDDR3_ODT_60;
743fe877779SCaesar Wang break;
744fe877779SCaesar Wang case 120:
745fe877779SCaesar Wang pdram_timing->mr11 = LPDDR3_ODT_120;
746fe877779SCaesar Wang break;
747fe877779SCaesar Wang case 240:
748fe877779SCaesar Wang default:
749fe877779SCaesar Wang pdram_timing->mr11 = LPDDR3_ODT_240;
750fe877779SCaesar Wang break;
751fe877779SCaesar Wang }
752f91b969cSDerek Basehore else
753f91b969cSDerek Basehore pdram_timing->mr11 = LPDDR3_ODT_DIS;
754fe877779SCaesar Wang
755fe877779SCaesar Wang pdram_timing->tinit1 = (LPDDR3_TINIT1 * nmhz + 999) / 1000;
756fe877779SCaesar Wang pdram_timing->tinit2 = LPDDR3_TINIT2;
757fe877779SCaesar Wang pdram_timing->tinit3 = (LPDDR3_TINIT3 * nmhz + 999) / 1000;
758fe877779SCaesar Wang pdram_timing->tinit4 = (LPDDR3_TINIT4 * nmhz + 999) / 1000;
759fe877779SCaesar Wang pdram_timing->tinit5 = (LPDDR3_TINIT5 * nmhz + 999) / 1000;
760fe877779SCaesar Wang pdram_timing->trstl = LPDDR3_TRSTL;
761fe877779SCaesar Wang pdram_timing->trsth = (LPDDR3_TRSTH * nmhz + 999) / 1000;
762fe877779SCaesar Wang /* tREFI, average periodic refresh interval, 3.9us(4Gb-16Gb) */
763fe877779SCaesar Wang pdram_timing->trefi = (LPDDR3_TREFI_3_9_US * nmhz + 999) / 1000;
764fe877779SCaesar Wang /* base timing */
765fe877779SCaesar Wang tmp = ((LPDDR3_TRCD * nmhz + 999) / 1000);
766fe877779SCaesar Wang pdram_timing->trcd = max(3, tmp);
767fe877779SCaesar Wang trppb_tmp = ((LPDDR3_TRP_PB * nmhz + 999) / 1000);
768fe877779SCaesar Wang trppb_tmp = max(3, trppb_tmp);
769fe877779SCaesar Wang pdram_timing->trppb = trppb_tmp;
770fe877779SCaesar Wang trp_tmp = ((LPDDR3_TRP_AB * nmhz + 999) / 1000);
771fe877779SCaesar Wang trp_tmp = max(3, trp_tmp);
772fe877779SCaesar Wang pdram_timing->trp = trp_tmp;
773fe877779SCaesar Wang twr_tmp = ((LPDDR3_TWR * nmhz + 999) / 1000);
774fe877779SCaesar Wang twr_tmp = max(4, twr_tmp);
775fe877779SCaesar Wang pdram_timing->twr = twr_tmp;
776fe877779SCaesar Wang if (twr_tmp <= 6)
777fe877779SCaesar Wang twr_tmp = 6;
778fe877779SCaesar Wang else if (twr_tmp <= 8)
779fe877779SCaesar Wang twr_tmp = 8;
780fe877779SCaesar Wang else if (twr_tmp <= 12)
781*f86c230aSKhem Raj ; /* do nothing */
782fe877779SCaesar Wang else if (twr_tmp <= 14)
783fe877779SCaesar Wang twr_tmp = 14;
784fe877779SCaesar Wang else
785fe877779SCaesar Wang twr_tmp = 16;
786fe877779SCaesar Wang if (twr_tmp > 9)
787fe877779SCaesar Wang pdram_timing->mr[2] |= (1 << 4); /*enable nWR > 9*/
788fe877779SCaesar Wang twr_tmp = (twr_tmp > 9) ? (twr_tmp - 10) : (twr_tmp - 2);
789fe877779SCaesar Wang bl_tmp = LPDDR3_BL8;
790fe877779SCaesar Wang pdram_timing->mr[1] = bl_tmp | LPDDR3_N_WR(twr_tmp);
791fe877779SCaesar Wang tmp = ((LPDDR3_TRTP * nmhz + (nmhz >> 1) + 999) / 1000);
792fe877779SCaesar Wang pdram_timing->trtp = max(4, tmp);
793fe877779SCaesar Wang tras_tmp = ((LPDDR3_TRAS * nmhz + 999) / 1000);
794fe877779SCaesar Wang tras_tmp = max(3, tras_tmp);
795fe877779SCaesar Wang pdram_timing->tras_min = tras_tmp;
796fe877779SCaesar Wang pdram_timing->trc = (tras_tmp + trp_tmp);
797fe877779SCaesar Wang tmp = ((LPDDR3_TRRD * nmhz + 999) / 1000);
798fe877779SCaesar Wang pdram_timing->trrd = max(2, tmp);
799fe877779SCaesar Wang pdram_timing->tccd = LPDDR3_TCCD;
800fe877779SCaesar Wang tmp = ((LPDDR3_TWTR * nmhz + (nmhz >> 1) + 999) / 1000);
801fe877779SCaesar Wang pdram_timing->twtr = max(4, tmp);
802fe877779SCaesar Wang pdram_timing->trtw = ((LPDDR3_TRTW * nmhz + 999) / 1000);
803fe877779SCaesar Wang pdram_timing->tras_max = ((LPDDR3_TRAS_MAX * nmhz + 999) / 1000);
804fe877779SCaesar Wang tmp = (LPDDR3_TFAW * nmhz + 999) / 1000;
805fe877779SCaesar Wang pdram_timing->tfaw = max(8, tmp);
806fe877779SCaesar Wang if (ddr_capability_per_die > 0x20000000) {
807fe877779SCaesar Wang pdram_timing->trfc =
808fe877779SCaesar Wang (LPDDR3_TRFC_8GBIT * nmhz + 999) / 1000;
809fe877779SCaesar Wang tmp = (((LPDDR3_TRFC_8GBIT + 10) * nmhz + 999) / 1000);
810fe877779SCaesar Wang } else {
811fe877779SCaesar Wang pdram_timing->trfc =
812fe877779SCaesar Wang (LPDDR3_TRFC_4GBIT * nmhz + 999) / 1000;
813fe877779SCaesar Wang tmp = (((LPDDR3_TRFC_4GBIT + 10) * nmhz + 999) / 1000);
814fe877779SCaesar Wang }
815fe877779SCaesar Wang pdram_timing->txsr = max(2, tmp);
816fe877779SCaesar Wang pdram_timing->txsnr = max(2, tmp);
817fe877779SCaesar Wang /* tdqsck use rounded down */
818fe877779SCaesar Wang pdram_timing->tdqsck =
819fe877779SCaesar Wang ((LPDDR3_TDQSCK_MIN * nmhz + (nmhz >> 1))
820fe877779SCaesar Wang / 1000);
821fe877779SCaesar Wang pdram_timing->tdqsck_max =
822fe877779SCaesar Wang ((LPDDR3_TDQSCK_MAX * nmhz + (nmhz >> 1) + 999)
823fe877779SCaesar Wang / 1000);
824fe877779SCaesar Wang /*pd and sr*/
825fe877779SCaesar Wang tmp = ((LPDDR3_TXP * nmhz + (nmhz >> 1) + 999) / 1000);
826fe877779SCaesar Wang pdram_timing->txp = max(3, tmp);
827fe877779SCaesar Wang pdram_timing->txpdll = LPDDR3_TXPDLL;
828fe877779SCaesar Wang tmp = ((LPDDR3_TCKE * nmhz + (nmhz >> 1) + 999) / 1000);
829fe877779SCaesar Wang pdram_timing->tcke = max(3, tmp);
830fe877779SCaesar Wang tmp = ((LPDDR3_TCKESR * nmhz + 999) / 1000);
831fe877779SCaesar Wang pdram_timing->tckesr = max(3, tmp);
832fe877779SCaesar Wang pdram_timing->tcksre = LPDDR3_TCKSRE;
833fe877779SCaesar Wang pdram_timing->tcksrx = LPDDR3_TCKSRX;
834fe877779SCaesar Wang /*mode register timing*/
835fe877779SCaesar Wang pdram_timing->tmod = LPDDR3_TMOD;
836fe877779SCaesar Wang tmp = ((LPDDR3_TMRD * nmhz + 999) / 1000);
837fe877779SCaesar Wang pdram_timing->tmrd = max(10, tmp);
838fe877779SCaesar Wang pdram_timing->tmrr = LPDDR3_TMRR;
839fe877779SCaesar Wang tmp = ((LPDDR3_TRCD * nmhz + 999) / 1000);
840fe877779SCaesar Wang pdram_timing->tmrri = max(3, tmp);
841fe877779SCaesar Wang /* ODT */
842fe877779SCaesar Wang pdram_timing->todton = (LPDDR3_TODTON * nmhz + (nmhz >> 1) + 999)
843fe877779SCaesar Wang / 1000;
844fe877779SCaesar Wang /* ZQ */
845fe877779SCaesar Wang pdram_timing->tzqinit = (LPDDR3_TZQINIT * nmhz + 999) / 1000;
846fe877779SCaesar Wang pdram_timing->tzqcs =
847fe877779SCaesar Wang ((LPDDR3_TZQCS * nmhz + 999) / 1000);
848fe877779SCaesar Wang pdram_timing->tzqoper =
849fe877779SCaesar Wang ((LPDDR3_TZQCL * nmhz + 999) / 1000);
850fe877779SCaesar Wang tmp = ((LPDDR3_TZQRESET * nmhz + 999) / 1000);
851fe877779SCaesar Wang pdram_timing->tzqreset = max(3, tmp);
852fe877779SCaesar Wang /* write leveling */
853fe877779SCaesar Wang pdram_timing->twlmrd = (LPDDR3_TWLMRD * nmhz + 999) / 1000;
854fe877779SCaesar Wang pdram_timing->twlo = (LPDDR3_TWLO * nmhz + 999) / 1000;
855fe877779SCaesar Wang pdram_timing->twldqsen = (LPDDR3_TWLDQSEN * nmhz + 999) / 1000;
856fe877779SCaesar Wang /* CA training */
857fe877779SCaesar Wang pdram_timing->tcackel = LPDDR3_TCACKEL;
858fe877779SCaesar Wang pdram_timing->tcaent = LPDDR3_TCAENT;
859fe877779SCaesar Wang pdram_timing->tcamrd = LPDDR3_TCAMRD;
860fe877779SCaesar Wang pdram_timing->tcackeh = LPDDR3_TCACKEH;
861fe877779SCaesar Wang pdram_timing->tcaext = LPDDR3_TCAEXT;
862fe877779SCaesar Wang pdram_timing->tadr = (LPDDR3_TADR * nmhz + 999) / 1000;
863fe877779SCaesar Wang pdram_timing->tmrz = (LPDDR3_TMRZ * nmhz + 999) / 1000;
864fe877779SCaesar Wang pdram_timing->tcacd = pdram_timing->tadr + 2;
865cdb6d5e5SDerek Basehore
866cdb6d5e5SDerek Basehore /* FSP */
867cdb6d5e5SDerek Basehore pdram_timing->tfc_long = (LPDDR3_TFC_LONG * nmhz + 999) / 1000;
868fe877779SCaesar Wang }
869fe877779SCaesar Wang
870fe877779SCaesar Wang #define LPDDR4_TINIT1 (200000) /* 200us */
871fe877779SCaesar Wang #define LPDDR4_TINIT2 (10) /* 10ns */
872fe877779SCaesar Wang #define LPDDR4_TINIT3 (2000000) /* 2ms */
873fe877779SCaesar Wang #define LPDDR4_TINIT4 (5) /* tCK */
874fe877779SCaesar Wang #define LPDDR4_TINIT5 (2000) /* 2us */
875fe877779SCaesar Wang #define LPDDR4_TRSTL LPDDR4_TINIT1
876fe877779SCaesar Wang #define LPDDR4_TRSTH LPDDR4_TINIT3
877fe877779SCaesar Wang #define LPDDR4_TREFI_3_9_US (3900) /* 3.9us */
878fe877779SCaesar Wang
879fe877779SCaesar Wang /* base timging */
880fe877779SCaesar Wang #define LPDDR4_TRCD (18) /* tRCD, max(18ns,4tCK) */
881fe877779SCaesar Wang #define LPDDR4_TRP_PB (18) /* tRPpb, max(18ns, 4tCK) */
882fe877779SCaesar Wang #define LPDDR4_TRP_AB (21) /* tRPab, max(21ns, 4tCK) */
883fe877779SCaesar Wang #define LPDDR4_TRRD (10) /* tRRD, max(4tCK,10ns) */
884fe877779SCaesar Wang #define LPDDR4_TCCD_BL16 (8) /* tCK */
885fe877779SCaesar Wang #define LPDDR4_TCCD_BL32 (16) /* tCK */
886fe877779SCaesar Wang #define LPDDR4_TWTR (10) /* tWTR, max(8tCK, 10ns) */
887fe877779SCaesar Wang #define LPDDR4_TRTW (0) /* tCK register min valid value */
888fe877779SCaesar Wang #define LPDDR4_TRAS_MAX (70000) /* 70us */
889fe877779SCaesar Wang #define LPDDR4_TRAS (42) /* tRAS, max(3tCK,42ns) */
890fe877779SCaesar Wang #define LPDDR4_TFAW (40) /* tFAW,min 40ns) */
891fe877779SCaesar Wang #define LPDDR4_TRFC_12GBIT (280) /* tRFC, 280ns(>=12Gb) */
892fe877779SCaesar Wang #define LPDDR4_TRFC_6GBIT (180) /* 6Gb/8Gb 180ns */
893fe877779SCaesar Wang #define LPDDR4_TRFC_4GBIT (130) /* 4Gb 130ns */
894fe877779SCaesar Wang #define LPDDR4_TDQSCK_MIN (1) /* tDQSCKmin,1.5ns */
895fe877779SCaesar Wang #define LPDDR4_TDQSCK_MAX (3) /* tDQSCKmax,3.5ns */
896fe877779SCaesar Wang #define LPDDR4_TPPD (4) /* tCK */
897fe877779SCaesar Wang
898fe877779SCaesar Wang /* pd and sr */
899fe877779SCaesar Wang #define LPDDR4_TXP (7) /* tXP, max(5tCK,7.5ns) */
900fe877779SCaesar Wang #define LPDDR4_TCKE (7) /* tCKE, max(7.5ns,4 tCK) */
901fe877779SCaesar Wang #define LPDDR4_TESCKE (1) /* tESCKE, max(1.75ns, 3tCK) */
902fe877779SCaesar Wang #define LPDDR4_TSR (15) /* tSR, max(15ns, 3tCK) */
903fe877779SCaesar Wang #define LPDDR4_TCMDCKE (1) /* max(1.75ns, 3tCK) */
904fe877779SCaesar Wang #define LPDDR4_TCSCKE (1) /* 1.75ns */
905fe877779SCaesar Wang #define LPDDR4_TCKELCS (5) /* max(5ns, 5tCK) */
906fe877779SCaesar Wang #define LPDDR4_TCSCKEH (1) /* 1.75ns */
907fe877779SCaesar Wang #define LPDDR4_TCKEHCS (7) /* max(7.5ns, 5tCK) */
908fe877779SCaesar Wang #define LPDDR4_TMRWCKEL (14) /* max(14ns, 10tCK) */
909fe877779SCaesar Wang #define LPDDR4_TCKELCMD (7) /* max(7.5ns, 3tCK) */
910fe877779SCaesar Wang #define LPDDR4_TCKEHCMD (7) /* max(7.5ns, 3tCK) */
911fe877779SCaesar Wang #define LPDDR4_TCKELPD (7) /* max(7.5ns, 3tCK) */
912fe877779SCaesar Wang #define LPDDR4_TCKCKEL (7) /* max(7.5ns, 3tCK) */
913fe877779SCaesar Wang
914fe877779SCaesar Wang /* mode register timing */
915fe877779SCaesar Wang #define LPDDR4_TMRD (14) /* tMRD, (=tMRW), max(14ns, 10 tCK) */
916fe877779SCaesar Wang #define LPDDR4_TMRR (8) /* tMRR, 8 tCK */
917fe877779SCaesar Wang
918fe877779SCaesar Wang /* ODT */
919fe877779SCaesar Wang #define LPDDR4_TODTON (3) /* 3.5ns */
920fe877779SCaesar Wang
921fe877779SCaesar Wang /* ZQ */
922fe877779SCaesar Wang #define LPDDR4_TZQCAL (1000) /* 1us */
923fe877779SCaesar Wang #define LPDDR4_TZQLAT (30) /* tZQLAT, max(30ns,8tCK) */
924fe877779SCaesar Wang #define LPDDR4_TZQRESET (50) /* ZQreset, max(3tCK,50ns) */
925fe877779SCaesar Wang #define LPDDR4_TZQCKE (1) /* tZQCKE, max(1.75ns, 3tCK) */
926fe877779SCaesar Wang
927fe877779SCaesar Wang /* write leveling */
928fe877779SCaesar Wang #define LPDDR4_TWLMRD (40) /* tCK */
929fe877779SCaesar Wang #define LPDDR4_TWLO (20) /* ns */
930fe877779SCaesar Wang #define LPDDR4_TWLDQSEN (20) /* tCK */
931fe877779SCaesar Wang
932fe877779SCaesar Wang /* CA training */
933fe877779SCaesar Wang #define LPDDR4_TCAENT (250) /* ns */
934fe877779SCaesar Wang #define LPDDR4_TADR (20) /* ns */
935fe877779SCaesar Wang #define LPDDR4_TMRZ (1) /* 1.5ns */
936fe877779SCaesar Wang #define LPDDR4_TVREF_LONG (250) /* ns */
937fe877779SCaesar Wang #define LPDDR4_TVREF_SHORT (100) /* ns */
938fe877779SCaesar Wang
939fe877779SCaesar Wang /* VRCG */
940fe877779SCaesar Wang #define LPDDR4_TVRCG_ENABLE (200) /* ns */
941fe877779SCaesar Wang #define LPDDR4_TVRCG_DISABLE (100) /* ns */
942fe877779SCaesar Wang
943fe877779SCaesar Wang /* FSP */
944fe877779SCaesar Wang #define LPDDR4_TFC_LONG (250) /* ns */
945fe877779SCaesar Wang #define LPDDR4_TCKFSPE (7) /* max(7.5ns, 4tCK) */
946fe877779SCaesar Wang #define LPDDR4_TCKFSPX (7) /* max(7.5ns, 4tCK) */
947fe877779SCaesar Wang
948fe877779SCaesar Wang /*
949fe877779SCaesar Wang * Description: depend on input parameter "timing_config",
950fe877779SCaesar Wang * and calculate all lpddr4
951fe877779SCaesar Wang * spec timing to "pdram_timing"
952fe877779SCaesar Wang * parameters:
953fe877779SCaesar Wang * input: timing_config
954fe877779SCaesar Wang * output: pdram_timing
955fe877779SCaesar Wang */
lpddr4_get_parameter(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)956fe877779SCaesar Wang static void lpddr4_get_parameter(struct timing_related_config *timing_config,
957fe877779SCaesar Wang struct dram_timing_t *pdram_timing)
958fe877779SCaesar Wang {
959fe877779SCaesar Wang uint32_t nmhz = timing_config->freq;
960fe877779SCaesar Wang uint32_t ddr_capability_per_die = get_max_die_capability(timing_config);
961fe877779SCaesar Wang uint32_t tmp, trp_tmp, trppb_tmp, tras_tmp;
962fe877779SCaesar Wang
96332f0d3c6SDouglas Raillard zeromem((void *)pdram_timing, sizeof(struct dram_timing_t));
964fe877779SCaesar Wang pdram_timing->mhz = nmhz;
965fe877779SCaesar Wang pdram_timing->al = 0;
966fe877779SCaesar Wang pdram_timing->bl = timing_config->bl;
967fe877779SCaesar Wang
968fe877779SCaesar Wang /*
969fe877779SCaesar Wang * Only support Write Latency Set A here
970fe877779SCaesar Wang * 2133 1866 1600 1333 1066 800 533 266
971fe877779SCaesar Wang * RL, 36 32 28 24 20 14 10 6
972fe877779SCaesar Wang * WL, 18 16 14 12 10 8 6 4
973fe877779SCaesar Wang * nWR, 40 34 30 24 20 16 10 6
974fe877779SCaesar Wang * nRTP,16 14 12 10 8 8 8 8
975fe877779SCaesar Wang */
976fe877779SCaesar Wang tmp = (timing_config->bl == 32) ? 1 : 0;
977fe877779SCaesar Wang
978fe877779SCaesar Wang /*
979fe877779SCaesar Wang * we always use WR preamble = 2tCK
980fe877779SCaesar Wang * RD preamble = Static
981fe877779SCaesar Wang */
982fe877779SCaesar Wang tmp |= (1 << 2);
983fe877779SCaesar Wang if (nmhz <= 266) {
984fe877779SCaesar Wang pdram_timing->cl = 6;
985fe877779SCaesar Wang pdram_timing->cwl = 4;
986fe877779SCaesar Wang pdram_timing->twr = 6;
987fe877779SCaesar Wang pdram_timing->trtp = 8;
988fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL6_NRTP8 | LPDDR4_A_WL4;
989fe877779SCaesar Wang } else if (nmhz <= 533) {
990fe877779SCaesar Wang if (timing_config->rdbi) {
991fe877779SCaesar Wang pdram_timing->cl = 12;
992fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL12_NRTP8 | LPDDR4_A_WL6;
993fe877779SCaesar Wang } else {
994fe877779SCaesar Wang pdram_timing->cl = 10;
995fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL10_NRTP8 | LPDDR4_A_WL6;
996fe877779SCaesar Wang }
997fe877779SCaesar Wang pdram_timing->cwl = 6;
998fe877779SCaesar Wang pdram_timing->twr = 10;
999fe877779SCaesar Wang pdram_timing->trtp = 8;
1000fe877779SCaesar Wang tmp |= (1 << 4);
1001fe877779SCaesar Wang } else if (nmhz <= 800) {
1002fe877779SCaesar Wang if (timing_config->rdbi) {
1003fe877779SCaesar Wang pdram_timing->cl = 16;
1004fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL16_NRTP8 | LPDDR4_A_WL8;
1005fe877779SCaesar Wang } else {
1006fe877779SCaesar Wang pdram_timing->cl = 14;
1007fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL14_NRTP8 | LPDDR4_A_WL8;
1008fe877779SCaesar Wang }
1009fe877779SCaesar Wang pdram_timing->cwl = 8;
1010fe877779SCaesar Wang pdram_timing->twr = 16;
1011fe877779SCaesar Wang pdram_timing->trtp = 8;
1012fe877779SCaesar Wang tmp |= (2 << 4);
1013fe877779SCaesar Wang } else if (nmhz <= 1066) {
1014fe877779SCaesar Wang if (timing_config->rdbi) {
1015fe877779SCaesar Wang pdram_timing->cl = 22;
1016fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL22_NRTP8 | LPDDR4_A_WL10;
1017fe877779SCaesar Wang } else {
1018fe877779SCaesar Wang pdram_timing->cl = 20;
1019fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL20_NRTP8 | LPDDR4_A_WL10;
1020fe877779SCaesar Wang }
1021fe877779SCaesar Wang pdram_timing->cwl = 10;
1022fe877779SCaesar Wang pdram_timing->twr = 20;
1023fe877779SCaesar Wang pdram_timing->trtp = 8;
1024fe877779SCaesar Wang tmp |= (3 << 4);
1025fe877779SCaesar Wang } else if (nmhz <= 1333) {
1026fe877779SCaesar Wang if (timing_config->rdbi) {
1027fe877779SCaesar Wang pdram_timing->cl = 28;
1028fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL28_NRTP10 |
1029fe877779SCaesar Wang LPDDR4_A_WL12;
1030fe877779SCaesar Wang } else {
1031fe877779SCaesar Wang pdram_timing->cl = 24;
1032fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL24_NRTP10 |
1033fe877779SCaesar Wang LPDDR4_A_WL12;
1034fe877779SCaesar Wang }
1035fe877779SCaesar Wang pdram_timing->cwl = 12;
1036fe877779SCaesar Wang pdram_timing->twr = 24;
1037fe877779SCaesar Wang pdram_timing->trtp = 10;
1038fe877779SCaesar Wang tmp |= (4 << 4);
1039fe877779SCaesar Wang } else if (nmhz <= 1600) {
1040fe877779SCaesar Wang if (timing_config->rdbi) {
1041fe877779SCaesar Wang pdram_timing->cl = 32;
1042fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL32_NRTP12 |
1043fe877779SCaesar Wang LPDDR4_A_WL14;
1044fe877779SCaesar Wang } else {
1045fe877779SCaesar Wang pdram_timing->cl = 28;
1046fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL28_NRTP12 |
1047fe877779SCaesar Wang LPDDR4_A_WL14;
1048fe877779SCaesar Wang }
1049fe877779SCaesar Wang pdram_timing->cwl = 14;
1050fe877779SCaesar Wang pdram_timing->twr = 30;
1051fe877779SCaesar Wang pdram_timing->trtp = 12;
1052fe877779SCaesar Wang tmp |= (5 << 4);
1053fe877779SCaesar Wang } else if (nmhz <= 1866) {
1054fe877779SCaesar Wang if (timing_config->rdbi) {
1055fe877779SCaesar Wang pdram_timing->cl = 36;
1056fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL36_NRTP14 |
1057fe877779SCaesar Wang LPDDR4_A_WL16;
1058fe877779SCaesar Wang } else {
1059fe877779SCaesar Wang pdram_timing->cl = 32;
1060fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL32_NRTP14 |
1061fe877779SCaesar Wang LPDDR4_A_WL16;
1062fe877779SCaesar Wang }
1063fe877779SCaesar Wang pdram_timing->cwl = 16;
1064fe877779SCaesar Wang pdram_timing->twr = 34;
1065fe877779SCaesar Wang pdram_timing->trtp = 14;
1066fe877779SCaesar Wang tmp |= (6 << 4);
1067fe877779SCaesar Wang } else {
1068fe877779SCaesar Wang if (timing_config->rdbi) {
1069fe877779SCaesar Wang pdram_timing->cl = 40;
1070fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL40_NRTP16 |
1071fe877779SCaesar Wang LPDDR4_A_WL18;
1072fe877779SCaesar Wang } else {
1073fe877779SCaesar Wang pdram_timing->cl = 36;
1074fe877779SCaesar Wang pdram_timing->mr[2] = LPDDR4_RL36_NRTP16 |
1075fe877779SCaesar Wang LPDDR4_A_WL18;
1076fe877779SCaesar Wang }
1077fe877779SCaesar Wang pdram_timing->cwl = 18;
1078fe877779SCaesar Wang pdram_timing->twr = 40;
1079fe877779SCaesar Wang pdram_timing->trtp = 16;
1080fe877779SCaesar Wang tmp |= (7 << 4);
1081fe877779SCaesar Wang }
1082fe877779SCaesar Wang pdram_timing->mr[1] = tmp;
1083fe877779SCaesar Wang tmp = (timing_config->rdbi ? LPDDR4_DBI_RD_EN : 0) |
1084fe877779SCaesar Wang (timing_config->wdbi ? LPDDR4_DBI_WR_EN : 0);
1085fe877779SCaesar Wang switch (timing_config->dramds) {
1086fe877779SCaesar Wang case 240:
1087fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR4_PDDS_240 | tmp;
1088fe877779SCaesar Wang break;
1089fe877779SCaesar Wang case 120:
1090fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR4_PDDS_120 | tmp;
1091fe877779SCaesar Wang break;
1092fe877779SCaesar Wang case 80:
1093fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR4_PDDS_80 | tmp;
1094fe877779SCaesar Wang break;
1095fe877779SCaesar Wang case 60:
1096fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR4_PDDS_60 | tmp;
1097fe877779SCaesar Wang break;
1098fe877779SCaesar Wang case 48:
1099fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR4_PDDS_48 | tmp;
1100fe877779SCaesar Wang break;
1101fe877779SCaesar Wang case 40:
1102fe877779SCaesar Wang default:
1103fe877779SCaesar Wang pdram_timing->mr[3] = LPDDR4_PDDS_40 | tmp;
1104fe877779SCaesar Wang break;
1105fe877779SCaesar Wang }
1106fe877779SCaesar Wang pdram_timing->mr[0] = 0;
1107f91b969cSDerek Basehore if (timing_config->odt) {
1108fe877779SCaesar Wang switch (timing_config->dramodt) {
1109fe877779SCaesar Wang case 240:
1110fe877779SCaesar Wang tmp = LPDDR4_DQODT_240;
1111fe877779SCaesar Wang break;
1112fe877779SCaesar Wang case 120:
1113fe877779SCaesar Wang tmp = LPDDR4_DQODT_120;
1114fe877779SCaesar Wang break;
1115fe877779SCaesar Wang case 80:
1116fe877779SCaesar Wang tmp = LPDDR4_DQODT_80;
1117fe877779SCaesar Wang break;
1118fe877779SCaesar Wang case 60:
1119fe877779SCaesar Wang tmp = LPDDR4_DQODT_60;
1120fe877779SCaesar Wang break;
1121fe877779SCaesar Wang case 48:
1122fe877779SCaesar Wang tmp = LPDDR4_DQODT_48;
1123fe877779SCaesar Wang break;
1124fe877779SCaesar Wang case 40:
1125fe877779SCaesar Wang default:
1126fe877779SCaesar Wang tmp = LPDDR4_DQODT_40;
1127fe877779SCaesar Wang break;
1128fe877779SCaesar Wang }
1129f91b969cSDerek Basehore
1130fe877779SCaesar Wang switch (timing_config->caodt) {
1131fe877779SCaesar Wang case 240:
1132fe877779SCaesar Wang pdram_timing->mr11 = LPDDR4_CAODT_240 | tmp;
1133fe877779SCaesar Wang break;
1134fe877779SCaesar Wang case 120:
1135fe877779SCaesar Wang pdram_timing->mr11 = LPDDR4_CAODT_120 | tmp;
1136fe877779SCaesar Wang break;
1137fe877779SCaesar Wang case 80:
1138fe877779SCaesar Wang pdram_timing->mr11 = LPDDR4_CAODT_80 | tmp;
1139fe877779SCaesar Wang break;
1140fe877779SCaesar Wang case 60:
1141fe877779SCaesar Wang pdram_timing->mr11 = LPDDR4_CAODT_60 | tmp;
1142fe877779SCaesar Wang break;
1143fe877779SCaesar Wang case 48:
1144fe877779SCaesar Wang pdram_timing->mr11 = LPDDR4_CAODT_48 | tmp;
1145fe877779SCaesar Wang break;
1146fe877779SCaesar Wang case 40:
1147fe877779SCaesar Wang default:
1148fe877779SCaesar Wang pdram_timing->mr11 = LPDDR4_CAODT_40 | tmp;
1149fe877779SCaesar Wang break;
1150fe877779SCaesar Wang }
1151f91b969cSDerek Basehore } else {
1152f91b969cSDerek Basehore pdram_timing->mr11 = LPDDR4_CAODT_DIS | tmp;
1153f91b969cSDerek Basehore }
1154fe877779SCaesar Wang
1155fe877779SCaesar Wang pdram_timing->tinit1 = (LPDDR4_TINIT1 * nmhz + 999) / 1000;
1156fe877779SCaesar Wang pdram_timing->tinit2 = (LPDDR4_TINIT2 * nmhz + 999) / 1000;
1157fe877779SCaesar Wang pdram_timing->tinit3 = (LPDDR4_TINIT3 * nmhz + 999) / 1000;
1158fe877779SCaesar Wang pdram_timing->tinit4 = (LPDDR4_TINIT4 * nmhz + 999) / 1000;
1159fe877779SCaesar Wang pdram_timing->tinit5 = (LPDDR4_TINIT5 * nmhz + 999) / 1000;
1160fe877779SCaesar Wang pdram_timing->trstl = (LPDDR4_TRSTL * nmhz + 999) / 1000;
1161fe877779SCaesar Wang pdram_timing->trsth = (LPDDR4_TRSTH * nmhz + 999) / 1000;
1162fe877779SCaesar Wang /* tREFI, average periodic refresh interval, 3.9us(4Gb-16Gb) */
1163fe877779SCaesar Wang pdram_timing->trefi = (LPDDR4_TREFI_3_9_US * nmhz + 999) / 1000;
1164fe877779SCaesar Wang /* base timing */
1165fe877779SCaesar Wang tmp = ((LPDDR4_TRCD * nmhz + 999) / 1000);
1166fe877779SCaesar Wang pdram_timing->trcd = max(4, tmp);
1167fe877779SCaesar Wang trppb_tmp = ((LPDDR4_TRP_PB * nmhz + 999) / 1000);
1168fe877779SCaesar Wang trppb_tmp = max(4, trppb_tmp);
1169fe877779SCaesar Wang pdram_timing->trppb = trppb_tmp;
1170fe877779SCaesar Wang trp_tmp = ((LPDDR4_TRP_AB * nmhz + 999) / 1000);
1171fe877779SCaesar Wang trp_tmp = max(4, trp_tmp);
1172fe877779SCaesar Wang pdram_timing->trp = trp_tmp;
1173fe877779SCaesar Wang tras_tmp = ((LPDDR4_TRAS * nmhz + 999) / 1000);
1174fe877779SCaesar Wang tras_tmp = max(3, tras_tmp);
1175fe877779SCaesar Wang pdram_timing->tras_min = tras_tmp;
1176fe877779SCaesar Wang pdram_timing->trc = (tras_tmp + trp_tmp);
1177fe877779SCaesar Wang tmp = ((LPDDR4_TRRD * nmhz + 999) / 1000);
1178fe877779SCaesar Wang pdram_timing->trrd = max(4, tmp);
1179fe877779SCaesar Wang if (timing_config->bl == 32)
1180fe877779SCaesar Wang pdram_timing->tccd = LPDDR4_TCCD_BL16;
1181fe877779SCaesar Wang else
1182fe877779SCaesar Wang pdram_timing->tccd = LPDDR4_TCCD_BL32;
1183fe877779SCaesar Wang pdram_timing->tccdmw = 4 * pdram_timing->tccd;
1184fe877779SCaesar Wang tmp = ((LPDDR4_TWTR * nmhz + 999) / 1000);
1185fe877779SCaesar Wang pdram_timing->twtr = max(8, tmp);
1186fe877779SCaesar Wang pdram_timing->trtw = ((LPDDR4_TRTW * nmhz + 999) / 1000);
1187fe877779SCaesar Wang pdram_timing->tras_max = ((LPDDR4_TRAS_MAX * nmhz + 999) / 1000);
1188fe877779SCaesar Wang pdram_timing->tfaw = (LPDDR4_TFAW * nmhz + 999) / 1000;
1189fe877779SCaesar Wang if (ddr_capability_per_die > 0x60000000) {
1190fe877779SCaesar Wang /* >= 12Gb */
1191fe877779SCaesar Wang pdram_timing->trfc =
1192fe877779SCaesar Wang (LPDDR4_TRFC_12GBIT * nmhz + 999) / 1000;
1193fe877779SCaesar Wang tmp = (((LPDDR4_TRFC_12GBIT + 7) * nmhz + (nmhz >> 1) +
1194fe877779SCaesar Wang 999) / 1000);
1195fe877779SCaesar Wang } else if (ddr_capability_per_die > 0x30000000) {
1196fe877779SCaesar Wang pdram_timing->trfc =
1197fe877779SCaesar Wang (LPDDR4_TRFC_6GBIT * nmhz + 999) / 1000;
1198fe877779SCaesar Wang tmp = (((LPDDR4_TRFC_6GBIT + 7) * nmhz + (nmhz >> 1) +
1199fe877779SCaesar Wang 999) / 1000);
1200fe877779SCaesar Wang } else {
1201fe877779SCaesar Wang pdram_timing->trfc =
1202fe877779SCaesar Wang (LPDDR4_TRFC_4GBIT * nmhz + 999) / 1000;
1203fe877779SCaesar Wang tmp = (((LPDDR4_TRFC_4GBIT + 7) * nmhz + (nmhz >> 1) +
1204fe877779SCaesar Wang 999) / 1000);
1205fe877779SCaesar Wang }
1206fe877779SCaesar Wang pdram_timing->txsr = max(2, tmp);
1207fe877779SCaesar Wang pdram_timing->txsnr = max(2, tmp);
1208fe877779SCaesar Wang /* tdqsck use rounded down */
1209fe877779SCaesar Wang pdram_timing->tdqsck = ((LPDDR4_TDQSCK_MIN * nmhz +
1210fe877779SCaesar Wang (nmhz >> 1)) / 1000);
1211fe877779SCaesar Wang pdram_timing->tdqsck_max = ((LPDDR4_TDQSCK_MAX * nmhz +
1212fe877779SCaesar Wang (nmhz >> 1) + 999) / 1000);
1213fe877779SCaesar Wang pdram_timing->tppd = LPDDR4_TPPD;
1214fe877779SCaesar Wang /* pd and sr */
1215fe877779SCaesar Wang tmp = ((LPDDR4_TXP * nmhz + (nmhz >> 1) + 999) / 1000);
1216fe877779SCaesar Wang pdram_timing->txp = max(5, tmp);
1217fe877779SCaesar Wang tmp = ((LPDDR4_TCKE * nmhz + (nmhz >> 1) + 999) / 1000);
1218fe877779SCaesar Wang pdram_timing->tcke = max(4, tmp);
1219fe877779SCaesar Wang tmp = ((LPDDR4_TESCKE * nmhz +
1220fe877779SCaesar Wang ((nmhz * 3) / 4) +
1221fe877779SCaesar Wang 999) / 1000);
1222fe877779SCaesar Wang pdram_timing->tescke = max(3, tmp);
1223fe877779SCaesar Wang tmp = ((LPDDR4_TSR * nmhz + 999) / 1000);
1224fe877779SCaesar Wang pdram_timing->tsr = max(3, tmp);
1225fe877779SCaesar Wang tmp = ((LPDDR4_TCMDCKE * nmhz +
1226fe877779SCaesar Wang ((nmhz * 3) / 4) +
1227fe877779SCaesar Wang 999) / 1000);
1228fe877779SCaesar Wang pdram_timing->tcmdcke = max(3, tmp);
1229fe877779SCaesar Wang pdram_timing->tcscke = ((LPDDR4_TCSCKE * nmhz +
1230fe877779SCaesar Wang ((nmhz * 3) / 4) +
1231fe877779SCaesar Wang 999) / 1000);
1232fe877779SCaesar Wang tmp = ((LPDDR4_TCKELCS * nmhz + 999) / 1000);
1233fe877779SCaesar Wang pdram_timing->tckelcs = max(5, tmp);
1234fe877779SCaesar Wang pdram_timing->tcsckeh = ((LPDDR4_TCSCKEH * nmhz +
1235fe877779SCaesar Wang ((nmhz * 3) / 4) +
1236fe877779SCaesar Wang 999) / 1000);
1237fe877779SCaesar Wang tmp = ((LPDDR4_TCKEHCS * nmhz +
1238fe877779SCaesar Wang (nmhz >> 1) + 999) / 1000);
1239fe877779SCaesar Wang pdram_timing->tckehcs = max(5, tmp);
1240fe877779SCaesar Wang tmp = ((LPDDR4_TMRWCKEL * nmhz + 999) / 1000);
1241fe877779SCaesar Wang pdram_timing->tmrwckel = max(10, tmp);
1242fe877779SCaesar Wang tmp = ((LPDDR4_TCKELCMD * nmhz + (nmhz >> 1) +
1243fe877779SCaesar Wang 999) / 1000);
1244fe877779SCaesar Wang pdram_timing->tckelcmd = max(3, tmp);
1245fe877779SCaesar Wang tmp = ((LPDDR4_TCKEHCMD * nmhz + (nmhz >> 1) +
1246fe877779SCaesar Wang 999) / 1000);
1247fe877779SCaesar Wang pdram_timing->tckehcmd = max(3, tmp);
1248fe877779SCaesar Wang tmp = ((LPDDR4_TCKELPD * nmhz + (nmhz >> 1) +
1249fe877779SCaesar Wang 999) / 1000);
1250fe877779SCaesar Wang pdram_timing->tckelpd = max(3, tmp);
1251fe877779SCaesar Wang tmp = ((LPDDR4_TCKCKEL * nmhz + (nmhz >> 1) +
1252fe877779SCaesar Wang 999) / 1000);
1253fe877779SCaesar Wang pdram_timing->tckckel = max(3, tmp);
1254fe877779SCaesar Wang /* mode register timing */
1255fe877779SCaesar Wang tmp = ((LPDDR4_TMRD * nmhz + 999) / 1000);
1256fe877779SCaesar Wang pdram_timing->tmrd = max(10, tmp);
1257fe877779SCaesar Wang pdram_timing->tmrr = LPDDR4_TMRR;
1258fe877779SCaesar Wang pdram_timing->tmrri = pdram_timing->trcd + 3;
1259fe877779SCaesar Wang /* ODT */
1260fe877779SCaesar Wang pdram_timing->todton = (LPDDR4_TODTON * nmhz + (nmhz >> 1) + 999)
1261fe877779SCaesar Wang / 1000;
1262fe877779SCaesar Wang /* ZQ */
1263fe877779SCaesar Wang pdram_timing->tzqcal = (LPDDR4_TZQCAL * nmhz + 999) / 1000;
1264fe877779SCaesar Wang tmp = ((LPDDR4_TZQLAT * nmhz + 999) / 1000);
1265fe877779SCaesar Wang pdram_timing->tzqlat = max(8, tmp);
1266fe877779SCaesar Wang tmp = ((LPDDR4_TZQRESET * nmhz + 999) / 1000);
1267fe877779SCaesar Wang pdram_timing->tzqreset = max(3, tmp);
1268fe877779SCaesar Wang tmp = ((LPDDR4_TZQCKE * nmhz +
1269fe877779SCaesar Wang ((nmhz * 3) / 4) +
1270fe877779SCaesar Wang 999) / 1000);
1271fe877779SCaesar Wang pdram_timing->tzqcke = max(3, tmp);
1272fe877779SCaesar Wang /* write leveling */
1273fe877779SCaesar Wang pdram_timing->twlmrd = LPDDR4_TWLMRD;
1274fe877779SCaesar Wang pdram_timing->twlo = (LPDDR4_TWLO * nmhz + 999) / 1000;
1275fe877779SCaesar Wang pdram_timing->twldqsen = LPDDR4_TWLDQSEN;
1276fe877779SCaesar Wang /* CA training */
1277fe877779SCaesar Wang pdram_timing->tcaent = (LPDDR4_TCAENT * nmhz + 999) / 1000;
1278fe877779SCaesar Wang pdram_timing->tadr = (LPDDR4_TADR * nmhz + 999) / 1000;
1279fe877779SCaesar Wang pdram_timing->tmrz = (LPDDR4_TMRZ * nmhz + (nmhz >> 1) + 999) / 1000;
1280fe877779SCaesar Wang pdram_timing->tvref_long = (LPDDR4_TVREF_LONG * nmhz + 999) / 1000;
1281fe877779SCaesar Wang pdram_timing->tvref_short = (LPDDR4_TVREF_SHORT * nmhz + 999) / 1000;
1282fe877779SCaesar Wang /* VRCG */
1283fe877779SCaesar Wang pdram_timing->tvrcg_enable = (LPDDR4_TVRCG_ENABLE * nmhz +
1284fe877779SCaesar Wang 999) / 1000;
1285fe877779SCaesar Wang pdram_timing->tvrcg_disable = (LPDDR4_TVRCG_DISABLE * nmhz +
1286fe877779SCaesar Wang 999) / 1000;
1287fe877779SCaesar Wang /* FSP */
1288fe877779SCaesar Wang pdram_timing->tfc_long = (LPDDR4_TFC_LONG * nmhz + 999) / 1000;
1289fe877779SCaesar Wang tmp = (LPDDR4_TCKFSPE * nmhz + (nmhz >> 1) + 999) / 1000;
1290fe877779SCaesar Wang pdram_timing->tckfspe = max(4, tmp);
1291fe877779SCaesar Wang tmp = (LPDDR4_TCKFSPX * nmhz + (nmhz >> 1) + 999) / 1000;
1292fe877779SCaesar Wang pdram_timing->tckfspx = max(4, tmp);
1293fe877779SCaesar Wang }
1294fe877779SCaesar Wang
1295fe877779SCaesar Wang /*
1296fe877779SCaesar Wang * Description: depend on input parameter "timing_config",
1297fe877779SCaesar Wang * and calculate correspond "dram_type"
1298fe877779SCaesar Wang * spec timing to "pdram_timing"
1299fe877779SCaesar Wang * parameters:
1300fe877779SCaesar Wang * input: timing_config
1301fe877779SCaesar Wang * output: pdram_timing
1302fe877779SCaesar Wang * NOTE: MR ODT is set, need to disable by controller
1303fe877779SCaesar Wang */
dram_get_parameter(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)1304fe877779SCaesar Wang void dram_get_parameter(struct timing_related_config *timing_config,
1305fe877779SCaesar Wang struct dram_timing_t *pdram_timing)
1306fe877779SCaesar Wang {
1307fe877779SCaesar Wang switch (timing_config->dram_type) {
1308fe877779SCaesar Wang case DDR3:
1309fe877779SCaesar Wang ddr3_get_parameter(timing_config, pdram_timing);
1310fe877779SCaesar Wang break;
1311fe877779SCaesar Wang case LPDDR2:
1312fe877779SCaesar Wang lpddr2_get_parameter(timing_config, pdram_timing);
1313fe877779SCaesar Wang break;
1314fe877779SCaesar Wang case LPDDR3:
1315fe877779SCaesar Wang lpddr3_get_parameter(timing_config, pdram_timing);
1316fe877779SCaesar Wang break;
1317fe877779SCaesar Wang case LPDDR4:
1318fe877779SCaesar Wang lpddr4_get_parameter(timing_config, pdram_timing);
1319fe877779SCaesar Wang break;
1320649c48f5SJonathan Wright default:
1321649c48f5SJonathan Wright /* Do nothing in default case */
1322649c48f5SJonathan Wright break;
1323fe877779SCaesar Wang }
1324fe877779SCaesar Wang }
1325