1*fe877779SCaesar Wang /* 2*fe877779SCaesar Wang * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*fe877779SCaesar Wang * 4*fe877779SCaesar Wang * Redistribution and use in source and binary forms, with or without 5*fe877779SCaesar Wang * modification, are permitted provided that the following conditions are met: 6*fe877779SCaesar Wang * 7*fe877779SCaesar Wang * Redistributions of source code must retain the above copyright notice, this 8*fe877779SCaesar Wang * list of conditions and the following disclaimer. 9*fe877779SCaesar Wang * 10*fe877779SCaesar Wang * Redistributions in binary form must reproduce the above copyright notice, 11*fe877779SCaesar Wang * this list of conditions and the following disclaimer in the documentation 12*fe877779SCaesar Wang * and/or other materials provided with the distribution. 13*fe877779SCaesar Wang * 14*fe877779SCaesar Wang * Neither the name of ARM nor the names of its contributors may be used 15*fe877779SCaesar Wang * to endorse or promote products derived from this software without specific 16*fe877779SCaesar Wang * prior written permission. 17*fe877779SCaesar Wang * 18*fe877779SCaesar Wang * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19*fe877779SCaesar Wang * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20*fe877779SCaesar Wang * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21*fe877779SCaesar Wang * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22*fe877779SCaesar Wang * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23*fe877779SCaesar Wang * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24*fe877779SCaesar Wang * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25*fe877779SCaesar Wang * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26*fe877779SCaesar Wang * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27*fe877779SCaesar Wang * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28*fe877779SCaesar Wang * POSSIBILITY OF SUCH DAMAGE. 29*fe877779SCaesar Wang */ 30*fe877779SCaesar Wang 31*fe877779SCaesar Wang #include <debug.h> 32*fe877779SCaesar Wang #include <mmio.h> 33*fe877779SCaesar Wang #include <plat_private.h> 34*fe877779SCaesar Wang #include "dram.h" 35*fe877779SCaesar Wang #include "dram_spec_timing.h" 36*fe877779SCaesar Wang #include "string.h" 37*fe877779SCaesar Wang #include "soc.h" 38*fe877779SCaesar Wang #include "pmu.h" 39*fe877779SCaesar Wang 40*fe877779SCaesar Wang #include <delay_timer.h> 41*fe877779SCaesar Wang 42*fe877779SCaesar Wang #define CTL_TRAINING (1) 43*fe877779SCaesar Wang #define PI_TRAINING (!CTL_TRAINING) 44*fe877779SCaesar Wang 45*fe877779SCaesar Wang #define EN_READ_GATE_TRAINING (1) 46*fe877779SCaesar Wang #define EN_CA_TRAINING (0) 47*fe877779SCaesar Wang #define EN_WRITE_LEVELING (0) 48*fe877779SCaesar Wang #define EN_READ_LEVELING (0) 49*fe877779SCaesar Wang #define EN_WDQ_LEVELING (0) 50*fe877779SCaesar Wang 51*fe877779SCaesar Wang #define ENPER_CS_TRAINING_FREQ (933) 52*fe877779SCaesar Wang 53*fe877779SCaesar Wang struct pll_div { 54*fe877779SCaesar Wang unsigned int mhz; 55*fe877779SCaesar Wang unsigned int refdiv; 56*fe877779SCaesar Wang unsigned int fbdiv; 57*fe877779SCaesar Wang unsigned int postdiv1; 58*fe877779SCaesar Wang unsigned int postdiv2; 59*fe877779SCaesar Wang unsigned int frac; 60*fe877779SCaesar Wang unsigned int freq; 61*fe877779SCaesar Wang }; 62*fe877779SCaesar Wang 63*fe877779SCaesar Wang static const struct pll_div dpll_rates_table[] = { 64*fe877779SCaesar Wang 65*fe877779SCaesar Wang /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2 */ 66*fe877779SCaesar Wang {.mhz = 933, .refdiv = 3, .fbdiv = 350, .postdiv1 = 3, .postdiv2 = 1}, 67*fe877779SCaesar Wang {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1}, 68*fe877779SCaesar Wang {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1}, 69*fe877779SCaesar Wang {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1}, 70*fe877779SCaesar Wang {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1}, 71*fe877779SCaesar Wang {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1}, 72*fe877779SCaesar Wang {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1}, 73*fe877779SCaesar Wang {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1}, 74*fe877779SCaesar Wang {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2}, 75*fe877779SCaesar Wang }; 76*fe877779SCaesar Wang 77*fe877779SCaesar Wang static struct rk3399_ddr_cic_regs *const rk3399_ddr_cic = (void *)CIC_BASE; 78*fe877779SCaesar Wang static struct rk3399_ddr_pctl_regs *const rk3399_ddr_pctl[2] = { 79*fe877779SCaesar Wang (void *)DDRC0_BASE, (void *)DDRC1_BASE 80*fe877779SCaesar Wang }; 81*fe877779SCaesar Wang 82*fe877779SCaesar Wang static struct rk3399_ddr_pi_regs *const rk3399_ddr_pi[2] = { 83*fe877779SCaesar Wang (void *)DDRC0_PI_BASE, (void *)DDRC1_PI_BASE 84*fe877779SCaesar Wang }; 85*fe877779SCaesar Wang 86*fe877779SCaesar Wang static struct rk3399_ddr_publ_regs *const rk3399_ddr_publ[2] = { 87*fe877779SCaesar Wang (void *)DDRC0_PHY_BASE, (void *)DDRC1_PHY_BASE 88*fe877779SCaesar Wang }; 89*fe877779SCaesar Wang 90*fe877779SCaesar Wang struct rk3399_dram_status { 91*fe877779SCaesar Wang uint32_t current_index; 92*fe877779SCaesar Wang uint32_t index_freq[2]; 93*fe877779SCaesar Wang struct timing_related_config timing_config; 94*fe877779SCaesar Wang struct drv_odt_lp_config drv_odt_lp_cfg; 95*fe877779SCaesar Wang }; 96*fe877779SCaesar Wang 97*fe877779SCaesar Wang static struct rk3399_dram_status rk3399_dram_status; 98*fe877779SCaesar Wang static struct ddr_dts_config_timing dts_parameter = { 99*fe877779SCaesar Wang .available = 0 100*fe877779SCaesar Wang }; 101*fe877779SCaesar Wang 102*fe877779SCaesar Wang static struct rk3399_sdram_default_config ddr3_default_config = { 103*fe877779SCaesar Wang .bl = 8, 104*fe877779SCaesar Wang .ap = 0, 105*fe877779SCaesar Wang .dramds = 40, 106*fe877779SCaesar Wang .dramodt = 120, 107*fe877779SCaesar Wang .burst_ref_cnt = 1, 108*fe877779SCaesar Wang .zqcsi = 0 109*fe877779SCaesar Wang }; 110*fe877779SCaesar Wang 111*fe877779SCaesar Wang static struct drv_odt_lp_config ddr3_drv_odt_default_config = { 112*fe877779SCaesar Wang .ddr3_speed_bin = DDR3_DEFAULT, 113*fe877779SCaesar Wang .pd_idle = 0, 114*fe877779SCaesar Wang .sr_idle = 0, 115*fe877779SCaesar Wang .sr_mc_gate_idle = 0, 116*fe877779SCaesar Wang .srpd_lite_idle = 0, 117*fe877779SCaesar Wang .standby_idle = 0, 118*fe877779SCaesar Wang 119*fe877779SCaesar Wang .ddr3_dll_dis_freq = 300, 120*fe877779SCaesar Wang .phy_dll_dis_freq = 125, 121*fe877779SCaesar Wang .odt_dis_freq = 933, 122*fe877779SCaesar Wang 123*fe877779SCaesar Wang .dram_side_drv = 40, 124*fe877779SCaesar Wang .dram_side_dq_odt = 120, 125*fe877779SCaesar Wang .dram_side_ca_odt = 120, 126*fe877779SCaesar Wang 127*fe877779SCaesar Wang .phy_side_ca_drv = 40, 128*fe877779SCaesar Wang .phy_side_ck_cs_drv = 40, 129*fe877779SCaesar Wang .phy_side_dq_drv = 40, 130*fe877779SCaesar Wang .phy_side_odt = 240, 131*fe877779SCaesar Wang }; 132*fe877779SCaesar Wang 133*fe877779SCaesar Wang static struct rk3399_sdram_default_config lpddr3_default_config = { 134*fe877779SCaesar Wang .bl = 8, 135*fe877779SCaesar Wang .ap = 0, 136*fe877779SCaesar Wang .dramds = 34, 137*fe877779SCaesar Wang .dramodt = 240, 138*fe877779SCaesar Wang .burst_ref_cnt = 1, 139*fe877779SCaesar Wang .zqcsi = 0 140*fe877779SCaesar Wang }; 141*fe877779SCaesar Wang 142*fe877779SCaesar Wang static struct drv_odt_lp_config lpddr3_drv_odt_default_config = { 143*fe877779SCaesar Wang .ddr3_speed_bin = DDR3_DEFAULT, 144*fe877779SCaesar Wang .pd_idle = 0, 145*fe877779SCaesar Wang .sr_idle = 0, 146*fe877779SCaesar Wang .sr_mc_gate_idle = 0, 147*fe877779SCaesar Wang .srpd_lite_idle = 0, 148*fe877779SCaesar Wang .standby_idle = 0, 149*fe877779SCaesar Wang 150*fe877779SCaesar Wang .ddr3_dll_dis_freq = 300, 151*fe877779SCaesar Wang .phy_dll_dis_freq = 125, 152*fe877779SCaesar Wang .odt_dis_freq = 666, 153*fe877779SCaesar Wang 154*fe877779SCaesar Wang .dram_side_drv = 40, 155*fe877779SCaesar Wang .dram_side_dq_odt = 120, 156*fe877779SCaesar Wang .dram_side_ca_odt = 120, 157*fe877779SCaesar Wang 158*fe877779SCaesar Wang .phy_side_ca_drv = 40, 159*fe877779SCaesar Wang .phy_side_ck_cs_drv = 40, 160*fe877779SCaesar Wang .phy_side_dq_drv = 40, 161*fe877779SCaesar Wang .phy_side_odt = 240, 162*fe877779SCaesar Wang }; 163*fe877779SCaesar Wang 164*fe877779SCaesar Wang static struct rk3399_sdram_default_config lpddr4_default_config = { 165*fe877779SCaesar Wang .bl = 16, 166*fe877779SCaesar Wang .ap = 0, 167*fe877779SCaesar Wang .dramds = 40, 168*fe877779SCaesar Wang .dramodt = 240, 169*fe877779SCaesar Wang .caodt = 240, 170*fe877779SCaesar Wang .burst_ref_cnt = 1, 171*fe877779SCaesar Wang .zqcsi = 0 172*fe877779SCaesar Wang }; 173*fe877779SCaesar Wang 174*fe877779SCaesar Wang static struct drv_odt_lp_config lpddr4_drv_odt_default_config = { 175*fe877779SCaesar Wang .ddr3_speed_bin = DDR3_DEFAULT, 176*fe877779SCaesar Wang .pd_idle = 0, 177*fe877779SCaesar Wang .sr_idle = 0, 178*fe877779SCaesar Wang .sr_mc_gate_idle = 0, 179*fe877779SCaesar Wang .srpd_lite_idle = 0, 180*fe877779SCaesar Wang .standby_idle = 0, 181*fe877779SCaesar Wang 182*fe877779SCaesar Wang .ddr3_dll_dis_freq = 300, 183*fe877779SCaesar Wang .phy_dll_dis_freq = 125, 184*fe877779SCaesar Wang .odt_dis_freq = 933, 185*fe877779SCaesar Wang 186*fe877779SCaesar Wang .dram_side_drv = 60, 187*fe877779SCaesar Wang .dram_side_dq_odt = 40, 188*fe877779SCaesar Wang .dram_side_ca_odt = 40, 189*fe877779SCaesar Wang 190*fe877779SCaesar Wang .phy_side_ca_drv = 40, 191*fe877779SCaesar Wang .phy_side_ck_cs_drv = 80, 192*fe877779SCaesar Wang .phy_side_dq_drv = 80, 193*fe877779SCaesar Wang .phy_side_odt = 60, 194*fe877779SCaesar Wang }; 195*fe877779SCaesar Wang 196*fe877779SCaesar Wang uint32_t dcf_code[] = { 197*fe877779SCaesar Wang #include "dcf_code.inc" 198*fe877779SCaesar Wang }; 199*fe877779SCaesar Wang 200*fe877779SCaesar Wang 201*fe877779SCaesar Wang #define write_32(addr, value)\ 202*fe877779SCaesar Wang mmio_write_32((uintptr_t)(addr), (uint32_t)(value)) 203*fe877779SCaesar Wang 204*fe877779SCaesar Wang #define read_32(addr) \ 205*fe877779SCaesar Wang mmio_read_32((uintptr_t)(addr)) 206*fe877779SCaesar Wang #define clrbits_32(addr, clear)\ 207*fe877779SCaesar Wang mmio_clrbits_32((uintptr_t)(addr), (uint32_t)(clear)) 208*fe877779SCaesar Wang #define setbits_32(addr, set)\ 209*fe877779SCaesar Wang mmio_setbits_32((uintptr_t)(addr), (uint32_t)(set)) 210*fe877779SCaesar Wang #define clrsetbits_32(addr, clear, set)\ 211*fe877779SCaesar Wang mmio_clrsetbits_32((uintptr_t)(addr), (uint32_t)(clear),\ 212*fe877779SCaesar Wang (uint32_t)(set)) 213*fe877779SCaesar Wang 214*fe877779SCaesar Wang #define DCF_START_ADDR (SRAM_BASE + 0x1400) 215*fe877779SCaesar Wang #define DCF_PARAM_ADDR (SRAM_BASE + 0x1000) 216*fe877779SCaesar Wang 217*fe877779SCaesar Wang /* DCF_PAMET */ 218*fe877779SCaesar Wang #define PARAM_DRAM_FREQ (0) 219*fe877779SCaesar Wang #define PARAM_DPLL_CON0 (4) 220*fe877779SCaesar Wang #define PARAM_DPLL_CON1 (8) 221*fe877779SCaesar Wang #define PARAM_DPLL_CON2 (0xc) 222*fe877779SCaesar Wang #define PARAM_DPLL_CON3 (0x10) 223*fe877779SCaesar Wang #define PARAM_DPLL_CON4 (0x14) 224*fe877779SCaesar Wang #define PARAM_DPLL_CON5 (0x18) 225*fe877779SCaesar Wang /* equal to fn<<4 */ 226*fe877779SCaesar Wang #define PARAM_FREQ_SELECT (0x1c) 227*fe877779SCaesar Wang 228*fe877779SCaesar Wang static unsigned int get_cs_die_capability(struct rk3399_sdram_config 229*fe877779SCaesar Wang *psdram_config, unsigned int channel, 230*fe877779SCaesar Wang unsigned int cs) 231*fe877779SCaesar Wang { 232*fe877779SCaesar Wang unsigned int die; 233*fe877779SCaesar Wang unsigned int cs_cap; 234*fe877779SCaesar Wang unsigned int row[2]; 235*fe877779SCaesar Wang 236*fe877779SCaesar Wang row[0] = psdram_config->ch[channel].cs0_row; 237*fe877779SCaesar Wang row[1] = psdram_config->ch[channel].cs1_row; 238*fe877779SCaesar Wang die = psdram_config->ch[channel].bus_width / 239*fe877779SCaesar Wang psdram_config->ch[channel].each_die_bus_width; 240*fe877779SCaesar Wang cs_cap = (1 << (row[cs] + 241*fe877779SCaesar Wang (psdram_config->ch[channel].bank / 4 + 1) + 242*fe877779SCaesar Wang psdram_config->ch[channel].col + 243*fe877779SCaesar Wang (psdram_config->ch[channel].bus_width / 16))); 244*fe877779SCaesar Wang if (psdram_config->ch[channel].each_die_6gb_or_12gb) 245*fe877779SCaesar Wang cs_cap = cs_cap * 3 / 4; 246*fe877779SCaesar Wang 247*fe877779SCaesar Wang return (cs_cap / die); 248*fe877779SCaesar Wang } 249*fe877779SCaesar Wang 250*fe877779SCaesar Wang static void sdram_config_init(struct rk3399_sdram_config *psdram_config) 251*fe877779SCaesar Wang { 252*fe877779SCaesar Wang uint32_t os_reg2_val, i; 253*fe877779SCaesar Wang 254*fe877779SCaesar Wang os_reg2_val = read_32(PMUGRF_BASE + PMUGRF_OSREG(2)); 255*fe877779SCaesar Wang 256*fe877779SCaesar Wang for (i = 0; i < READ_CH_CNT(os_reg2_val); i++) { 257*fe877779SCaesar Wang psdram_config->ch[i].bank = 1 << READ_BK_INFO(os_reg2_val, i); 258*fe877779SCaesar Wang psdram_config->ch[i].bus_width = 259*fe877779SCaesar Wang 8 * (1 << READ_BW_INFO(os_reg2_val, i)); 260*fe877779SCaesar Wang psdram_config->ch[i].col = READ_COL_INFO(os_reg2_val, i); 261*fe877779SCaesar Wang psdram_config->ch[i].cs0_row = 262*fe877779SCaesar Wang READ_CS0_ROW_INFO(os_reg2_val, i); 263*fe877779SCaesar Wang psdram_config->ch[i].cs1_row = 264*fe877779SCaesar Wang READ_CS1_ROW_INFO(os_reg2_val, i); 265*fe877779SCaesar Wang psdram_config->ch[i].cs_cnt = READ_CS_INFO(os_reg2_val, i); 266*fe877779SCaesar Wang psdram_config->ch[i].each_die_6gb_or_12gb = 267*fe877779SCaesar Wang READ_CH_ROW_INFO(os_reg2_val, i); 268*fe877779SCaesar Wang psdram_config->ch[i].each_die_bus_width = 269*fe877779SCaesar Wang 8 * (1 << READ_DIE_BW_INFO(os_reg2_val, i)); 270*fe877779SCaesar Wang } 271*fe877779SCaesar Wang psdram_config->dramtype = READ_DRAMTYPE_INFO(os_reg2_val); 272*fe877779SCaesar Wang psdram_config->channal_num = READ_CH_CNT(os_reg2_val); 273*fe877779SCaesar Wang } 274*fe877779SCaesar Wang 275*fe877779SCaesar Wang static void drv_odt_lp_cfg_init(uint32_t dram_type, 276*fe877779SCaesar Wang struct ddr_dts_config_timing *dts_timing, 277*fe877779SCaesar Wang struct drv_odt_lp_config *drv_config) 278*fe877779SCaesar Wang { 279*fe877779SCaesar Wang if ((dts_timing) && (dts_timing->available)) { 280*fe877779SCaesar Wang drv_config->ddr3_speed_bin = dts_timing->ddr3_speed_bin; 281*fe877779SCaesar Wang drv_config->pd_idle = dts_timing->pd_idle; 282*fe877779SCaesar Wang drv_config->sr_idle = dts_timing->sr_idle; 283*fe877779SCaesar Wang drv_config->sr_mc_gate_idle = dts_timing->sr_mc_gate_idle; 284*fe877779SCaesar Wang drv_config->srpd_lite_idle = dts_timing->srpd_lite_idle; 285*fe877779SCaesar Wang drv_config->standby_idle = dts_timing->standby_idle; 286*fe877779SCaesar Wang drv_config->ddr3_dll_dis_freq = dts_timing->ddr3_dll_dis_freq; 287*fe877779SCaesar Wang drv_config->phy_dll_dis_freq = dts_timing->phy_dll_dis_freq; 288*fe877779SCaesar Wang } 289*fe877779SCaesar Wang 290*fe877779SCaesar Wang switch (dram_type) { 291*fe877779SCaesar Wang case DDR3: 292*fe877779SCaesar Wang if ((dts_timing) && (dts_timing->available)) { 293*fe877779SCaesar Wang drv_config->odt_dis_freq = 294*fe877779SCaesar Wang dts_timing->ddr3_odt_dis_freq; 295*fe877779SCaesar Wang drv_config->dram_side_drv = dts_timing->ddr3_drv; 296*fe877779SCaesar Wang drv_config->dram_side_dq_odt = dts_timing->ddr3_odt; 297*fe877779SCaesar Wang drv_config->phy_side_ca_drv = 298*fe877779SCaesar Wang dts_timing->phy_ddr3_ca_drv; 299*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = 300*fe877779SCaesar Wang dts_timing->phy_ddr3_ca_drv; 301*fe877779SCaesar Wang drv_config->phy_side_dq_drv = 302*fe877779SCaesar Wang dts_timing->phy_ddr3_dq_drv; 303*fe877779SCaesar Wang drv_config->phy_side_odt = dts_timing->phy_ddr3_odt; 304*fe877779SCaesar Wang } else { 305*fe877779SCaesar Wang memcpy(drv_config, &ddr3_drv_odt_default_config, 306*fe877779SCaesar Wang sizeof(struct drv_odt_lp_config)); 307*fe877779SCaesar Wang } 308*fe877779SCaesar Wang break; 309*fe877779SCaesar Wang case LPDDR3: 310*fe877779SCaesar Wang if ((dts_timing) && (dts_timing->available)) { 311*fe877779SCaesar Wang drv_config->odt_dis_freq = 312*fe877779SCaesar Wang dts_timing->lpddr3_odt_dis_freq; 313*fe877779SCaesar Wang drv_config->dram_side_drv = dts_timing->lpddr3_drv; 314*fe877779SCaesar Wang drv_config->dram_side_dq_odt = dts_timing->lpddr3_odt; 315*fe877779SCaesar Wang drv_config->phy_side_ca_drv = 316*fe877779SCaesar Wang dts_timing->phy_lpddr3_ca_drv; 317*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = 318*fe877779SCaesar Wang dts_timing->phy_lpddr3_ca_drv; 319*fe877779SCaesar Wang drv_config->phy_side_dq_drv = 320*fe877779SCaesar Wang dts_timing->phy_lpddr3_dq_drv; 321*fe877779SCaesar Wang drv_config->phy_side_odt = dts_timing->phy_lpddr3_odt; 322*fe877779SCaesar Wang 323*fe877779SCaesar Wang } else { 324*fe877779SCaesar Wang memcpy(drv_config, &lpddr3_drv_odt_default_config, 325*fe877779SCaesar Wang sizeof(struct drv_odt_lp_config)); 326*fe877779SCaesar Wang } 327*fe877779SCaesar Wang break; 328*fe877779SCaesar Wang case LPDDR4: 329*fe877779SCaesar Wang default: 330*fe877779SCaesar Wang if ((dts_timing) && (dts_timing->available)) { 331*fe877779SCaesar Wang drv_config->odt_dis_freq = 332*fe877779SCaesar Wang dts_timing->lpddr4_odt_dis_freq; 333*fe877779SCaesar Wang drv_config->dram_side_drv = dts_timing->lpddr4_drv; 334*fe877779SCaesar Wang drv_config->dram_side_dq_odt = 335*fe877779SCaesar Wang dts_timing->lpddr4_dq_odt; 336*fe877779SCaesar Wang drv_config->dram_side_ca_odt = 337*fe877779SCaesar Wang dts_timing->lpddr4_ca_odt; 338*fe877779SCaesar Wang drv_config->phy_side_ca_drv = 339*fe877779SCaesar Wang dts_timing->phy_lpddr4_ca_drv; 340*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = 341*fe877779SCaesar Wang dts_timing->phy_lpddr4_ck_cs_drv; 342*fe877779SCaesar Wang drv_config->phy_side_dq_drv = 343*fe877779SCaesar Wang dts_timing->phy_lpddr4_dq_drv; 344*fe877779SCaesar Wang drv_config->phy_side_odt = dts_timing->phy_lpddr4_odt; 345*fe877779SCaesar Wang } else { 346*fe877779SCaesar Wang memcpy(drv_config, &lpddr4_drv_odt_default_config, 347*fe877779SCaesar Wang sizeof(struct drv_odt_lp_config)); 348*fe877779SCaesar Wang } 349*fe877779SCaesar Wang break; 350*fe877779SCaesar Wang } 351*fe877779SCaesar Wang 352*fe877779SCaesar Wang switch (drv_config->phy_side_ca_drv) { 353*fe877779SCaesar Wang case 240: 354*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_240; 355*fe877779SCaesar Wang break; 356*fe877779SCaesar Wang case 120: 357*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_120; 358*fe877779SCaesar Wang break; 359*fe877779SCaesar Wang case 80: 360*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_80; 361*fe877779SCaesar Wang break; 362*fe877779SCaesar Wang case 60: 363*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_60; 364*fe877779SCaesar Wang break; 365*fe877779SCaesar Wang case 48: 366*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_48; 367*fe877779SCaesar Wang break; 368*fe877779SCaesar Wang case 40: 369*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_40; 370*fe877779SCaesar Wang break; 371*fe877779SCaesar Wang default: 372*fe877779SCaesar Wang drv_config->phy_side_ca_drv = PHY_DRV_ODT_34_3; 373*fe877779SCaesar Wang break; 374*fe877779SCaesar Wang }; 375*fe877779SCaesar Wang 376*fe877779SCaesar Wang switch (drv_config->phy_side_ck_cs_drv) { 377*fe877779SCaesar Wang case 240: 378*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_240; 379*fe877779SCaesar Wang break; 380*fe877779SCaesar Wang case 120: 381*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_120; 382*fe877779SCaesar Wang break; 383*fe877779SCaesar Wang case 80: 384*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_80; 385*fe877779SCaesar Wang break; 386*fe877779SCaesar Wang case 60: 387*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_60; 388*fe877779SCaesar Wang break; 389*fe877779SCaesar Wang case 48: 390*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_48; 391*fe877779SCaesar Wang break; 392*fe877779SCaesar Wang case 40: 393*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_40; 394*fe877779SCaesar Wang break; 395*fe877779SCaesar Wang default: 396*fe877779SCaesar Wang drv_config->phy_side_ck_cs_drv = PHY_DRV_ODT_34_3; 397*fe877779SCaesar Wang break; 398*fe877779SCaesar Wang } 399*fe877779SCaesar Wang 400*fe877779SCaesar Wang switch (drv_config->phy_side_dq_drv) { 401*fe877779SCaesar Wang case 240: 402*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_240; 403*fe877779SCaesar Wang break; 404*fe877779SCaesar Wang case 120: 405*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_120; 406*fe877779SCaesar Wang break; 407*fe877779SCaesar Wang case 80: 408*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_80; 409*fe877779SCaesar Wang break; 410*fe877779SCaesar Wang case 60: 411*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_60; 412*fe877779SCaesar Wang break; 413*fe877779SCaesar Wang case 48: 414*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_48; 415*fe877779SCaesar Wang break; 416*fe877779SCaesar Wang case 40: 417*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_40; 418*fe877779SCaesar Wang break; 419*fe877779SCaesar Wang default: 420*fe877779SCaesar Wang drv_config->phy_side_dq_drv = PHY_DRV_ODT_34_3; 421*fe877779SCaesar Wang break; 422*fe877779SCaesar Wang } 423*fe877779SCaesar Wang 424*fe877779SCaesar Wang switch (drv_config->phy_side_odt) { 425*fe877779SCaesar Wang case 240: 426*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_240; 427*fe877779SCaesar Wang break; 428*fe877779SCaesar Wang case 120: 429*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_120; 430*fe877779SCaesar Wang break; 431*fe877779SCaesar Wang case 80: 432*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_80; 433*fe877779SCaesar Wang break; 434*fe877779SCaesar Wang case 60: 435*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_60; 436*fe877779SCaesar Wang break; 437*fe877779SCaesar Wang case 48: 438*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_48; 439*fe877779SCaesar Wang break; 440*fe877779SCaesar Wang case 40: 441*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_40; 442*fe877779SCaesar Wang break; 443*fe877779SCaesar Wang default: 444*fe877779SCaesar Wang drv_config->phy_side_odt = PHY_DRV_ODT_34_3; 445*fe877779SCaesar Wang break; 446*fe877779SCaesar Wang } 447*fe877779SCaesar Wang } 448*fe877779SCaesar Wang 449*fe877779SCaesar Wang static void sdram_timing_cfg_init(struct timing_related_config *ptiming_config, 450*fe877779SCaesar Wang struct rk3399_sdram_config *psdram_config, 451*fe877779SCaesar Wang struct drv_odt_lp_config *drv_config) 452*fe877779SCaesar Wang { 453*fe877779SCaesar Wang uint32_t i, j; 454*fe877779SCaesar Wang 455*fe877779SCaesar Wang for (i = 0; i < psdram_config->channal_num; i++) { 456*fe877779SCaesar Wang ptiming_config->dram_info[i].speed_rate = 457*fe877779SCaesar Wang drv_config->ddr3_speed_bin; 458*fe877779SCaesar Wang ptiming_config->dram_info[i].cs_cnt = 459*fe877779SCaesar Wang psdram_config->ch[i].cs_cnt; 460*fe877779SCaesar Wang for (j = 0; j < psdram_config->ch[i].cs_cnt; j++) { 461*fe877779SCaesar Wang ptiming_config->dram_info[i].per_die_capability[j] = 462*fe877779SCaesar Wang get_cs_die_capability(psdram_config, i, j); 463*fe877779SCaesar Wang } 464*fe877779SCaesar Wang } 465*fe877779SCaesar Wang ptiming_config->dram_type = psdram_config->dramtype; 466*fe877779SCaesar Wang ptiming_config->ch_cnt = psdram_config->channal_num; 467*fe877779SCaesar Wang switch (psdram_config->dramtype) { 468*fe877779SCaesar Wang case DDR3: 469*fe877779SCaesar Wang ptiming_config->bl = ddr3_default_config.bl; 470*fe877779SCaesar Wang ptiming_config->ap = ddr3_default_config.ap; 471*fe877779SCaesar Wang break; 472*fe877779SCaesar Wang case LPDDR3: 473*fe877779SCaesar Wang ptiming_config->bl = lpddr3_default_config.bl; 474*fe877779SCaesar Wang ptiming_config->ap = lpddr3_default_config.ap; 475*fe877779SCaesar Wang break; 476*fe877779SCaesar Wang case LPDDR4: 477*fe877779SCaesar Wang ptiming_config->bl = lpddr4_default_config.bl; 478*fe877779SCaesar Wang ptiming_config->ap = lpddr4_default_config.ap; 479*fe877779SCaesar Wang ptiming_config->rdbi = 0; 480*fe877779SCaesar Wang ptiming_config->wdbi = 0; 481*fe877779SCaesar Wang break; 482*fe877779SCaesar Wang } 483*fe877779SCaesar Wang ptiming_config->dramds = drv_config->dram_side_drv; 484*fe877779SCaesar Wang ptiming_config->dramodt = drv_config->dram_side_dq_odt; 485*fe877779SCaesar Wang ptiming_config->caodt = drv_config->dram_side_ca_odt; 486*fe877779SCaesar Wang } 487*fe877779SCaesar Wang 488*fe877779SCaesar Wang struct lat_adj_pair { 489*fe877779SCaesar Wang uint32_t cl; 490*fe877779SCaesar Wang uint32_t rdlat_adj; 491*fe877779SCaesar Wang uint32_t cwl; 492*fe877779SCaesar Wang uint32_t wrlat_adj; 493*fe877779SCaesar Wang }; 494*fe877779SCaesar Wang 495*fe877779SCaesar Wang const struct lat_adj_pair ddr3_lat_adj[] = { 496*fe877779SCaesar Wang {6, 5, 5, 4}, 497*fe877779SCaesar Wang {8, 7, 6, 5}, 498*fe877779SCaesar Wang {10, 9, 7, 6}, 499*fe877779SCaesar Wang {11, 9, 8, 7}, 500*fe877779SCaesar Wang {13, 0xb, 9, 8}, 501*fe877779SCaesar Wang {14, 0xb, 0xa, 9} 502*fe877779SCaesar Wang }; 503*fe877779SCaesar Wang 504*fe877779SCaesar Wang const struct lat_adj_pair lpddr3_lat_adj[] = { 505*fe877779SCaesar Wang {3, 2, 1, 0}, 506*fe877779SCaesar Wang {6, 5, 3, 2}, 507*fe877779SCaesar Wang {8, 7, 4, 3}, 508*fe877779SCaesar Wang {9, 8, 5, 4}, 509*fe877779SCaesar Wang {10, 9, 6, 5}, 510*fe877779SCaesar Wang {11, 9, 6, 5}, 511*fe877779SCaesar Wang {12, 0xa, 6, 5}, 512*fe877779SCaesar Wang {14, 0xc, 8, 7}, 513*fe877779SCaesar Wang {16, 0xd, 8, 7} 514*fe877779SCaesar Wang }; 515*fe877779SCaesar Wang 516*fe877779SCaesar Wang const struct lat_adj_pair lpddr4_lat_adj[] = { 517*fe877779SCaesar Wang {6, 5, 4, 2}, 518*fe877779SCaesar Wang {10, 9, 6, 4}, 519*fe877779SCaesar Wang {14, 0xc, 8, 6}, 520*fe877779SCaesar Wang {20, 0x11, 0xa, 8}, 521*fe877779SCaesar Wang {24, 0x15, 0xc, 0xa}, 522*fe877779SCaesar Wang {28, 0x18, 0xe, 0xc}, 523*fe877779SCaesar Wang {32, 0x1b, 0x10, 0xe}, 524*fe877779SCaesar Wang {36, 0x1e, 0x12, 0x10} 525*fe877779SCaesar Wang }; 526*fe877779SCaesar Wang 527*fe877779SCaesar Wang static uint32_t get_rdlat_adj(uint32_t dram_type, uint32_t cl) 528*fe877779SCaesar Wang { 529*fe877779SCaesar Wang const struct lat_adj_pair *p; 530*fe877779SCaesar Wang uint32_t cnt; 531*fe877779SCaesar Wang uint32_t i; 532*fe877779SCaesar Wang 533*fe877779SCaesar Wang if (dram_type == DDR3) { 534*fe877779SCaesar Wang p = ddr3_lat_adj; 535*fe877779SCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 536*fe877779SCaesar Wang } else if (dram_type == LPDDR3) { 537*fe877779SCaesar Wang p = lpddr3_lat_adj; 538*fe877779SCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 539*fe877779SCaesar Wang } else { 540*fe877779SCaesar Wang p = lpddr4_lat_adj; 541*fe877779SCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 542*fe877779SCaesar Wang } 543*fe877779SCaesar Wang 544*fe877779SCaesar Wang for (i = 0; i < cnt; i++) { 545*fe877779SCaesar Wang if (cl == p[i].cl) 546*fe877779SCaesar Wang return p[i].rdlat_adj; 547*fe877779SCaesar Wang } 548*fe877779SCaesar Wang /* fail */ 549*fe877779SCaesar Wang return 0xff; 550*fe877779SCaesar Wang } 551*fe877779SCaesar Wang 552*fe877779SCaesar Wang static uint32_t get_wrlat_adj(uint32_t dram_type, uint32_t cwl) 553*fe877779SCaesar Wang { 554*fe877779SCaesar Wang const struct lat_adj_pair *p; 555*fe877779SCaesar Wang uint32_t cnt; 556*fe877779SCaesar Wang uint32_t i; 557*fe877779SCaesar Wang 558*fe877779SCaesar Wang if (dram_type == DDR3) { 559*fe877779SCaesar Wang p = ddr3_lat_adj; 560*fe877779SCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 561*fe877779SCaesar Wang } else if (dram_type == LPDDR3) { 562*fe877779SCaesar Wang p = lpddr3_lat_adj; 563*fe877779SCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 564*fe877779SCaesar Wang } else { 565*fe877779SCaesar Wang p = lpddr4_lat_adj; 566*fe877779SCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 567*fe877779SCaesar Wang } 568*fe877779SCaesar Wang 569*fe877779SCaesar Wang for (i = 0; i < cnt; i++) { 570*fe877779SCaesar Wang if (cwl == p[i].cwl) 571*fe877779SCaesar Wang return p[i].wrlat_adj; 572*fe877779SCaesar Wang } 573*fe877779SCaesar Wang /* fail */ 574*fe877779SCaesar Wang return 0xff; 575*fe877779SCaesar Wang } 576*fe877779SCaesar Wang 577*fe877779SCaesar Wang #define PI_REGS_DIMM_SUPPORT (0) 578*fe877779SCaesar Wang #define PI_ADD_LATENCY (0) 579*fe877779SCaesar Wang #define PI_DOUBLEFREEK (1) 580*fe877779SCaesar Wang 581*fe877779SCaesar Wang #define PI_PAD_DELAY_PS_VALUE (1000) 582*fe877779SCaesar Wang #define PI_IE_ENABLE_VALUE (3000) 583*fe877779SCaesar Wang #define PI_TSEL_ENABLE_VALUE (700) 584*fe877779SCaesar Wang 585*fe877779SCaesar Wang static uint32_t get_pi_rdlat_adj(struct dram_timing_t *pdram_timing) 586*fe877779SCaesar Wang { 587*fe877779SCaesar Wang /*[DLLSUBTYPE2] == "STD_DENALI_HS" */ 588*fe877779SCaesar Wang uint32_t rdlat, delay_adder, ie_enable, hs_offset, tsel_adder, 589*fe877779SCaesar Wang extra_adder, tsel_enable; 590*fe877779SCaesar Wang 591*fe877779SCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 592*fe877779SCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 593*fe877779SCaesar Wang 594*fe877779SCaesar Wang rdlat = pdram_timing->cl + PI_ADD_LATENCY; 595*fe877779SCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 596*fe877779SCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 597*fe877779SCaesar Wang delay_adder++; 598*fe877779SCaesar Wang hs_offset = 0; 599*fe877779SCaesar Wang tsel_adder = 0; 600*fe877779SCaesar Wang extra_adder = 0; 601*fe877779SCaesar Wang /* rdlat = rdlat - (PREAMBLE_SUPPORT & 0x1); */ 602*fe877779SCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 603*fe877779SCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 604*fe877779SCaesar Wang tsel_adder++; 605*fe877779SCaesar Wang delay_adder = delay_adder - 1; 606*fe877779SCaesar Wang if (tsel_adder > delay_adder) 607*fe877779SCaesar Wang extra_adder = tsel_adder - delay_adder; 608*fe877779SCaesar Wang else 609*fe877779SCaesar Wang extra_adder = 0; 610*fe877779SCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 611*fe877779SCaesar Wang hs_offset = 2; 612*fe877779SCaesar Wang else 613*fe877779SCaesar Wang hs_offset = 1; 614*fe877779SCaesar Wang 615*fe877779SCaesar Wang if (delay_adder > (rdlat - 1 - hs_offset)) { 616*fe877779SCaesar Wang rdlat = rdlat - tsel_adder; 617*fe877779SCaesar Wang } else { 618*fe877779SCaesar Wang if ((rdlat - delay_adder) < 2) 619*fe877779SCaesar Wang rdlat = 2; 620*fe877779SCaesar Wang else 621*fe877779SCaesar Wang rdlat = rdlat - delay_adder - extra_adder; 622*fe877779SCaesar Wang } 623*fe877779SCaesar Wang 624*fe877779SCaesar Wang return rdlat; 625*fe877779SCaesar Wang } 626*fe877779SCaesar Wang 627*fe877779SCaesar Wang static uint32_t get_pi_wrlat(struct dram_timing_t *pdram_timing, 628*fe877779SCaesar Wang struct timing_related_config *timing_config) 629*fe877779SCaesar Wang { 630*fe877779SCaesar Wang uint32_t tmp; 631*fe877779SCaesar Wang 632*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR3) { 633*fe877779SCaesar Wang tmp = pdram_timing->cl; 634*fe877779SCaesar Wang if (tmp >= 14) 635*fe877779SCaesar Wang tmp = 8; 636*fe877779SCaesar Wang else if (tmp >= 10) 637*fe877779SCaesar Wang tmp = 6; 638*fe877779SCaesar Wang else if (tmp == 9) 639*fe877779SCaesar Wang tmp = 5; 640*fe877779SCaesar Wang else if (tmp == 8) 641*fe877779SCaesar Wang tmp = 4; 642*fe877779SCaesar Wang else if (tmp == 6) 643*fe877779SCaesar Wang tmp = 3; 644*fe877779SCaesar Wang else 645*fe877779SCaesar Wang tmp = 1; 646*fe877779SCaesar Wang } else { 647*fe877779SCaesar Wang tmp = 1; 648*fe877779SCaesar Wang } 649*fe877779SCaesar Wang 650*fe877779SCaesar Wang return tmp; 651*fe877779SCaesar Wang } 652*fe877779SCaesar Wang 653*fe877779SCaesar Wang static uint32_t get_pi_wrlat_adj(struct dram_timing_t *pdram_timing, 654*fe877779SCaesar Wang struct timing_related_config *timing_config) 655*fe877779SCaesar Wang { 656*fe877779SCaesar Wang return get_pi_wrlat(pdram_timing, timing_config) + PI_ADD_LATENCY - 1; 657*fe877779SCaesar Wang } 658*fe877779SCaesar Wang 659*fe877779SCaesar Wang static uint32_t get_pi_tdfi_phy_rdlat(struct dram_timing_t *pdram_timing, 660*fe877779SCaesar Wang struct timing_related_config *timing_config) 661*fe877779SCaesar Wang { 662*fe877779SCaesar Wang /* [DLLSUBTYPE2] == "STD_DENALI_HS" */ 663*fe877779SCaesar Wang uint32_t cas_lat, delay_adder, ie_enable, hs_offset, ie_delay_adder; 664*fe877779SCaesar Wang uint32_t mem_delay_ps, round_trip_ps; 665*fe877779SCaesar Wang uint32_t phy_internal_delay, lpddr_adder, dfi_adder, rdlat_delay; 666*fe877779SCaesar Wang 667*fe877779SCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 668*fe877779SCaesar Wang 669*fe877779SCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 670*fe877779SCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 671*fe877779SCaesar Wang delay_adder++; 672*fe877779SCaesar Wang delay_adder = delay_adder - 1; 673*fe877779SCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 674*fe877779SCaesar Wang hs_offset = 2; 675*fe877779SCaesar Wang else 676*fe877779SCaesar Wang hs_offset = 1; 677*fe877779SCaesar Wang 678*fe877779SCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 679*fe877779SCaesar Wang 680*fe877779SCaesar Wang if (delay_adder > (cas_lat - 1 - hs_offset)) { 681*fe877779SCaesar Wang ie_delay_adder = 0; 682*fe877779SCaesar Wang } else { 683*fe877779SCaesar Wang ie_delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 684*fe877779SCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 685*fe877779SCaesar Wang ie_delay_adder++; 686*fe877779SCaesar Wang } 687*fe877779SCaesar Wang 688*fe877779SCaesar Wang if (timing_config->dram_type == DDR3) { 689*fe877779SCaesar Wang mem_delay_ps = 0; 690*fe877779SCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 691*fe877779SCaesar Wang mem_delay_ps = 3600; 692*fe877779SCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 693*fe877779SCaesar Wang mem_delay_ps = 5500; 694*fe877779SCaesar Wang } else { 695*fe877779SCaesar Wang printf("get_pi_tdfi_phy_rdlat:dramtype unsupport\n"); 696*fe877779SCaesar Wang return 0; 697*fe877779SCaesar Wang } 698*fe877779SCaesar Wang round_trip_ps = 1100 + 500 + mem_delay_ps + 500 + 600; 699*fe877779SCaesar Wang delay_adder = round_trip_ps / (1000000 / pdram_timing->mhz); 700*fe877779SCaesar Wang if ((round_trip_ps % (1000000 / pdram_timing->mhz)) != 0) 701*fe877779SCaesar Wang delay_adder++; 702*fe877779SCaesar Wang 703*fe877779SCaesar Wang phy_internal_delay = 5 + 2 + 4; 704*fe877779SCaesar Wang lpddr_adder = mem_delay_ps / (1000000 / pdram_timing->mhz); 705*fe877779SCaesar Wang if ((mem_delay_ps % (1000000 / pdram_timing->mhz)) != 0) 706*fe877779SCaesar Wang lpddr_adder++; 707*fe877779SCaesar Wang dfi_adder = 0; 708*fe877779SCaesar Wang phy_internal_delay = phy_internal_delay + 2; 709*fe877779SCaesar Wang rdlat_delay = delay_adder + phy_internal_delay + 710*fe877779SCaesar Wang ie_delay_adder + lpddr_adder + dfi_adder; 711*fe877779SCaesar Wang 712*fe877779SCaesar Wang rdlat_delay = rdlat_delay + 2; 713*fe877779SCaesar Wang return rdlat_delay; 714*fe877779SCaesar Wang } 715*fe877779SCaesar Wang 716*fe877779SCaesar Wang static uint32_t get_pi_todtoff_min(struct dram_timing_t *pdram_timing, 717*fe877779SCaesar Wang struct timing_related_config *timing_config) 718*fe877779SCaesar Wang { 719*fe877779SCaesar Wang uint32_t tmp, todtoff_min_ps; 720*fe877779SCaesar Wang 721*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR3) 722*fe877779SCaesar Wang todtoff_min_ps = 2500; 723*fe877779SCaesar Wang else if (timing_config->dram_type == LPDDR4) 724*fe877779SCaesar Wang todtoff_min_ps = 1500; 725*fe877779SCaesar Wang else 726*fe877779SCaesar Wang todtoff_min_ps = 0; 727*fe877779SCaesar Wang /* todtoff_min */ 728*fe877779SCaesar Wang tmp = todtoff_min_ps / (1000000 / pdram_timing->mhz); 729*fe877779SCaesar Wang if ((todtoff_min_ps % (1000000 / pdram_timing->mhz)) != 0) 730*fe877779SCaesar Wang tmp++; 731*fe877779SCaesar Wang return tmp; 732*fe877779SCaesar Wang } 733*fe877779SCaesar Wang 734*fe877779SCaesar Wang static uint32_t get_pi_todtoff_max(struct dram_timing_t *pdram_timing, 735*fe877779SCaesar Wang struct timing_related_config *timing_config) 736*fe877779SCaesar Wang { 737*fe877779SCaesar Wang uint32_t tmp, todtoff_max_ps; 738*fe877779SCaesar Wang 739*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR4) 740*fe877779SCaesar Wang || (timing_config->dram_type == LPDDR3)) 741*fe877779SCaesar Wang todtoff_max_ps = 3500; 742*fe877779SCaesar Wang else 743*fe877779SCaesar Wang todtoff_max_ps = 0; 744*fe877779SCaesar Wang 745*fe877779SCaesar Wang /* todtoff_max */ 746*fe877779SCaesar Wang tmp = todtoff_max_ps / (1000000 / pdram_timing->mhz); 747*fe877779SCaesar Wang if ((todtoff_max_ps % (1000000 / pdram_timing->mhz)) != 0) 748*fe877779SCaesar Wang tmp++; 749*fe877779SCaesar Wang return tmp; 750*fe877779SCaesar Wang } 751*fe877779SCaesar Wang 752*fe877779SCaesar Wang static void gen_rk3399_ctl_params_f0(struct timing_related_config 753*fe877779SCaesar Wang *timing_config, 754*fe877779SCaesar Wang struct dram_timing_t *pdram_timing) 755*fe877779SCaesar Wang { 756*fe877779SCaesar Wang uint32_t i; 757*fe877779SCaesar Wang uint32_t tmp, tmp1; 758*fe877779SCaesar Wang 759*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 760*fe877779SCaesar Wang if (timing_config->dram_type == DDR3) { 761*fe877779SCaesar Wang tmp = ((700000 + 10) * timing_config->freq + 762*fe877779SCaesar Wang 999) / 1000; 763*fe877779SCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 764*fe877779SCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 765*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[5], tmp); 766*fe877779SCaesar Wang 767*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[22], 768*fe877779SCaesar Wang 0xffff, pdram_timing->tdllk); 769*fe877779SCaesar Wang 770*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[32], 771*fe877779SCaesar Wang (pdram_timing->tmod << 8) | 772*fe877779SCaesar Wang pdram_timing->tmrd); 773*fe877779SCaesar Wang 774*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[59], 775*fe877779SCaesar Wang 0xffff << 16, 776*fe877779SCaesar Wang (pdram_timing->txsr - 777*fe877779SCaesar Wang pdram_timing->trcd) << 16); 778*fe877779SCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 779*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[5], 780*fe877779SCaesar Wang pdram_timing->tinit1 + pdram_timing->tinit3); 781*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[32], 782*fe877779SCaesar Wang (pdram_timing->tmrd << 8) | 783*fe877779SCaesar Wang pdram_timing->tmrd); 784*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[59], 785*fe877779SCaesar Wang 0xffff << 16, pdram_timing->txsr << 16); 786*fe877779SCaesar Wang } else { 787*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[5], 788*fe877779SCaesar Wang pdram_timing->tinit1); 789*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[7], 790*fe877779SCaesar Wang pdram_timing->tinit4); 791*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[32], 792*fe877779SCaesar Wang (pdram_timing->tmrd << 8) | 793*fe877779SCaesar Wang pdram_timing->tmrd); 794*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[59], 795*fe877779SCaesar Wang 0xffff << 16, pdram_timing->txsr << 16); 796*fe877779SCaesar Wang } 797*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[6], 798*fe877779SCaesar Wang pdram_timing->tinit3); 799*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[8], 800*fe877779SCaesar Wang pdram_timing->tinit5); 801*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[23], (0x7f << 16), 802*fe877779SCaesar Wang ((pdram_timing->cl * 2) << 16)); 803*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[23], (0x1f << 24), 804*fe877779SCaesar Wang (pdram_timing->cwl << 24)); 805*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[24], 0x3f, 806*fe877779SCaesar Wang pdram_timing->al); 807*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[26], 0xffff << 16, 808*fe877779SCaesar Wang (pdram_timing->trc << 24) | 809*fe877779SCaesar Wang (pdram_timing->trrd << 16)); 810*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[27], 811*fe877779SCaesar Wang (pdram_timing->tfaw << 24) | 812*fe877779SCaesar Wang (pdram_timing->trppb << 16) | 813*fe877779SCaesar Wang (pdram_timing->twtr << 8) | pdram_timing->tras_min); 814*fe877779SCaesar Wang 815*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[31], 0xff << 24, 816*fe877779SCaesar Wang max(4, pdram_timing->trtp) << 24); 817*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[33], 818*fe877779SCaesar Wang (pdram_timing->tcke << 24) | pdram_timing->tras_max); 819*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[34], 0xff, 820*fe877779SCaesar Wang max(1, pdram_timing->tckesr)); 821*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[39], 822*fe877779SCaesar Wang (0x3f << 16) | (0xff << 8), 823*fe877779SCaesar Wang (pdram_timing->twr << 16) | 824*fe877779SCaesar Wang (pdram_timing->trcd << 8)); 825*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[42], 0x1f << 16, 826*fe877779SCaesar Wang pdram_timing->tmrz << 16); 827*fe877779SCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 828*fe877779SCaesar Wang (pdram_timing->twr + pdram_timing->trp); 829*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[44], 0xff, tmp); 830*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[45], 0xff, 831*fe877779SCaesar Wang pdram_timing->trp); 832*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[48], 833*fe877779SCaesar Wang ((pdram_timing->trefi - 8) << 16) | 834*fe877779SCaesar Wang pdram_timing->trfc); 835*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[52], 0xffff, 836*fe877779SCaesar Wang pdram_timing->txp); 837*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[53], 0xffff << 16, 838*fe877779SCaesar Wang pdram_timing->txpdll << 16); 839*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[55], 0xf << 24, 840*fe877779SCaesar Wang pdram_timing->tcscke << 24); 841*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[55], 0xff, 842*fe877779SCaesar Wang pdram_timing->tmrri); 843*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[56], 844*fe877779SCaesar Wang (pdram_timing->tzqcke << 24) | 845*fe877779SCaesar Wang (pdram_timing->tmrwckel << 16) | 846*fe877779SCaesar Wang (pdram_timing->tckehcs << 8) | pdram_timing->tckelcs); 847*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[60], 0xffff, 848*fe877779SCaesar Wang pdram_timing->txsnr); 849*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[62], 0xffff << 16, 850*fe877779SCaesar Wang (pdram_timing->tckehcmd << 24) | 851*fe877779SCaesar Wang (pdram_timing->tckelcmd << 16)); 852*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[63], 853*fe877779SCaesar Wang (pdram_timing->tckelpd << 24) | 854*fe877779SCaesar Wang (pdram_timing->tescke << 16) | 855*fe877779SCaesar Wang (pdram_timing->tsr << 8) | pdram_timing->tckckel); 856*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[64], 0xfff, 857*fe877779SCaesar Wang (pdram_timing->tcmdcke << 8) | 858*fe877779SCaesar Wang pdram_timing->tcsckeh); 859*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[92], 860*fe877779SCaesar Wang (0xffff << 8), 861*fe877779SCaesar Wang (pdram_timing->tcksrx << 16) | 862*fe877779SCaesar Wang (pdram_timing->tcksre << 8)); 863*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[108], (0x1 << 24), 864*fe877779SCaesar Wang (timing_config->dllbp << 24)); 865*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[122], 866*fe877779SCaesar Wang (0x3FF << 16), 867*fe877779SCaesar Wang (pdram_timing->tvrcg_enable << 16)); 868*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[123], 869*fe877779SCaesar Wang (pdram_timing->tfc_long << 16) | 870*fe877779SCaesar Wang pdram_timing->tvrcg_disable); 871*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[124], 872*fe877779SCaesar Wang (pdram_timing->tvref_long << 16) | 873*fe877779SCaesar Wang (pdram_timing->tckfspx << 8) | 874*fe877779SCaesar Wang pdram_timing->tckfspe); 875*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[133], 876*fe877779SCaesar Wang (pdram_timing->mr[1] << 16) | pdram_timing->mr[0]); 877*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[134], 0xffff, 878*fe877779SCaesar Wang pdram_timing->mr[2]); 879*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[138], 0xffff, 880*fe877779SCaesar Wang pdram_timing->mr[3]); 881*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[139], 0xff << 24, 882*fe877779SCaesar Wang pdram_timing->mr11 << 24); 883*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[147], 884*fe877779SCaesar Wang (pdram_timing->mr[1] << 16) | pdram_timing->mr[0]); 885*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[148], 0xffff, 886*fe877779SCaesar Wang pdram_timing->mr[2]); 887*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[152], 0xffff, 888*fe877779SCaesar Wang pdram_timing->mr[3]); 889*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[153], 0xff << 24, 890*fe877779SCaesar Wang pdram_timing->mr11 << 24); 891*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR4) { 892*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[140], 893*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr12 << 16); 894*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[142], 895*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr14 << 16); 896*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[145], 897*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr22 << 16); 898*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[154], 899*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr12 << 16); 900*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[156], 901*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr14 << 16); 902*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[159], 903*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr22 << 16); 904*fe877779SCaesar Wang } 905*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[179], 0xfff << 8, 906*fe877779SCaesar Wang pdram_timing->tzqinit << 8); 907*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[180], 908*fe877779SCaesar Wang (pdram_timing->tzqcs << 16) | 909*fe877779SCaesar Wang (pdram_timing->tzqinit / 2)); 910*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[181], 911*fe877779SCaesar Wang (pdram_timing->tzqlat << 16) | pdram_timing->tzqcal); 912*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[212], 0xff << 8, 913*fe877779SCaesar Wang pdram_timing->todton << 8); 914*fe877779SCaesar Wang 915*fe877779SCaesar Wang if (timing_config->odt) { 916*fe877779SCaesar Wang setbits_32(&rk3399_ddr_pctl[i]->denali_ctl[213], 917*fe877779SCaesar Wang 1 << 16); 918*fe877779SCaesar Wang if (timing_config->freq < 400) 919*fe877779SCaesar Wang tmp = 4 << 24; 920*fe877779SCaesar Wang else 921*fe877779SCaesar Wang tmp = 8 << 24; 922*fe877779SCaesar Wang } else { 923*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pctl[i]->denali_ctl[213], 924*fe877779SCaesar Wang 1 << 16); 925*fe877779SCaesar Wang tmp = 2 << 24; 926*fe877779SCaesar Wang } 927*fe877779SCaesar Wang 928*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[216], 929*fe877779SCaesar Wang 0x1f << 24, tmp); 930*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[221], 931*fe877779SCaesar Wang (0x3 << 16) | (0xf << 8), 932*fe877779SCaesar Wang (pdram_timing->tdqsck << 16) | 933*fe877779SCaesar Wang (pdram_timing->tdqsck_max << 8)); 934*fe877779SCaesar Wang tmp = 935*fe877779SCaesar Wang (get_wrlat_adj(timing_config->dram_type, pdram_timing->cwl) 936*fe877779SCaesar Wang << 8) | get_rdlat_adj(timing_config->dram_type, 937*fe877779SCaesar Wang pdram_timing->cl); 938*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[284], 0xffff, 939*fe877779SCaesar Wang tmp); 940*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[82], 0xffff << 16, 941*fe877779SCaesar Wang (4 * pdram_timing->trefi) << 16); 942*fe877779SCaesar Wang 943*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[83], 0xffff, 944*fe877779SCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 945*fe877779SCaesar Wang 946*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) || 947*fe877779SCaesar Wang (timing_config->dram_type == LPDDR4)) { 948*fe877779SCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 949*fe877779SCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 950*fe877779SCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 951*fe877779SCaesar Wang } else { 952*fe877779SCaesar Wang tmp = 0; 953*fe877779SCaesar Wang } 954*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[214], 0x3f << 16, 955*fe877779SCaesar Wang (tmp & 0x3f) << 16); 956*fe877779SCaesar Wang 957*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) || 958*fe877779SCaesar Wang (timing_config->dram_type == LPDDR4)) { 959*fe877779SCaesar Wang /* min_rl_preamble= cl+TDQSCK_MIN-1 */ 960*fe877779SCaesar Wang tmp = pdram_timing->cl + 961*fe877779SCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 962*fe877779SCaesar Wang /* todtoff_max */ 963*fe877779SCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 964*fe877779SCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 965*fe877779SCaesar Wang } else { 966*fe877779SCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 967*fe877779SCaesar Wang } 968*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[215], 0x3f << 8, 969*fe877779SCaesar Wang (tmp & 0x3f) << 8); 970*fe877779SCaesar Wang 971*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[275], 0xff << 16, 972*fe877779SCaesar Wang (get_pi_tdfi_phy_rdlat 973*fe877779SCaesar Wang (pdram_timing, timing_config) 974*fe877779SCaesar Wang & 0xff) << 16); 975*fe877779SCaesar Wang 976*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[277], 0xffff, 977*fe877779SCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 978*fe877779SCaesar Wang 979*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[282], 0xffff, 980*fe877779SCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 981*fe877779SCaesar Wang 982*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[283], 983*fe877779SCaesar Wang 20 * pdram_timing->trefi); 984*fe877779SCaesar Wang 985*fe877779SCaesar Wang /* CTL_308 TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 986*fe877779SCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 987*fe877779SCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 988*fe877779SCaesar Wang tmp1++; 989*fe877779SCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 990*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[308], 0x3ff << 16, 991*fe877779SCaesar Wang tmp << 16); 992*fe877779SCaesar Wang 993*fe877779SCaesar Wang /* CTL_308 TDFI_CALVL_CC_F0:RW:0:10 */ 994*fe877779SCaesar Wang tmp = tmp + 18; 995*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[308], 0x3ff, 996*fe877779SCaesar Wang tmp); 997*fe877779SCaesar Wang 998*fe877779SCaesar Wang /* CTL_314 TDFI_WRCSLAT_F0:RW:8:8 */ 999*fe877779SCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 1000*fe877779SCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 1001*fe877779SCaesar Wang if (tmp1 < 5) { 1002*fe877779SCaesar Wang if (tmp1 == 0) 1003*fe877779SCaesar Wang tmp = 0; 1004*fe877779SCaesar Wang else 1005*fe877779SCaesar Wang tmp = tmp1 - 1; 1006*fe877779SCaesar Wang } else { 1007*fe877779SCaesar Wang tmp = tmp1 - 5; 1008*fe877779SCaesar Wang } 1009*fe877779SCaesar Wang } else { 1010*fe877779SCaesar Wang tmp = tmp1 - 2; 1011*fe877779SCaesar Wang } 1012*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[314], 0xff << 8, 1013*fe877779SCaesar Wang tmp << 8); 1014*fe877779SCaesar Wang 1015*fe877779SCaesar Wang /* CTL_314 TDFI_RDCSLAT_F0:RW:0:8 */ 1016*fe877779SCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 1017*fe877779SCaesar Wang (pdram_timing->cl >= 5)) 1018*fe877779SCaesar Wang tmp = pdram_timing->cl - 5; 1019*fe877779SCaesar Wang else 1020*fe877779SCaesar Wang tmp = pdram_timing->cl - 2; 1021*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[314], 0xff, 1022*fe877779SCaesar Wang tmp); 1023*fe877779SCaesar Wang } 1024*fe877779SCaesar Wang } 1025*fe877779SCaesar Wang 1026*fe877779SCaesar Wang static void gen_rk3399_ctl_params_f1(struct timing_related_config 1027*fe877779SCaesar Wang *timing_config, 1028*fe877779SCaesar Wang struct dram_timing_t *pdram_timing) 1029*fe877779SCaesar Wang { 1030*fe877779SCaesar Wang uint32_t i; 1031*fe877779SCaesar Wang uint32_t tmp, tmp1; 1032*fe877779SCaesar Wang 1033*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1034*fe877779SCaesar Wang if (timing_config->dram_type == DDR3) { 1035*fe877779SCaesar Wang tmp = 1036*fe877779SCaesar Wang ((700000 + 10) * timing_config->freq + 1037*fe877779SCaesar Wang 999) / 1000; 1038*fe877779SCaesar Wang tmp += 1039*fe877779SCaesar Wang pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 1040*fe877779SCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 1041*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[9], tmp); 1042*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[22], 1043*fe877779SCaesar Wang 0xffff << 16, pdram_timing->tdllk << 16); 1044*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[34], 1045*fe877779SCaesar Wang 0xffffff00, 1046*fe877779SCaesar Wang (pdram_timing->tmod << 24) | 1047*fe877779SCaesar Wang (pdram_timing->tmrd << 16) | 1048*fe877779SCaesar Wang (pdram_timing->trtp << 8)); 1049*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[60], 1050*fe877779SCaesar Wang 0xffff << 16, 1051*fe877779SCaesar Wang (pdram_timing->txsr - 1052*fe877779SCaesar Wang pdram_timing->trcd) << 16); 1053*fe877779SCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 1054*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[9], 1055*fe877779SCaesar Wang pdram_timing->tinit1 + pdram_timing->tinit3); 1056*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[34], 1057*fe877779SCaesar Wang 0xffffff00, 1058*fe877779SCaesar Wang (pdram_timing->tmrd << 24) | 1059*fe877779SCaesar Wang (pdram_timing->tmrd << 16) | 1060*fe877779SCaesar Wang (pdram_timing->trtp << 8)); 1061*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[60], 1062*fe877779SCaesar Wang 0xffff << 16, pdram_timing->txsr << 16); 1063*fe877779SCaesar Wang } else { 1064*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[9], 1065*fe877779SCaesar Wang pdram_timing->tinit1); 1066*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[11], 1067*fe877779SCaesar Wang pdram_timing->tinit4); 1068*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[34], 1069*fe877779SCaesar Wang 0xffffff00, 1070*fe877779SCaesar Wang (pdram_timing->tmrd << 24) | 1071*fe877779SCaesar Wang (pdram_timing->tmrd << 16) | 1072*fe877779SCaesar Wang (pdram_timing->trtp << 8)); 1073*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[60], 1074*fe877779SCaesar Wang 0xffff << 16, pdram_timing->txsr << 16); 1075*fe877779SCaesar Wang } 1076*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[10], 1077*fe877779SCaesar Wang pdram_timing->tinit3); 1078*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[12], 1079*fe877779SCaesar Wang pdram_timing->tinit5); 1080*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[24], (0x7f << 8), 1081*fe877779SCaesar Wang ((pdram_timing->cl * 2) << 8)); 1082*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[24], (0x1f << 16), 1083*fe877779SCaesar Wang (pdram_timing->cwl << 16)); 1084*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[24], 0x3f << 24, 1085*fe877779SCaesar Wang pdram_timing->al << 24); 1086*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[28], 0xffffff00, 1087*fe877779SCaesar Wang (pdram_timing->tras_min << 24) | 1088*fe877779SCaesar Wang (pdram_timing->trc << 16) | 1089*fe877779SCaesar Wang (pdram_timing->trrd << 8)); 1090*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[29], 0xffffff, 1091*fe877779SCaesar Wang (pdram_timing->tfaw << 16) | 1092*fe877779SCaesar Wang (pdram_timing->trppb << 8) | pdram_timing->twtr); 1093*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[35], 1094*fe877779SCaesar Wang (pdram_timing->tcke << 24) | pdram_timing->tras_max); 1095*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[36], 0xff, 1096*fe877779SCaesar Wang max(1, pdram_timing->tckesr)); 1097*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[39], 1098*fe877779SCaesar Wang (0xff << 24), (pdram_timing->trcd << 24)); 1099*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[40], 1100*fe877779SCaesar Wang 0x3f, pdram_timing->twr); 1101*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[42], 0x1f << 24, 1102*fe877779SCaesar Wang pdram_timing->tmrz << 24); 1103*fe877779SCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 1104*fe877779SCaesar Wang (pdram_timing->twr + pdram_timing->trp); 1105*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[44], 0xff << 8, 1106*fe877779SCaesar Wang tmp << 8); 1107*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[45], 0xff << 8, 1108*fe877779SCaesar Wang pdram_timing->trp << 8); 1109*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[49], 1110*fe877779SCaesar Wang ((pdram_timing->trefi - 8) << 16) | 1111*fe877779SCaesar Wang pdram_timing->trfc); 1112*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[52], 0xffff << 16, 1113*fe877779SCaesar Wang pdram_timing->txp << 16); 1114*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[54], 0xffff, 1115*fe877779SCaesar Wang pdram_timing->txpdll); 1116*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[55], 0xff << 8, 1117*fe877779SCaesar Wang pdram_timing->tmrri << 8); 1118*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[57], 1119*fe877779SCaesar Wang (pdram_timing->tmrwckel << 24) | 1120*fe877779SCaesar Wang (pdram_timing->tckehcs << 16) | 1121*fe877779SCaesar Wang (pdram_timing->tckelcs << 8) | pdram_timing->tcscke); 1122*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[58], 0xf, 1123*fe877779SCaesar Wang pdram_timing->tzqcke); 1124*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[61], 0xffff, 1125*fe877779SCaesar Wang pdram_timing->txsnr); 1126*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[64], 0xffff << 16, 1127*fe877779SCaesar Wang (pdram_timing->tckehcmd << 24) | 1128*fe877779SCaesar Wang (pdram_timing->tckelcmd << 16)); 1129*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[65], 1130*fe877779SCaesar Wang (pdram_timing->tckelpd << 24) | 1131*fe877779SCaesar Wang (pdram_timing->tescke << 16) | 1132*fe877779SCaesar Wang (pdram_timing->tsr << 8) | pdram_timing->tckckel); 1133*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[66], 0xfff, 1134*fe877779SCaesar Wang (pdram_timing->tcmdcke << 8) | 1135*fe877779SCaesar Wang pdram_timing->tcsckeh); 1136*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[92], (0xff << 24), 1137*fe877779SCaesar Wang (pdram_timing->tcksre << 24)); 1138*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[93], 0xff, 1139*fe877779SCaesar Wang pdram_timing->tcksrx); 1140*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[108], (0x1 << 25), 1141*fe877779SCaesar Wang (timing_config->dllbp << 25)); 1142*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[125], 1143*fe877779SCaesar Wang (pdram_timing->tvrcg_disable << 16) | 1144*fe877779SCaesar Wang pdram_timing->tvrcg_enable); 1145*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[126], 1146*fe877779SCaesar Wang (pdram_timing->tckfspx << 24) | 1147*fe877779SCaesar Wang (pdram_timing->tckfspe << 16) | 1148*fe877779SCaesar Wang pdram_timing->tfc_long); 1149*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[127], 0xffff, 1150*fe877779SCaesar Wang pdram_timing->tvref_long); 1151*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[134], 1152*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr[0] << 16); 1153*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[135], 1154*fe877779SCaesar Wang (pdram_timing->mr[2] << 16) | pdram_timing->mr[1]); 1155*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[138], 1156*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr[3] << 16); 1157*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[140], 0xff, 1158*fe877779SCaesar Wang pdram_timing->mr11); 1159*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[148], 1160*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr[0] << 16); 1161*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[149], 1162*fe877779SCaesar Wang (pdram_timing->mr[2] << 16) | pdram_timing->mr[1]); 1163*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[152], 1164*fe877779SCaesar Wang 0xffff << 16, pdram_timing->mr[3] << 16); 1165*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[154], 0xff, 1166*fe877779SCaesar Wang pdram_timing->mr11); 1167*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR4) { 1168*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[141], 1169*fe877779SCaesar Wang 0xffff, pdram_timing->mr12); 1170*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[143], 1171*fe877779SCaesar Wang 0xffff, pdram_timing->mr14); 1172*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[146], 1173*fe877779SCaesar Wang 0xffff, pdram_timing->mr22); 1174*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[155], 1175*fe877779SCaesar Wang 0xffff, pdram_timing->mr12); 1176*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[157], 1177*fe877779SCaesar Wang 0xffff, pdram_timing->mr14); 1178*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[160], 1179*fe877779SCaesar Wang 0xffff, pdram_timing->mr22); 1180*fe877779SCaesar Wang } 1181*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[182], 1182*fe877779SCaesar Wang ((pdram_timing->tzqinit / 2) << 16) | 1183*fe877779SCaesar Wang pdram_timing->tzqinit); 1184*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[183], 1185*fe877779SCaesar Wang (pdram_timing->tzqcal << 16) | pdram_timing->tzqcs); 1186*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[184], 0x3f, 1187*fe877779SCaesar Wang pdram_timing->tzqlat); 1188*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[188], 0xfff, 1189*fe877779SCaesar Wang pdram_timing->tzqreset); 1190*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[212], 0xff << 16, 1191*fe877779SCaesar Wang pdram_timing->todton << 16); 1192*fe877779SCaesar Wang 1193*fe877779SCaesar Wang if (timing_config->odt) { 1194*fe877779SCaesar Wang setbits_32(&rk3399_ddr_pctl[i]->denali_ctl[213], 1195*fe877779SCaesar Wang (1 << 24)); 1196*fe877779SCaesar Wang if (timing_config->freq < 400) 1197*fe877779SCaesar Wang tmp = 4 << 24; 1198*fe877779SCaesar Wang else 1199*fe877779SCaesar Wang tmp = 8 << 24; 1200*fe877779SCaesar Wang } else { 1201*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pctl[i]->denali_ctl[213], 1202*fe877779SCaesar Wang (1 << 24)); 1203*fe877779SCaesar Wang tmp = 2 << 24; 1204*fe877779SCaesar Wang } 1205*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[217], 0x1f << 24, 1206*fe877779SCaesar Wang tmp); 1207*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[221], 0xf << 24, 1208*fe877779SCaesar Wang (pdram_timing->tdqsck_max << 24)); 1209*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[222], 0x3, 1210*fe877779SCaesar Wang pdram_timing->tdqsck); 1211*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[291], 0xffff, 1212*fe877779SCaesar Wang (get_wrlat_adj(timing_config->dram_type, 1213*fe877779SCaesar Wang pdram_timing->cwl) << 8) | 1214*fe877779SCaesar Wang get_rdlat_adj(timing_config->dram_type, 1215*fe877779SCaesar Wang pdram_timing->cl)); 1216*fe877779SCaesar Wang 1217*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[84], 0xffff, 1218*fe877779SCaesar Wang (4 * pdram_timing->trefi) & 0xffff); 1219*fe877779SCaesar Wang 1220*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[84], 0xffff << 16, 1221*fe877779SCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 1222*fe877779SCaesar Wang 1223*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1224*fe877779SCaesar Wang (timing_config->dram_type == LPDDR4)) { 1225*fe877779SCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1226*fe877779SCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 1227*fe877779SCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 1228*fe877779SCaesar Wang } else { 1229*fe877779SCaesar Wang tmp = 0; 1230*fe877779SCaesar Wang } 1231*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[214], 0x3f << 24, 1232*fe877779SCaesar Wang (tmp & 0x3f) << 24); 1233*fe877779SCaesar Wang 1234*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1235*fe877779SCaesar Wang (timing_config->dram_type == LPDDR4)) { 1236*fe877779SCaesar Wang /* min_rl_preamble= cl+TDQSCK_MIN-1 */ 1237*fe877779SCaesar Wang tmp = pdram_timing->cl + 1238*fe877779SCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 1239*fe877779SCaesar Wang /* todtoff_max */ 1240*fe877779SCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 1241*fe877779SCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 1242*fe877779SCaesar Wang } else { 1243*fe877779SCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1244*fe877779SCaesar Wang } 1245*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[215], 0x3f << 16, 1246*fe877779SCaesar Wang (tmp & 0x3f) << 16); 1247*fe877779SCaesar Wang 1248*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[275], 0xff << 24, 1249*fe877779SCaesar Wang (get_pi_tdfi_phy_rdlat 1250*fe877779SCaesar Wang (pdram_timing, timing_config) 1251*fe877779SCaesar Wang & 0xff) << 24); 1252*fe877779SCaesar Wang 1253*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[284], 1254*fe877779SCaesar Wang 0xffff << 16, 1255*fe877779SCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 1256*fe877779SCaesar Wang 1257*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[289], 0xffff, 1258*fe877779SCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 1259*fe877779SCaesar Wang 1260*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[290], 1261*fe877779SCaesar Wang 20 * pdram_timing->trefi); 1262*fe877779SCaesar Wang 1263*fe877779SCaesar Wang /* CTL_309 TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 1264*fe877779SCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1265*fe877779SCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1266*fe877779SCaesar Wang tmp1++; 1267*fe877779SCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1268*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[309], 0x3ff << 16, 1269*fe877779SCaesar Wang tmp << 16); 1270*fe877779SCaesar Wang 1271*fe877779SCaesar Wang /* CTL_309 TDFI_CALVL_CC_F1:RW:0:10 */ 1272*fe877779SCaesar Wang tmp = tmp + 18; 1273*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[309], 0x3ff, 1274*fe877779SCaesar Wang tmp); 1275*fe877779SCaesar Wang 1276*fe877779SCaesar Wang /* CTL_314 TDFI_WRCSLAT_F1:RW:24:8 */ 1277*fe877779SCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 1278*fe877779SCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 1279*fe877779SCaesar Wang if (tmp1 < 5) { 1280*fe877779SCaesar Wang if (tmp1 == 0) 1281*fe877779SCaesar Wang tmp = 0; 1282*fe877779SCaesar Wang else 1283*fe877779SCaesar Wang tmp = tmp1 - 1; 1284*fe877779SCaesar Wang } else { 1285*fe877779SCaesar Wang tmp = tmp1 - 5; 1286*fe877779SCaesar Wang } 1287*fe877779SCaesar Wang } else { 1288*fe877779SCaesar Wang tmp = tmp1 - 2; 1289*fe877779SCaesar Wang } 1290*fe877779SCaesar Wang 1291*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[314], 0xff << 24, 1292*fe877779SCaesar Wang tmp << 24); 1293*fe877779SCaesar Wang 1294*fe877779SCaesar Wang /* CTL_314 TDFI_RDCSLAT_F1:RW:16:8 */ 1295*fe877779SCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 1296*fe877779SCaesar Wang (pdram_timing->cl >= 5)) 1297*fe877779SCaesar Wang tmp = pdram_timing->cl - 5; 1298*fe877779SCaesar Wang else 1299*fe877779SCaesar Wang tmp = pdram_timing->cl - 2; 1300*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[314], 0xff << 16, 1301*fe877779SCaesar Wang tmp << 16); 1302*fe877779SCaesar Wang } 1303*fe877779SCaesar Wang } 1304*fe877779SCaesar Wang 1305*fe877779SCaesar Wang static void gen_rk3399_ctl_params(struct timing_related_config *timing_config, 1306*fe877779SCaesar Wang struct dram_timing_t *pdram_timing, 1307*fe877779SCaesar Wang uint32_t fn) 1308*fe877779SCaesar Wang { 1309*fe877779SCaesar Wang if (fn == 0) 1310*fe877779SCaesar Wang gen_rk3399_ctl_params_f0(timing_config, pdram_timing); 1311*fe877779SCaesar Wang else 1312*fe877779SCaesar Wang gen_rk3399_ctl_params_f1(timing_config, pdram_timing); 1313*fe877779SCaesar Wang 1314*fe877779SCaesar Wang #if CTL_TRAINING 1315*fe877779SCaesar Wang uint32_t i, tmp0, tmp1; 1316*fe877779SCaesar Wang 1317*fe877779SCaesar Wang tmp0 = tmp1 = 0; 1318*fe877779SCaesar Wang #if EN_READ_GATE_TRAINING 1319*fe877779SCaesar Wang tmp1 = 1; 1320*fe877779SCaesar Wang #endif 1321*fe877779SCaesar Wang 1322*fe877779SCaesar Wang #if EN_CA_TRAINING 1323*fe877779SCaesar Wang tmp0 |= (1 << 8); 1324*fe877779SCaesar Wang #endif 1325*fe877779SCaesar Wang 1326*fe877779SCaesar Wang #if EN_WRITE_LEVELING 1327*fe877779SCaesar Wang tmp0 |= (1 << 16); 1328*fe877779SCaesar Wang #endif 1329*fe877779SCaesar Wang 1330*fe877779SCaesar Wang #if EN_READ_LEVELING 1331*fe877779SCaesar Wang tmp0 |= (1 << 24); 1332*fe877779SCaesar Wang #endif 1333*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1334*fe877779SCaesar Wang if (tmp0 | tmp1) 1335*fe877779SCaesar Wang setbits_32(&rk3399_ddr_pctl[i]->denali_ctl[305], 1336*fe877779SCaesar Wang 1 << 16); 1337*fe877779SCaesar Wang if (tmp0) 1338*fe877779SCaesar Wang setbits_32(&rk3399_ddr_pctl[i]->denali_ctl[70], tmp0); 1339*fe877779SCaesar Wang if (tmp1) 1340*fe877779SCaesar Wang setbits_32(&rk3399_ddr_pctl[i]->denali_ctl[71], tmp1); 1341*fe877779SCaesar Wang } 1342*fe877779SCaesar Wang #endif 1343*fe877779SCaesar Wang } 1344*fe877779SCaesar Wang 1345*fe877779SCaesar Wang static void gen_rk3399_pi_params_f0(struct timing_related_config *timing_config, 1346*fe877779SCaesar Wang struct dram_timing_t *pdram_timing) 1347*fe877779SCaesar Wang { 1348*fe877779SCaesar Wang uint32_t tmp, tmp1, tmp2; 1349*fe877779SCaesar Wang uint32_t i; 1350*fe877779SCaesar Wang 1351*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1352*fe877779SCaesar Wang /* PI_02 PI_TDFI_PHYMSTR_MAX_F0:RW:0:32 */ 1353*fe877779SCaesar Wang tmp = 4 * pdram_timing->trefi; 1354*fe877779SCaesar Wang write_32(&rk3399_ddr_pi[i]->denali_pi[2], tmp); 1355*fe877779SCaesar Wang /* PI_03 PI_TDFI_PHYMSTR_RESP_F0:RW:0:16 */ 1356*fe877779SCaesar Wang tmp = 2 * pdram_timing->trefi; 1357*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[3], 0xffff, tmp); 1358*fe877779SCaesar Wang /* PI_07 PI_TDFI_PHYUPD_RESP_F0:RW:16:16 */ 1359*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[7], 0xffff << 16, 1360*fe877779SCaesar Wang tmp << 16); 1361*fe877779SCaesar Wang 1362*fe877779SCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F0:RW:0:8 */ 1363*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR4) 1364*fe877779SCaesar Wang tmp = 2; 1365*fe877779SCaesar Wang else 1366*fe877779SCaesar Wang tmp = 0; 1367*fe877779SCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1368*fe877779SCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1369*fe877779SCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1370*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[42], 0xff, tmp); 1371*fe877779SCaesar Wang /* PI_43 PI_WRLAT_F0:RW:0:5 */ 1372*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR3) { 1373*fe877779SCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1374*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[43], 0x1f, 1375*fe877779SCaesar Wang tmp); 1376*fe877779SCaesar Wang } 1377*fe877779SCaesar Wang /* PI_43 PI_ADDITIVE_LAT_F0:RW:8:6 */ 1378*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[43], 0x3f << 8, 1379*fe877779SCaesar Wang PI_ADD_LATENCY << 8); 1380*fe877779SCaesar Wang 1381*fe877779SCaesar Wang /* PI_43 PI_CASLAT_LIN_F0:RW:16:7 */ 1382*fe877779SCaesar Wang tmp = pdram_timing->cl * 2; 1383*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[43], 0x7f << 16, 1384*fe877779SCaesar Wang tmp << 16); 1385*fe877779SCaesar Wang /* PI_46 PI_TREF_F0:RW:16:16 */ 1386*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[46], 0xffff << 16, 1387*fe877779SCaesar Wang pdram_timing->trefi << 16); 1388*fe877779SCaesar Wang /* PI_46 PI_TRFC_F0:RW:0:10 */ 1389*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[46], 0x3ff, 1390*fe877779SCaesar Wang pdram_timing->trfc); 1391*fe877779SCaesar Wang /* PI_66 PI_TODTL_2CMD_F0:RW:24:8 */ 1392*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR3) { 1393*fe877779SCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1394*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[66], 1395*fe877779SCaesar Wang 0xff << 24, tmp << 24); 1396*fe877779SCaesar Wang } 1397*fe877779SCaesar Wang /* PI_72 PI_WR_TO_ODTH_F0:RW:16:6 */ 1398*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1399*fe877779SCaesar Wang (timing_config->dram_type == LPDDR4)) { 1400*fe877779SCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1401*fe877779SCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1402*fe877779SCaesar Wang if (tmp1 > tmp2) 1403*fe877779SCaesar Wang tmp = tmp1 - tmp2; 1404*fe877779SCaesar Wang else 1405*fe877779SCaesar Wang tmp = 0; 1406*fe877779SCaesar Wang } else if (timing_config->dram_type == DDR3) { 1407*fe877779SCaesar Wang tmp = 0; 1408*fe877779SCaesar Wang } 1409*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[72], 0x3f << 16, 1410*fe877779SCaesar Wang tmp << 16); 1411*fe877779SCaesar Wang /* PI_73 PI_RD_TO_ODTH_F0:RW:8:6 */ 1412*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1413*fe877779SCaesar Wang (timing_config->dram_type == LPDDR4)) { 1414*fe877779SCaesar Wang /* min_rl_preamble= cl+TDQSCK_MIN-1 */ 1415*fe877779SCaesar Wang tmp1 = pdram_timing->cl + 1416*fe877779SCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 1417*fe877779SCaesar Wang /* todtoff_max */ 1418*fe877779SCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1419*fe877779SCaesar Wang if (tmp1 > tmp2) 1420*fe877779SCaesar Wang tmp = tmp1 - tmp2; 1421*fe877779SCaesar Wang else 1422*fe877779SCaesar Wang tmp = 0; 1423*fe877779SCaesar Wang } else if (timing_config->dram_type == DDR3) { 1424*fe877779SCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1425*fe877779SCaesar Wang } 1426*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[73], 0x3f << 8, 1427*fe877779SCaesar Wang tmp << 8); 1428*fe877779SCaesar Wang /* PI_89 PI_RDLAT_ADJ_F0:RW:16:8 */ 1429*fe877779SCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1430*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[89], 0xff << 16, 1431*fe877779SCaesar Wang tmp << 16); 1432*fe877779SCaesar Wang /* PI_90 PI_WRLAT_ADJ_F0:RW:16:8 */ 1433*fe877779SCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1434*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[90], 0xff << 16, 1435*fe877779SCaesar Wang tmp << 16); 1436*fe877779SCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F0:RW:16:8 */ 1437*fe877779SCaesar Wang tmp1 = tmp; 1438*fe877779SCaesar Wang if (tmp1 < 5) { 1439*fe877779SCaesar Wang if (tmp1 == 0) 1440*fe877779SCaesar Wang tmp = 0; 1441*fe877779SCaesar Wang else 1442*fe877779SCaesar Wang tmp = tmp1 - 1; 1443*fe877779SCaesar Wang } else { 1444*fe877779SCaesar Wang tmp = tmp1 - 5; 1445*fe877779SCaesar Wang } 1446*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[91], 0xff << 16, 1447*fe877779SCaesar Wang tmp << 16); 1448*fe877779SCaesar Wang /* PI_95 PI_TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 1449*fe877779SCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1450*fe877779SCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1451*fe877779SCaesar Wang tmp1++; 1452*fe877779SCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1453*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[95], 0x3ff << 16, 1454*fe877779SCaesar Wang tmp << 16); 1455*fe877779SCaesar Wang /* PI_95 PI_TDFI_CALVL_CC_F0:RW:0:10 */ 1456*fe877779SCaesar Wang tmp = tmp + 18; 1457*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[95], 0x3ff, tmp); 1458*fe877779SCaesar Wang /* PI_102 PI_TMRZ_F0:RW:8:5 */ 1459*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[102], 0x1f << 8, 1460*fe877779SCaesar Wang pdram_timing->tmrz << 8); 1461*fe877779SCaesar Wang /* PI_111 PI_TDFI_CALVL_STROBE_F0:RW:8:4 */ 1462*fe877779SCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1463*fe877779SCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1464*fe877779SCaesar Wang tmp1++; 1465*fe877779SCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1466*fe877779SCaesar Wang tmp = tmp1 + 5; 1467*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[111], 0xf << 8, 1468*fe877779SCaesar Wang tmp << 8); 1469*fe877779SCaesar Wang /* PI_116 PI_TCKEHDQS_F0:RW:16:6 */ 1470*fe877779SCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1471*fe877779SCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1472*fe877779SCaesar Wang tmp++; 1473*fe877779SCaesar Wang if (pdram_timing->mhz <= 100) 1474*fe877779SCaesar Wang tmp = tmp + 1; 1475*fe877779SCaesar Wang else 1476*fe877779SCaesar Wang tmp = tmp + 8; 1477*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[116], 0x3f << 16, 1478*fe877779SCaesar Wang tmp << 16); 1479*fe877779SCaesar Wang /* PI_125 PI_MR1_DATA_F0_0:RW+:8:16 */ 1480*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[125], 0xffff << 8, 1481*fe877779SCaesar Wang pdram_timing->mr[1] << 8); 1482*fe877779SCaesar Wang /* PI_133 PI_MR1_DATA_F0_1:RW+:0:16 */ 1483*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[133], 0xffff, 1484*fe877779SCaesar Wang pdram_timing->mr[1]); 1485*fe877779SCaesar Wang /* PI_140 PI_MR1_DATA_F0_2:RW+:16:16 */ 1486*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[140], 0xffff << 16, 1487*fe877779SCaesar Wang pdram_timing->mr[1] << 16); 1488*fe877779SCaesar Wang /* PI_148 PI_MR1_DATA_F0_3:RW+:0:16 */ 1489*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[148], 0xffff, 1490*fe877779SCaesar Wang pdram_timing->mr[1]); 1491*fe877779SCaesar Wang /* PI_126 PI_MR2_DATA_F0_0:RW+:0:16 */ 1492*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[126], 0xffff, 1493*fe877779SCaesar Wang pdram_timing->mr[2]); 1494*fe877779SCaesar Wang /* PI_133 PI_MR2_DATA_F0_1:RW+:16:16 */ 1495*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[133], 0xffff << 16, 1496*fe877779SCaesar Wang pdram_timing->mr[2] << 16); 1497*fe877779SCaesar Wang /* PI_141 PI_MR2_DATA_F0_2:RW+:0:16 */ 1498*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[141], 0xffff, 1499*fe877779SCaesar Wang pdram_timing->mr[2]); 1500*fe877779SCaesar Wang /* PI_148 PI_MR2_DATA_F0_3:RW+:16:16 */ 1501*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[148], 0xffff << 16, 1502*fe877779SCaesar Wang pdram_timing->mr[2] << 16); 1503*fe877779SCaesar Wang /* PI_156 PI_TFC_F0:RW:0:10 */ 1504*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[156], 0x3ff, 1505*fe877779SCaesar Wang pdram_timing->trfc); 1506*fe877779SCaesar Wang /* PI_158 PI_TWR_F0:RW:24:6 */ 1507*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[158], 0x3f << 24, 1508*fe877779SCaesar Wang pdram_timing->twr << 24); 1509*fe877779SCaesar Wang /* PI_158 PI_TWTR_F0:RW:16:6 */ 1510*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[158], 0x3f << 16, 1511*fe877779SCaesar Wang pdram_timing->twtr << 16); 1512*fe877779SCaesar Wang /* PI_158 PI_TRCD_F0:RW:8:8 */ 1513*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[158], 0xff << 8, 1514*fe877779SCaesar Wang pdram_timing->trcd << 8); 1515*fe877779SCaesar Wang /* PI_158 PI_TRP_F0:RW:0:8 */ 1516*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[158], 0xff, 1517*fe877779SCaesar Wang pdram_timing->trp); 1518*fe877779SCaesar Wang /* PI_157 PI_TRTP_F0:RW:24:8 */ 1519*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[157], 0xff << 24, 1520*fe877779SCaesar Wang pdram_timing->trtp << 24); 1521*fe877779SCaesar Wang /* PI_159 PI_TRAS_MIN_F0:RW:24:8 */ 1522*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[159], 0xff << 24, 1523*fe877779SCaesar Wang pdram_timing->tras_min << 24); 1524*fe877779SCaesar Wang /* PI_159 PI_TRAS_MAX_F0:RW:0:17 */ 1525*fe877779SCaesar Wang tmp = pdram_timing->tras_max * 99 / 100; 1526*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[159], 0x1ffff, tmp); 1527*fe877779SCaesar Wang /* PI_160 PI_TMRD_F0:RW:16:6 */ 1528*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[160], 0x3f << 16, 1529*fe877779SCaesar Wang pdram_timing->tmrd << 16); 1530*fe877779SCaesar Wang /*PI_160 PI_TDQSCK_MAX_F0:RW:0:4 */ 1531*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[160], 0xf, 1532*fe877779SCaesar Wang pdram_timing->tdqsck_max); 1533*fe877779SCaesar Wang /* PI_187 PI_TDFI_CTRLUPD_MAX_F0:RW:8:16 */ 1534*fe877779SCaesar Wang tmp = 2 * pdram_timing->trefi; 1535*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[187], 0xffff << 8, 1536*fe877779SCaesar Wang tmp << 8); 1537*fe877779SCaesar Wang /* PI_188 PI_TDFI_CTRLUPD_INTERVAL_F0:RW:0:32 */ 1538*fe877779SCaesar Wang tmp = 20 * pdram_timing->trefi; 1539*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[188], 0xffffffff, 1540*fe877779SCaesar Wang tmp); 1541*fe877779SCaesar Wang } 1542*fe877779SCaesar Wang } 1543*fe877779SCaesar Wang 1544*fe877779SCaesar Wang static void gen_rk3399_pi_params_f1(struct timing_related_config *timing_config, 1545*fe877779SCaesar Wang struct dram_timing_t *pdram_timing) 1546*fe877779SCaesar Wang { 1547*fe877779SCaesar Wang uint32_t tmp, tmp1, tmp2; 1548*fe877779SCaesar Wang uint32_t i; 1549*fe877779SCaesar Wang 1550*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1551*fe877779SCaesar Wang /* PI_04 PI_TDFI_PHYMSTR_MAX_F1:RW:0:32 */ 1552*fe877779SCaesar Wang tmp = 4 * pdram_timing->trefi; 1553*fe877779SCaesar Wang write_32(&rk3399_ddr_pi[i]->denali_pi[4], tmp); 1554*fe877779SCaesar Wang /* PI_05 PI_TDFI_PHYMSTR_RESP_F1:RW:0:16 */ 1555*fe877779SCaesar Wang tmp = 2 * pdram_timing->trefi; 1556*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[5], 0xffff, tmp); 1557*fe877779SCaesar Wang /* PI_12 PI_TDFI_PHYUPD_RESP_F1:RW:0:16 */ 1558*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[12], 0xffff, tmp); 1559*fe877779SCaesar Wang 1560*fe877779SCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F1:RW:8:8 */ 1561*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR4) 1562*fe877779SCaesar Wang tmp = 2; 1563*fe877779SCaesar Wang else 1564*fe877779SCaesar Wang tmp = 0; 1565*fe877779SCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1566*fe877779SCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1567*fe877779SCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1568*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[42], 0xff << 8, 1569*fe877779SCaesar Wang tmp << 8); 1570*fe877779SCaesar Wang /* PI_43 PI_WRLAT_F1:RW:24:5 */ 1571*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR3) { 1572*fe877779SCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1573*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[43], 1574*fe877779SCaesar Wang 0x1f << 24, tmp << 24); 1575*fe877779SCaesar Wang } 1576*fe877779SCaesar Wang /* PI_44 PI_ADDITIVE_LAT_F1:RW:0:6 */ 1577*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[44], 0x3f, 1578*fe877779SCaesar Wang PI_ADD_LATENCY); 1579*fe877779SCaesar Wang /* PI_44 PI_CASLAT_LIN_F1:RW:8:7:=0x18 */ 1580*fe877779SCaesar Wang tmp = pdram_timing->cl * 2; 1581*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[44], 0x7f << 8, 1582*fe877779SCaesar Wang tmp << 8); 1583*fe877779SCaesar Wang /* PI_47 PI_TREF_F1:RW:16:16 */ 1584*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[47], 0xffff << 16, 1585*fe877779SCaesar Wang pdram_timing->trefi << 16); 1586*fe877779SCaesar Wang /* PI_47 PI_TRFC_F1:RW:0:10 */ 1587*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[47], 0x3ff, 1588*fe877779SCaesar Wang pdram_timing->trfc); 1589*fe877779SCaesar Wang /* PI_67 PI_TODTL_2CMD_F1:RW:8:8 */ 1590*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR3) { 1591*fe877779SCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1592*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[67], 1593*fe877779SCaesar Wang 0xff << 8, tmp << 8); 1594*fe877779SCaesar Wang } 1595*fe877779SCaesar Wang /* PI_72 PI_WR_TO_ODTH_F1:RW:24:6 */ 1596*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) 1597*fe877779SCaesar Wang || (timing_config->dram_type == LPDDR4)) { 1598*fe877779SCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1599*fe877779SCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1600*fe877779SCaesar Wang if (tmp1 > tmp2) 1601*fe877779SCaesar Wang tmp = tmp1 - tmp2; 1602*fe877779SCaesar Wang else 1603*fe877779SCaesar Wang tmp = 0; 1604*fe877779SCaesar Wang } else if (timing_config->dram_type == DDR3) { 1605*fe877779SCaesar Wang tmp = 0; 1606*fe877779SCaesar Wang } 1607*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[72], 0x3f << 24, 1608*fe877779SCaesar Wang tmp << 24); 1609*fe877779SCaesar Wang /* PI_73 PI_RD_TO_ODTH_F1:RW:16:6 */ 1610*fe877779SCaesar Wang if ((timing_config->dram_type == LPDDR3) 1611*fe877779SCaesar Wang || (timing_config->dram_type == LPDDR4)) { 1612*fe877779SCaesar Wang /* min_rl_preamble= cl+TDQSCK_MIN-1 */ 1613*fe877779SCaesar Wang tmp1 = 1614*fe877779SCaesar Wang pdram_timing->cl + get_pi_todtoff_min(pdram_timing, 1615*fe877779SCaesar Wang timing_config) 1616*fe877779SCaesar Wang - 1; 1617*fe877779SCaesar Wang /* todtoff_max */ 1618*fe877779SCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1619*fe877779SCaesar Wang if (tmp1 > tmp2) 1620*fe877779SCaesar Wang tmp = tmp1 - tmp2; 1621*fe877779SCaesar Wang else 1622*fe877779SCaesar Wang tmp = 0; 1623*fe877779SCaesar Wang } else if (timing_config->dram_type == DDR3) { 1624*fe877779SCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1625*fe877779SCaesar Wang } 1626*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[73], 0x3f << 16, 1627*fe877779SCaesar Wang tmp << 16); 1628*fe877779SCaesar Wang /*P I_89 PI_RDLAT_ADJ_F1:RW:24:8 */ 1629*fe877779SCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1630*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[89], 0xff << 24, 1631*fe877779SCaesar Wang tmp << 24); 1632*fe877779SCaesar Wang /* PI_90 PI_WRLAT_ADJ_F1:RW:24:8 */ 1633*fe877779SCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1634*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[90], 0xff << 24, 1635*fe877779SCaesar Wang tmp << 24); 1636*fe877779SCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F1:RW:24:8 */ 1637*fe877779SCaesar Wang tmp1 = tmp; 1638*fe877779SCaesar Wang if (tmp1 < 5) { 1639*fe877779SCaesar Wang if (tmp1 == 0) 1640*fe877779SCaesar Wang tmp = 0; 1641*fe877779SCaesar Wang else 1642*fe877779SCaesar Wang tmp = tmp1 - 1; 1643*fe877779SCaesar Wang } else { 1644*fe877779SCaesar Wang tmp = tmp1 - 5; 1645*fe877779SCaesar Wang } 1646*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[91], 0xff << 24, 1647*fe877779SCaesar Wang tmp << 24); 1648*fe877779SCaesar Wang /*PI_96 PI_TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 1649*fe877779SCaesar Wang /* tadr=20ns */ 1650*fe877779SCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1651*fe877779SCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1652*fe877779SCaesar Wang tmp1++; 1653*fe877779SCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1654*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[96], 0x3ff << 16, 1655*fe877779SCaesar Wang tmp << 16); 1656*fe877779SCaesar Wang /* PI_96 PI_TDFI_CALVL_CC_F1:RW:0:10 */ 1657*fe877779SCaesar Wang tmp = tmp + 18; 1658*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[96], 0x3ff, tmp); 1659*fe877779SCaesar Wang /*PI_103 PI_TMRZ_F1:RW:0:5 */ 1660*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[103], 0x1f, 1661*fe877779SCaesar Wang pdram_timing->tmrz); 1662*fe877779SCaesar Wang /*PI_111 PI_TDFI_CALVL_STROBE_F1:RW:16:4 */ 1663*fe877779SCaesar Wang /* tds_train=ceil(2/ns) */ 1664*fe877779SCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1665*fe877779SCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1666*fe877779SCaesar Wang tmp1++; 1667*fe877779SCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1668*fe877779SCaesar Wang tmp = tmp1 + 5; 1669*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[111], 0xf << 16, 1670*fe877779SCaesar Wang tmp << 16); 1671*fe877779SCaesar Wang /* PI_116 PI_TCKEHDQS_F1:RW:24:6 */ 1672*fe877779SCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1673*fe877779SCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1674*fe877779SCaesar Wang tmp++; 1675*fe877779SCaesar Wang if (pdram_timing->mhz <= 100) 1676*fe877779SCaesar Wang tmp = tmp + 1; 1677*fe877779SCaesar Wang else 1678*fe877779SCaesar Wang tmp = tmp + 8; 1679*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[116], 0x3f << 24, 1680*fe877779SCaesar Wang tmp << 24); 1681*fe877779SCaesar Wang /* PI_128 PI_MR1_DATA_F1_0:RW+:0:16 */ 1682*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[128], 0xffff, 1683*fe877779SCaesar Wang pdram_timing->mr[1]); 1684*fe877779SCaesar Wang /* PI_135 PI_MR1_DATA_F1_1:RW+:8:16 */ 1685*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[135], 0xffff << 8, 1686*fe877779SCaesar Wang pdram_timing->mr[1] << 8); 1687*fe877779SCaesar Wang /* PI_143 PI_MR1_DATA_F1_2:RW+:0:16 */ 1688*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[143], 0xffff, 1689*fe877779SCaesar Wang pdram_timing->mr[1]); 1690*fe877779SCaesar Wang /* PI_150 PI_MR1_DATA_F1_3:RW+:8:16 */ 1691*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[150], 0xffff << 8, 1692*fe877779SCaesar Wang pdram_timing->mr[1] << 8); 1693*fe877779SCaesar Wang /* PI_128 PI_MR2_DATA_F1_0:RW+:16:16 */ 1694*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[128], 0xffff << 16, 1695*fe877779SCaesar Wang pdram_timing->mr[2] << 16); 1696*fe877779SCaesar Wang /* PI_136 PI_MR2_DATA_F1_1:RW+:0:16 */ 1697*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[136], 0xffff, 1698*fe877779SCaesar Wang pdram_timing->mr[2]); 1699*fe877779SCaesar Wang /* PI_143 PI_MR2_DATA_F1_2:RW+:16:16 */ 1700*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[143], 0xffff << 16, 1701*fe877779SCaesar Wang pdram_timing->mr[2] << 16); 1702*fe877779SCaesar Wang /* PI_151 PI_MR2_DATA_F1_3:RW+:0:16 */ 1703*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[151], 0xffff, 1704*fe877779SCaesar Wang pdram_timing->mr[2]); 1705*fe877779SCaesar Wang /* PI_156 PI_TFC_F1:RW:16:10 */ 1706*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[156], 0x3ff << 16, 1707*fe877779SCaesar Wang pdram_timing->trfc << 16); 1708*fe877779SCaesar Wang /* PI_162 PI_TWR_F1:RW:8:6 */ 1709*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[162], 0x3f << 8, 1710*fe877779SCaesar Wang pdram_timing->twr << 8); 1711*fe877779SCaesar Wang /* PI_162 PI_TWTR_F1:RW:0:6 */ 1712*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[162], 0x3f, 1713*fe877779SCaesar Wang pdram_timing->twtr); 1714*fe877779SCaesar Wang /* PI_161 PI_TRCD_F1:RW:24:8 */ 1715*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[161], 0xff << 24, 1716*fe877779SCaesar Wang pdram_timing->trcd << 24); 1717*fe877779SCaesar Wang /* PI_161 PI_TRP_F1:RW:16:8 */ 1718*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[161], 0xff << 16, 1719*fe877779SCaesar Wang pdram_timing->trp << 16); 1720*fe877779SCaesar Wang /* PI_161 PI_TRTP_F1:RW:8:8 */ 1721*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[161], 0xff << 8, 1722*fe877779SCaesar Wang pdram_timing->trtp << 8); 1723*fe877779SCaesar Wang /* PI_163 PI_TRAS_MIN_F1:RW:24:8 */ 1724*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[163], 0xff << 24, 1725*fe877779SCaesar Wang pdram_timing->tras_min << 24); 1726*fe877779SCaesar Wang /* PI_163 PI_TRAS_MAX_F1:RW:0:17 */ 1727*fe877779SCaesar Wang tmp = pdram_timing->tras_max * 99 / 100; 1728*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[163], 0x1ffff, tmp); 1729*fe877779SCaesar Wang /* PI_164 PI_TMRD_F1:RW:16:6 */ 1730*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[164], 0x3f << 16, 1731*fe877779SCaesar Wang pdram_timing->tmrd << 16); 1732*fe877779SCaesar Wang /* PI_164 PI_TDQSCK_MAX_F1:RW:0:4 */ 1733*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[164], 0xf, 1734*fe877779SCaesar Wang pdram_timing->tdqsck_max); 1735*fe877779SCaesar Wang /* PI_189 PI_TDFI_CTRLUPD_MAX_F1:RW:0:16 */ 1736*fe877779SCaesar Wang tmp = 2 * pdram_timing->trefi; 1737*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[189], 0xffff, tmp); 1738*fe877779SCaesar Wang /* PI_190 PI_TDFI_CTRLUPD_INTERVAL_F1:RW:0:32 */ 1739*fe877779SCaesar Wang tmp = 20 * pdram_timing->trefi; 1740*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[190], 0xffffffff, 1741*fe877779SCaesar Wang tmp); 1742*fe877779SCaesar Wang } 1743*fe877779SCaesar Wang } 1744*fe877779SCaesar Wang 1745*fe877779SCaesar Wang static void gen_rk3399_pi_params(struct timing_related_config *timing_config, 1746*fe877779SCaesar Wang struct dram_timing_t *pdram_timing, 1747*fe877779SCaesar Wang uint32_t fn) 1748*fe877779SCaesar Wang { 1749*fe877779SCaesar Wang if (fn == 0) 1750*fe877779SCaesar Wang gen_rk3399_pi_params_f0(timing_config, pdram_timing); 1751*fe877779SCaesar Wang else 1752*fe877779SCaesar Wang gen_rk3399_pi_params_f1(timing_config, pdram_timing); 1753*fe877779SCaesar Wang 1754*fe877779SCaesar Wang #if PI_TRAINING 1755*fe877779SCaesar Wang uint32_t i; 1756*fe877779SCaesar Wang 1757*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1758*fe877779SCaesar Wang #if EN_READ_GATE_TRAINING 1759*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[80], 3 << 24, 1760*fe877779SCaesar Wang 2 << 24); 1761*fe877779SCaesar Wang #endif 1762*fe877779SCaesar Wang 1763*fe877779SCaesar Wang #if EN_CA_TRAINING 1764*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[100], 3 << 8, 1765*fe877779SCaesar Wang 2 << 8); 1766*fe877779SCaesar Wang #endif 1767*fe877779SCaesar Wang 1768*fe877779SCaesar Wang #if EN_WRITE_LEVELING 1769*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[60], 3 << 8, 1770*fe877779SCaesar Wang 2 << 8); 1771*fe877779SCaesar Wang #endif 1772*fe877779SCaesar Wang 1773*fe877779SCaesar Wang #if EN_READ_LEVELING 1774*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[80], 3 << 16, 1775*fe877779SCaesar Wang 2 << 16); 1776*fe877779SCaesar Wang #endif 1777*fe877779SCaesar Wang 1778*fe877779SCaesar Wang #if EN_WDQ_LEVELING 1779*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pi[i]->denali_pi[124], 3 << 16, 1780*fe877779SCaesar Wang 2 << 16); 1781*fe877779SCaesar Wang #endif 1782*fe877779SCaesar Wang } 1783*fe877779SCaesar Wang #endif 1784*fe877779SCaesar Wang } 1785*fe877779SCaesar Wang 1786*fe877779SCaesar Wang static void gen_rk3399_set_odt(uint32_t odt_en) 1787*fe877779SCaesar Wang { 1788*fe877779SCaesar Wang uint32_t drv_odt_val; 1789*fe877779SCaesar Wang uint32_t i; 1790*fe877779SCaesar Wang 1791*fe877779SCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) { 1792*fe877779SCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 16; 1793*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[5], 1794*fe877779SCaesar Wang 0x7 << 16, drv_odt_val); 1795*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[133], 1796*fe877779SCaesar Wang 0x7 << 16, drv_odt_val); 1797*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[261], 1798*fe877779SCaesar Wang 0x7 << 16, drv_odt_val); 1799*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[389], 1800*fe877779SCaesar Wang 0x7 << 16, drv_odt_val); 1801*fe877779SCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 24; 1802*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[6], 1803*fe877779SCaesar Wang 0x7 << 24, drv_odt_val); 1804*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[134], 1805*fe877779SCaesar Wang 0x7 << 24, drv_odt_val); 1806*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[262], 1807*fe877779SCaesar Wang 0x7 << 24, drv_odt_val); 1808*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[390], 1809*fe877779SCaesar Wang 0x7 << 24, drv_odt_val); 1810*fe877779SCaesar Wang } 1811*fe877779SCaesar Wang } 1812*fe877779SCaesar Wang 1813*fe877779SCaesar Wang static void gen_rk3399_set_ds_odt(struct timing_related_config *timing_config, 1814*fe877779SCaesar Wang struct drv_odt_lp_config *drv_config) 1815*fe877779SCaesar Wang { 1816*fe877779SCaesar Wang uint32_t i, drv_odt_val; 1817*fe877779SCaesar Wang 1818*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1819*fe877779SCaesar Wang if (timing_config->dram_type == LPDDR4) 1820*fe877779SCaesar Wang drv_odt_val = drv_config->phy_side_odt | 1821*fe877779SCaesar Wang (PHY_DRV_ODT_Hi_Z << 4) | 1822*fe877779SCaesar Wang (drv_config->phy_side_dq_drv << 8) | 1823*fe877779SCaesar Wang (drv_config->phy_side_dq_drv << 12); 1824*fe877779SCaesar Wang else if (timing_config->dram_type == LPDDR3) 1825*fe877779SCaesar Wang drv_odt_val = PHY_DRV_ODT_Hi_Z | 1826*fe877779SCaesar Wang (drv_config->phy_side_odt << 4) | 1827*fe877779SCaesar Wang (drv_config->phy_side_dq_drv << 8) | 1828*fe877779SCaesar Wang (drv_config->phy_side_dq_drv << 12); 1829*fe877779SCaesar Wang else 1830*fe877779SCaesar Wang drv_odt_val = drv_config->phy_side_odt | 1831*fe877779SCaesar Wang (drv_config->phy_side_odt << 4) | 1832*fe877779SCaesar Wang (drv_config->phy_side_dq_drv << 8) | 1833*fe877779SCaesar Wang (drv_config->phy_side_dq_drv << 12); 1834*fe877779SCaesar Wang 1835*fe877779SCaesar Wang /* DQ drv odt set */ 1836*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[6], 0xffffff, 1837*fe877779SCaesar Wang drv_odt_val); 1838*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[134], 0xffffff, 1839*fe877779SCaesar Wang drv_odt_val); 1840*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[262], 0xffffff, 1841*fe877779SCaesar Wang drv_odt_val); 1842*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[390], 0xffffff, 1843*fe877779SCaesar Wang drv_odt_val); 1844*fe877779SCaesar Wang /* DQS drv odt set */ 1845*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[7], 0xffffff, 1846*fe877779SCaesar Wang drv_odt_val); 1847*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[135], 0xffffff, 1848*fe877779SCaesar Wang drv_odt_val); 1849*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[263], 0xffffff, 1850*fe877779SCaesar Wang drv_odt_val); 1851*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[391], 0xffffff, 1852*fe877779SCaesar Wang drv_odt_val); 1853*fe877779SCaesar Wang 1854*fe877779SCaesar Wang gen_rk3399_set_odt(timing_config->odt); 1855*fe877779SCaesar Wang 1856*fe877779SCaesar Wang /* CA drv set */ 1857*fe877779SCaesar Wang drv_odt_val = drv_config->phy_side_ca_drv | 1858*fe877779SCaesar Wang (drv_config->phy_side_ca_drv << 4); 1859*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[544], 0xff, 1860*fe877779SCaesar Wang drv_odt_val); 1861*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[672], 0xff, 1862*fe877779SCaesar Wang drv_odt_val); 1863*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[800], 0xff, 1864*fe877779SCaesar Wang drv_odt_val); 1865*fe877779SCaesar Wang 1866*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[928], 0xff, 1867*fe877779SCaesar Wang drv_odt_val); 1868*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[937], 0xff, 1869*fe877779SCaesar Wang drv_odt_val); 1870*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[935], 0xff, 1871*fe877779SCaesar Wang drv_odt_val); 1872*fe877779SCaesar Wang 1873*fe877779SCaesar Wang drv_odt_val = drv_config->phy_side_ck_cs_drv | 1874*fe877779SCaesar Wang (drv_config->phy_side_ck_cs_drv << 4); 1875*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[929], 0xff, 1876*fe877779SCaesar Wang drv_odt_val); 1877*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[939], 0xff, 1878*fe877779SCaesar Wang drv_odt_val); 1879*fe877779SCaesar Wang } 1880*fe877779SCaesar Wang } 1881*fe877779SCaesar Wang 1882*fe877779SCaesar Wang static void gen_rk3399_phy_params(struct timing_related_config *timing_config, 1883*fe877779SCaesar Wang struct drv_odt_lp_config *drv_config, 1884*fe877779SCaesar Wang struct dram_timing_t *pdram_timing, 1885*fe877779SCaesar Wang uint32_t fn) 1886*fe877779SCaesar Wang { 1887*fe877779SCaesar Wang uint32_t tmp, i, div, j; 1888*fe877779SCaesar Wang uint32_t mem_delay_ps, pad_delay_ps, total_delay_ps, delay_frac_ps; 1889*fe877779SCaesar Wang uint32_t trpre_min_ps, gate_delay_ps, gate_delay_frac_ps; 1890*fe877779SCaesar Wang uint32_t ie_enable, tsel_enable, cas_lat, rddata_en_ie_dly, tsel_adder; 1891*fe877779SCaesar Wang uint32_t extra_adder, delta, hs_offset; 1892*fe877779SCaesar Wang 1893*fe877779SCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1894*fe877779SCaesar Wang 1895*fe877779SCaesar Wang pad_delay_ps = PI_PAD_DELAY_PS_VALUE; 1896*fe877779SCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 1897*fe877779SCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 1898*fe877779SCaesar Wang 1899*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[896], 1900*fe877779SCaesar Wang (0x3 << 8) | 1, fn << 8); 1901*fe877779SCaesar Wang 1902*fe877779SCaesar Wang /* PHY_LOW_FREQ_SEL */ 1903*fe877779SCaesar Wang /* DENALI_PHY_913 1bit offset_0 */ 1904*fe877779SCaesar Wang if (timing_config->freq > 400) 1905*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_publ[i]->denali_phy[913], 1); 1906*fe877779SCaesar Wang else 1907*fe877779SCaesar Wang setbits_32(&rk3399_ddr_publ[i]->denali_phy[913], 1); 1908*fe877779SCaesar Wang 1909*fe877779SCaesar Wang /* PHY_RPTR_UPDATE_x */ 1910*fe877779SCaesar Wang /* DENALI_PHY_87/215/343/471 4bit offset_16 */ 1911*fe877779SCaesar Wang tmp = 2500 / (1000000 / pdram_timing->mhz) + 3; 1912*fe877779SCaesar Wang if ((2500 % (1000000 / pdram_timing->mhz)) != 0) 1913*fe877779SCaesar Wang tmp++; 1914*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[87], 0xf << 16, 1915*fe877779SCaesar Wang tmp << 16); 1916*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[215], 0xf << 16, 1917*fe877779SCaesar Wang tmp << 16); 1918*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[343], 0xf << 16, 1919*fe877779SCaesar Wang tmp << 16); 1920*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[471], 0xf << 16, 1921*fe877779SCaesar Wang tmp << 16); 1922*fe877779SCaesar Wang 1923*fe877779SCaesar Wang /* PHY_PLL_CTRL */ 1924*fe877779SCaesar Wang /* DENALI_PHY_911 13bits offset_0 */ 1925*fe877779SCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL */ 1926*fe877779SCaesar Wang /* DENALI_PHY_919 13bits offset_0 */ 1927*fe877779SCaesar Wang if (pdram_timing->mhz <= 150) 1928*fe877779SCaesar Wang tmp = 3; 1929*fe877779SCaesar Wang else if (pdram_timing->mhz <= 300) 1930*fe877779SCaesar Wang tmp = 2; 1931*fe877779SCaesar Wang else if (pdram_timing->mhz <= 600) 1932*fe877779SCaesar Wang tmp = 1; 1933*fe877779SCaesar Wang else 1934*fe877779SCaesar Wang tmp = 0; 1935*fe877779SCaesar Wang tmp = (1 << 12) | (tmp << 9) | (2 << 7) | (1 << 1); 1936*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[911], 0x1fff, 1937*fe877779SCaesar Wang tmp); 1938*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[919], 0x1fff, 1939*fe877779SCaesar Wang tmp); 1940*fe877779SCaesar Wang 1941*fe877779SCaesar Wang /* PHY_PLL_CTRL_CA */ 1942*fe877779SCaesar Wang /* DENALI_PHY_911 13bits offset_16 */ 1943*fe877779SCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL_CA */ 1944*fe877779SCaesar Wang /* DENALI_PHY_919 13bits offset_16 */ 1945*fe877779SCaesar Wang if (pdram_timing->mhz <= 150) 1946*fe877779SCaesar Wang tmp = 3; 1947*fe877779SCaesar Wang else if (pdram_timing->mhz <= 300) 1948*fe877779SCaesar Wang tmp = 2; 1949*fe877779SCaesar Wang else if (pdram_timing->mhz <= 600) 1950*fe877779SCaesar Wang tmp = 1; 1951*fe877779SCaesar Wang else 1952*fe877779SCaesar Wang tmp = 0; 1953*fe877779SCaesar Wang tmp = (tmp << 9) | (2 << 7) | (1 << 5) | (1 << 1); 1954*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[911], 1955*fe877779SCaesar Wang 0x1fff << 16, tmp << 16); 1956*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[919], 1957*fe877779SCaesar Wang 0x1fff << 16, tmp << 16); 1958*fe877779SCaesar Wang 1959*fe877779SCaesar Wang /* PHY_TCKSRE_WAIT */ 1960*fe877779SCaesar Wang /* DENALI_PHY_922 4bits offset_24 */ 1961*fe877779SCaesar Wang if (pdram_timing->mhz <= 400) 1962*fe877779SCaesar Wang tmp = 1; 1963*fe877779SCaesar Wang else if (pdram_timing->mhz <= 800) 1964*fe877779SCaesar Wang tmp = 3; 1965*fe877779SCaesar Wang else if (pdram_timing->mhz <= 1000) 1966*fe877779SCaesar Wang tmp = 4; 1967*fe877779SCaesar Wang else 1968*fe877779SCaesar Wang tmp = 5; 1969*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[922], 0xf << 24, 1970*fe877779SCaesar Wang tmp << 24); 1971*fe877779SCaesar Wang /* PHY_CAL_CLK_SELECT_0:RW8:3 */ 1972*fe877779SCaesar Wang div = pdram_timing->mhz / (2 * 20); 1973*fe877779SCaesar Wang for (j = 2, tmp = 1; j <= 128; j <<= 1, tmp++) { 1974*fe877779SCaesar Wang if (div < j) 1975*fe877779SCaesar Wang break; 1976*fe877779SCaesar Wang } 1977*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[947], 0x7 << 8, 1978*fe877779SCaesar Wang tmp << 8); 1979*fe877779SCaesar Wang setbits_32(&rk3399_ddr_publ[i]->denali_phy[927], (1 << 22)); 1980*fe877779SCaesar Wang 1981*fe877779SCaesar Wang if (timing_config->dram_type == DDR3) { 1982*fe877779SCaesar Wang mem_delay_ps = 0; 1983*fe877779SCaesar Wang trpre_min_ps = 1000; 1984*fe877779SCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 1985*fe877779SCaesar Wang mem_delay_ps = 1500; 1986*fe877779SCaesar Wang trpre_min_ps = 900; 1987*fe877779SCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 1988*fe877779SCaesar Wang mem_delay_ps = 2500; 1989*fe877779SCaesar Wang trpre_min_ps = 900; 1990*fe877779SCaesar Wang } else { 1991*fe877779SCaesar Wang ERROR("gen_rk3399_phy_params:dramtype unsupport\n"); 1992*fe877779SCaesar Wang return; 1993*fe877779SCaesar Wang } 1994*fe877779SCaesar Wang total_delay_ps = mem_delay_ps + pad_delay_ps; 1995*fe877779SCaesar Wang delay_frac_ps = 1996*fe877779SCaesar Wang 1000 * total_delay_ps / (1000000 / pdram_timing->mhz); 1997*fe877779SCaesar Wang gate_delay_ps = delay_frac_ps + 1000 - (trpre_min_ps / 2); 1998*fe877779SCaesar Wang gate_delay_frac_ps = 1999*fe877779SCaesar Wang gate_delay_ps - gate_delay_ps / 1000 * 1000; 2000*fe877779SCaesar Wang tmp = gate_delay_frac_ps * 0x200 / 1000; 2001*fe877779SCaesar Wang /* PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY */ 2002*fe877779SCaesar Wang /* DENALI_PHY_2/130/258/386 10bits offset_0 */ 2003*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[2], 0x2ff, tmp); 2004*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[130], 0x2ff, tmp); 2005*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[258], 0x2ff, tmp); 2006*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[386], 0x2ff, tmp); 2007*fe877779SCaesar Wang /* PHY_RDDQS_GATE_SLAVE_DELAY */ 2008*fe877779SCaesar Wang /* DENALI_PHY_77/205/333/461 10bits offset_16 */ 2009*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[77], 0x2ff << 16, 2010*fe877779SCaesar Wang tmp << 16); 2011*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[205], 0x2ff << 16, 2012*fe877779SCaesar Wang tmp << 16); 2013*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[333], 0x2ff << 16, 2014*fe877779SCaesar Wang tmp << 16); 2015*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[461], 0x2ff << 16, 2016*fe877779SCaesar Wang tmp << 16); 2017*fe877779SCaesar Wang 2018*fe877779SCaesar Wang tmp = gate_delay_ps / 1000; 2019*fe877779SCaesar Wang /* PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST */ 2020*fe877779SCaesar Wang /* DENALI_PHY_10/138/266/394 4bit offset_0 */ 2021*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[10], 0xf, tmp); 2022*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[138], 0xf, tmp); 2023*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[266], 0xf, tmp); 2024*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[394], 0xf, tmp); 2025*fe877779SCaesar Wang /* PHY_RDDQS_LATENCY_ADJUST */ 2026*fe877779SCaesar Wang /* DENALI_PHY_78/206/334/462 4bits offset_0 */ 2027*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[78], 0xf, tmp); 2028*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[206], 0xf, tmp); 2029*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[334], 0xf, tmp); 2030*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[462], 0xf, tmp); 2031*fe877779SCaesar Wang /* PHY_GTLVL_LAT_ADJ_START */ 2032*fe877779SCaesar Wang /* DENALI_PHY_80/208/336/464 4bits offset_16 */ 2033*fe877779SCaesar Wang tmp = delay_frac_ps / 1000; 2034*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[80], 0xf << 16, 2035*fe877779SCaesar Wang tmp << 16); 2036*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[208], 0xf << 16, 2037*fe877779SCaesar Wang tmp << 16); 2038*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[336], 0xf << 16, 2039*fe877779SCaesar Wang tmp << 16); 2040*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[464], 0xf << 16, 2041*fe877779SCaesar Wang tmp << 16); 2042*fe877779SCaesar Wang 2043*fe877779SCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 2044*fe877779SCaesar Wang rddata_en_ie_dly = ie_enable / (1000000 / pdram_timing->mhz); 2045*fe877779SCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 2046*fe877779SCaesar Wang rddata_en_ie_dly++; 2047*fe877779SCaesar Wang rddata_en_ie_dly = rddata_en_ie_dly - 1; 2048*fe877779SCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 2049*fe877779SCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 2050*fe877779SCaesar Wang tsel_adder++; 2051*fe877779SCaesar Wang if (rddata_en_ie_dly > tsel_adder) 2052*fe877779SCaesar Wang extra_adder = rddata_en_ie_dly - tsel_adder; 2053*fe877779SCaesar Wang else 2054*fe877779SCaesar Wang extra_adder = 0; 2055*fe877779SCaesar Wang delta = cas_lat - rddata_en_ie_dly; 2056*fe877779SCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 2057*fe877779SCaesar Wang hs_offset = 2; 2058*fe877779SCaesar Wang else 2059*fe877779SCaesar Wang hs_offset = 1; 2060*fe877779SCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) { 2061*fe877779SCaesar Wang tmp = 0; 2062*fe877779SCaesar Wang } else { 2063*fe877779SCaesar Wang if ((delta == 2) || (delta == 1)) 2064*fe877779SCaesar Wang tmp = rddata_en_ie_dly - 0 - extra_adder; 2065*fe877779SCaesar Wang else 2066*fe877779SCaesar Wang tmp = extra_adder; 2067*fe877779SCaesar Wang } 2068*fe877779SCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY */ 2069*fe877779SCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_16 */ 2070*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[9], 0xf << 16, 2071*fe877779SCaesar Wang tmp << 16); 2072*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[137], 0xf << 16, 2073*fe877779SCaesar Wang tmp << 16); 2074*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[265], 0xf << 16, 2075*fe877779SCaesar Wang tmp << 16); 2076*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[393], 0xf << 16, 2077*fe877779SCaesar Wang tmp << 16); 2078*fe877779SCaesar Wang /* PHY_RDDATA_EN_TSEL_DLY */ 2079*fe877779SCaesar Wang /* DENALI_PHY_86/214/342/470 4bit offset_0 */ 2080*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[86], 0xf, tmp); 2081*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[214], 0xf, tmp); 2082*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[342], 0xf, tmp); 2083*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[470], 0xf, tmp); 2084*fe877779SCaesar Wang 2085*fe877779SCaesar Wang if (tsel_adder > rddata_en_ie_dly) 2086*fe877779SCaesar Wang extra_adder = tsel_adder - rddata_en_ie_dly; 2087*fe877779SCaesar Wang else 2088*fe877779SCaesar Wang extra_adder = 0; 2089*fe877779SCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 2090*fe877779SCaesar Wang tmp = tsel_adder; 2091*fe877779SCaesar Wang else 2092*fe877779SCaesar Wang tmp = rddata_en_ie_dly - 0 + extra_adder; 2093*fe877779SCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_DLY */ 2094*fe877779SCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_8 */ 2095*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[9], 0xf << 8, 2096*fe877779SCaesar Wang tmp << 8); 2097*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[137], 0xf << 8, 2098*fe877779SCaesar Wang tmp << 8); 2099*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[265], 0xf << 8, 2100*fe877779SCaesar Wang tmp << 8); 2101*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[393], 0xf << 8, 2102*fe877779SCaesar Wang tmp << 8); 2103*fe877779SCaesar Wang /* PHY_RDDATA_EN_DLY */ 2104*fe877779SCaesar Wang /* DENALI_PHY_85/213/341/469 4bit offset_24 */ 2105*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[85], 0xf << 24, 2106*fe877779SCaesar Wang tmp << 24); 2107*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[213], 0xf << 24, 2108*fe877779SCaesar Wang tmp << 24); 2109*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[341], 0xf << 24, 2110*fe877779SCaesar Wang tmp << 24); 2111*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_publ[i]->denali_phy[469], 0xf << 24, 2112*fe877779SCaesar Wang tmp << 24); 2113*fe877779SCaesar Wang 2114*fe877779SCaesar Wang if (pdram_timing->mhz <= ENPER_CS_TRAINING_FREQ) { 2115*fe877779SCaesar Wang 2116*fe877779SCaesar Wang /* 2117*fe877779SCaesar Wang * Note:Per-CS Training is not compatible at speeds 2118*fe877779SCaesar Wang * under 533 MHz. If the PHY is running at a speed 2119*fe877779SCaesar Wang * less than 533MHz, all phy_per_cs_training_en_X 2120*fe877779SCaesar Wang * parameters must be cleared to 0. 2121*fe877779SCaesar Wang */ 2122*fe877779SCaesar Wang 2123*fe877779SCaesar Wang /*DENALI_PHY_84/212/340/468 1bit offset_16 */ 2124*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_publ[i]->denali_phy[84], 2125*fe877779SCaesar Wang 0x1 << 16); 2126*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_publ[i]->denali_phy[212], 2127*fe877779SCaesar Wang 0x1 << 16); 2128*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_publ[i]->denali_phy[340], 2129*fe877779SCaesar Wang 0x1 << 16); 2130*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_publ[i]->denali_phy[468], 2131*fe877779SCaesar Wang 0x1 << 16); 2132*fe877779SCaesar Wang } else { 2133*fe877779SCaesar Wang setbits_32(&rk3399_ddr_publ[i]->denali_phy[84], 2134*fe877779SCaesar Wang 0x1 << 16); 2135*fe877779SCaesar Wang setbits_32(&rk3399_ddr_publ[i]->denali_phy[212], 2136*fe877779SCaesar Wang 0x1 << 16); 2137*fe877779SCaesar Wang setbits_32(&rk3399_ddr_publ[i]->denali_phy[340], 2138*fe877779SCaesar Wang 0x1 << 16); 2139*fe877779SCaesar Wang setbits_32(&rk3399_ddr_publ[i]->denali_phy[468], 2140*fe877779SCaesar Wang 0x1 << 16); 2141*fe877779SCaesar Wang } 2142*fe877779SCaesar Wang } 2143*fe877779SCaesar Wang } 2144*fe877779SCaesar Wang 2145*fe877779SCaesar Wang static int to_get_clk_index(unsigned int mhz) 2146*fe877779SCaesar Wang { 2147*fe877779SCaesar Wang int pll_cnt, i; 2148*fe877779SCaesar Wang 2149*fe877779SCaesar Wang pll_cnt = sizeof(dpll_rates_table) / sizeof(struct pll_div); 2150*fe877779SCaesar Wang 2151*fe877779SCaesar Wang /* Assumming rate_table is in descending order */ 2152*fe877779SCaesar Wang for (i = 0; i < pll_cnt; i++) { 2153*fe877779SCaesar Wang if (mhz >= dpll_rates_table[i].mhz) 2154*fe877779SCaesar Wang break; 2155*fe877779SCaesar Wang } 2156*fe877779SCaesar Wang 2157*fe877779SCaesar Wang return i; 2158*fe877779SCaesar Wang } 2159*fe877779SCaesar Wang 2160*fe877779SCaesar Wang uint32_t rkclk_prepare_pll_timing(unsigned int mhz) 2161*fe877779SCaesar Wang { 2162*fe877779SCaesar Wang unsigned int refdiv, postdiv1, fbdiv, postdiv2; 2163*fe877779SCaesar Wang int index; 2164*fe877779SCaesar Wang 2165*fe877779SCaesar Wang index = to_get_clk_index(mhz); 2166*fe877779SCaesar Wang refdiv = dpll_rates_table[index].refdiv; 2167*fe877779SCaesar Wang fbdiv = dpll_rates_table[index].fbdiv; 2168*fe877779SCaesar Wang postdiv1 = dpll_rates_table[index].postdiv1; 2169*fe877779SCaesar Wang postdiv2 = dpll_rates_table[index].postdiv2; 2170*fe877779SCaesar Wang write_32(DCF_PARAM_ADDR + PARAM_DPLL_CON0, FBDIV(fbdiv)); 2171*fe877779SCaesar Wang write_32(DCF_PARAM_ADDR + PARAM_DPLL_CON1, POSTDIV2(postdiv2) | 2172*fe877779SCaesar Wang POSTDIV1(postdiv1) | REFDIV(refdiv)); 2173*fe877779SCaesar Wang return (24 * fbdiv) / refdiv / postdiv1 / postdiv2; 2174*fe877779SCaesar Wang } 2175*fe877779SCaesar Wang 2176*fe877779SCaesar Wang uint64_t ddr_get_rate(void) 2177*fe877779SCaesar Wang { 2178*fe877779SCaesar Wang uint32_t refdiv, postdiv1, fbdiv, postdiv2; 2179*fe877779SCaesar Wang 2180*fe877779SCaesar Wang refdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) & 0x3f; 2181*fe877779SCaesar Wang fbdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 0)) & 0xfff; 2182*fe877779SCaesar Wang postdiv1 = 2183*fe877779SCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 8) & 0x7; 2184*fe877779SCaesar Wang postdiv2 = 2185*fe877779SCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 12) & 0x7; 2186*fe877779SCaesar Wang 2187*fe877779SCaesar Wang return (24 / refdiv * fbdiv / postdiv1 / postdiv2) * 1000 * 1000; 2188*fe877779SCaesar Wang } 2189*fe877779SCaesar Wang 2190*fe877779SCaesar Wang /* 2191*fe877779SCaesar Wang * return: bit12: channel 1, external self-refresh 2192*fe877779SCaesar Wang * bit11: channel 1, stdby_mode 2193*fe877779SCaesar Wang * bit10: channel 1, self-refresh with controller and memory clock gate 2194*fe877779SCaesar Wang * bit9: channel 1, self-refresh 2195*fe877779SCaesar Wang * bit8: channel 1, power-down 2196*fe877779SCaesar Wang * 2197*fe877779SCaesar Wang * bit4: channel 1, external self-refresh 2198*fe877779SCaesar Wang * bit3: channel 0, stdby_mode 2199*fe877779SCaesar Wang * bit2: channel 0, self-refresh with controller and memory clock gate 2200*fe877779SCaesar Wang * bit1: channel 0, self-refresh 2201*fe877779SCaesar Wang * bit0: channel 0, power-down 2202*fe877779SCaesar Wang */ 2203*fe877779SCaesar Wang uint32_t exit_low_power(void) 2204*fe877779SCaesar Wang { 2205*fe877779SCaesar Wang struct rk3399_ddr_pctl_regs *ddr_pctl_regs; 2206*fe877779SCaesar Wang uint32_t low_power = 0; 2207*fe877779SCaesar Wang uint32_t channel_mask; 2208*fe877779SCaesar Wang uint32_t channel; 2209*fe877779SCaesar Wang uint32_t tmp; 2210*fe877779SCaesar Wang 2211*fe877779SCaesar Wang channel_mask = (read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 0x3; 2212*fe877779SCaesar Wang for (channel = 0; channel < 2; channel++) { 2213*fe877779SCaesar Wang ddr_pctl_regs = rk3399_ddr_pctl[channel]; 2214*fe877779SCaesar Wang if (!(channel_mask & (1 << channel))) 2215*fe877779SCaesar Wang continue; 2216*fe877779SCaesar Wang 2217*fe877779SCaesar Wang /* exit stdby mode */ 2218*fe877779SCaesar Wang low_power |= 2219*fe877779SCaesar Wang ((read_32(&rk3399_ddr_cic->cic_ctrl1) >> 2220*fe877779SCaesar Wang channel) & 0x1) << (3 + 8 * channel); 2221*fe877779SCaesar Wang write_32(&rk3399_ddr_cic->cic_ctrl1, 2222*fe877779SCaesar Wang (1 << (channel + 16)) | (0 << channel)); 2223*fe877779SCaesar Wang /* exit external self-refresh */ 2224*fe877779SCaesar Wang tmp = channel ? 12 : 8; 2225*fe877779SCaesar Wang low_power |= ((read_32(PMU_BASE + PMU_SFT_CON) >> tmp) & 0x1) 2226*fe877779SCaesar Wang << (4 + 8 * channel); 2227*fe877779SCaesar Wang clrbits_32(PMU_BASE + PMU_SFT_CON, 1 << tmp); 2228*fe877779SCaesar Wang while (!(read_32(PMU_BASE + PMU_DDR_SREF_ST) & 2229*fe877779SCaesar Wang (1 << channel))) 2230*fe877779SCaesar Wang ; 2231*fe877779SCaesar Wang /* exit auto low-power */ 2232*fe877779SCaesar Wang low_power |= (read_32(&ddr_pctl_regs->denali_ctl[101]) & 2233*fe877779SCaesar Wang 0xf) << (8 * channel); 2234*fe877779SCaesar Wang clrbits_32(&ddr_pctl_regs->denali_ctl[101], 0xf); 2235*fe877779SCaesar Wang /* lp_cmd to exit */ 2236*fe877779SCaesar Wang if (((read_32(&ddr_pctl_regs->denali_ctl[100]) >> 24) & 2237*fe877779SCaesar Wang 0x7f) != 0x40) { 2238*fe877779SCaesar Wang while (read_32(&ddr_pctl_regs->denali_ctl[200]) & 0x1) 2239*fe877779SCaesar Wang ; 2240*fe877779SCaesar Wang clrsetbits_32(&ddr_pctl_regs->denali_ctl[93], 2241*fe877779SCaesar Wang 0xff << 24, 0x69 << 24); 2242*fe877779SCaesar Wang while (((read_32(&ddr_pctl_regs->denali_ctl[100]) >> 2243*fe877779SCaesar Wang 24) & 0x7f) != 0x40) 2244*fe877779SCaesar Wang ; 2245*fe877779SCaesar Wang } 2246*fe877779SCaesar Wang } 2247*fe877779SCaesar Wang return low_power; 2248*fe877779SCaesar Wang } 2249*fe877779SCaesar Wang 2250*fe877779SCaesar Wang void resume_low_power(uint32_t low_power) 2251*fe877779SCaesar Wang { 2252*fe877779SCaesar Wang struct rk3399_ddr_pctl_regs *ddr_pctl_regs; 2253*fe877779SCaesar Wang uint32_t channel_mask; 2254*fe877779SCaesar Wang uint32_t channel; 2255*fe877779SCaesar Wang uint32_t tmp; 2256*fe877779SCaesar Wang uint32_t val; 2257*fe877779SCaesar Wang 2258*fe877779SCaesar Wang channel_mask = (read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 0x3; 2259*fe877779SCaesar Wang for (channel = 0; channel < 2; channel++) { 2260*fe877779SCaesar Wang ddr_pctl_regs = rk3399_ddr_pctl[channel]; 2261*fe877779SCaesar Wang if (!(channel_mask & (1 << channel))) 2262*fe877779SCaesar Wang continue; 2263*fe877779SCaesar Wang 2264*fe877779SCaesar Wang /* resume external self-refresh */ 2265*fe877779SCaesar Wang tmp = channel ? 12 : 8; 2266*fe877779SCaesar Wang val = (low_power >> (4 + 8 * channel)) & 0x1; 2267*fe877779SCaesar Wang setbits_32(PMU_BASE + PMU_SFT_CON, val << tmp); 2268*fe877779SCaesar Wang /* resume auto low-power */ 2269*fe877779SCaesar Wang val = (low_power >> (8 * channel)) & 0xf; 2270*fe877779SCaesar Wang setbits_32(&ddr_pctl_regs->denali_ctl[101], val); 2271*fe877779SCaesar Wang /* resume stdby mode */ 2272*fe877779SCaesar Wang val = (low_power >> (3 + 8 * channel)) & 0x1; 2273*fe877779SCaesar Wang write_32(&rk3399_ddr_cic->cic_ctrl1, 2274*fe877779SCaesar Wang (1 << (channel + 16)) | (val << channel)); 2275*fe877779SCaesar Wang } 2276*fe877779SCaesar Wang } 2277*fe877779SCaesar Wang 2278*fe877779SCaesar Wang static void wait_dcf_done(void) 2279*fe877779SCaesar Wang { 2280*fe877779SCaesar Wang while ((read_32(DCF_BASE + DCF_DCF_ISR) & (DCF_DONE)) == 0) 2281*fe877779SCaesar Wang continue; 2282*fe877779SCaesar Wang } 2283*fe877779SCaesar Wang 2284*fe877779SCaesar Wang void clr_dcf_irq(void) 2285*fe877779SCaesar Wang { 2286*fe877779SCaesar Wang /* clear dcf irq status */ 2287*fe877779SCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ISR, DCF_TIMEOUT | DCF_ERR | DCF_DONE); 2288*fe877779SCaesar Wang } 2289*fe877779SCaesar Wang 2290*fe877779SCaesar Wang static void enable_dcf(uint32_t dcf_addr) 2291*fe877779SCaesar Wang { 2292*fe877779SCaesar Wang /* config DCF start addr */ 2293*fe877779SCaesar Wang write_32(DCF_BASE + DCF_DCF_ADDR, dcf_addr); 2294*fe877779SCaesar Wang /* wait dcf done */ 2295*fe877779SCaesar Wang while (read_32(DCF_BASE + DCF_DCF_CTRL) & 1) 2296*fe877779SCaesar Wang continue; 2297*fe877779SCaesar Wang /* clear dcf irq status */ 2298*fe877779SCaesar Wang write_32(DCF_BASE + DCF_DCF_ISR, DCF_TIMEOUT | DCF_ERR | DCF_DONE); 2299*fe877779SCaesar Wang /* DCF start */ 2300*fe877779SCaesar Wang setbits_32(DCF_BASE + DCF_DCF_CTRL, DCF_START); 2301*fe877779SCaesar Wang } 2302*fe877779SCaesar Wang 2303*fe877779SCaesar Wang void dcf_code_init(void) 2304*fe877779SCaesar Wang { 2305*fe877779SCaesar Wang memcpy((void *)DCF_START_ADDR, (void *)dcf_code, sizeof(dcf_code)); 2306*fe877779SCaesar Wang /* set dcf master secure */ 2307*fe877779SCaesar Wang write_32(SGRF_BASE + 0xe01c, ((0x3 << 0) << 16) | (0 << 0)); 2308*fe877779SCaesar Wang write_32(DCF_BASE + DCF_DCF_TOSET, 0x80000000); 2309*fe877779SCaesar Wang } 2310*fe877779SCaesar Wang 2311*fe877779SCaesar Wang static void dcf_start(uint32_t freq, uint32_t index) 2312*fe877779SCaesar Wang { 2313*fe877779SCaesar Wang write_32(CRU_BASE + CRU_SOFTRST_CON(10), (0x1 << (1 + 16)) | (1 << 1)); 2314*fe877779SCaesar Wang write_32(CRU_BASE + CRU_SOFTRST_CON(11), (0x1 << (0 + 16)) | (1 << 0)); 2315*fe877779SCaesar Wang write_32(DCF_PARAM_ADDR + PARAM_FREQ_SELECT, index << 4); 2316*fe877779SCaesar Wang 2317*fe877779SCaesar Wang write_32(DCF_PARAM_ADDR + PARAM_DRAM_FREQ, freq); 2318*fe877779SCaesar Wang 2319*fe877779SCaesar Wang rkclk_prepare_pll_timing(freq); 2320*fe877779SCaesar Wang udelay(10); 2321*fe877779SCaesar Wang write_32(CRU_BASE + CRU_SOFTRST_CON(10), (0x1 << (1 + 16)) | (0 << 1)); 2322*fe877779SCaesar Wang write_32(CRU_BASE + CRU_SOFTRST_CON(11), (0x1 << (0 + 16)) | (0 << 0)); 2323*fe877779SCaesar Wang udelay(10); 2324*fe877779SCaesar Wang enable_dcf(DCF_START_ADDR); 2325*fe877779SCaesar Wang } 2326*fe877779SCaesar Wang 2327*fe877779SCaesar Wang static void dram_low_power_config(struct drv_odt_lp_config *lp_config) 2328*fe877779SCaesar Wang { 2329*fe877779SCaesar Wang uint32_t tmp, tmp1, i; 2330*fe877779SCaesar Wang uint32_t ch_cnt = rk3399_dram_status.timing_config.ch_cnt; 2331*fe877779SCaesar Wang uint32_t dram_type = rk3399_dram_status.timing_config.dram_type; 2332*fe877779SCaesar Wang 2333*fe877779SCaesar Wang if (dram_type == LPDDR4) 2334*fe877779SCaesar Wang tmp = (lp_config->srpd_lite_idle << 16) | 2335*fe877779SCaesar Wang lp_config->pd_idle; 2336*fe877779SCaesar Wang else 2337*fe877779SCaesar Wang tmp = lp_config->pd_idle; 2338*fe877779SCaesar Wang 2339*fe877779SCaesar Wang if (dram_type == DDR3) 2340*fe877779SCaesar Wang tmp1 = (2 << 16) | (0x7 << 8) | 7; 2341*fe877779SCaesar Wang else 2342*fe877779SCaesar Wang tmp1 = (3 << 16) | (0x7 << 8) | 7; 2343*fe877779SCaesar Wang 2344*fe877779SCaesar Wang for (i = 0; i < ch_cnt; i++) { 2345*fe877779SCaesar Wang write_32(&rk3399_ddr_pctl[i]->denali_ctl[102], tmp); 2346*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[103], 0xffff, 2347*fe877779SCaesar Wang (lp_config->sr_mc_gate_idle << 8) | 2348*fe877779SCaesar Wang lp_config->sr_idle); 2349*fe877779SCaesar Wang clrsetbits_32(&rk3399_ddr_pctl[i]->denali_ctl[101], 2350*fe877779SCaesar Wang 0x70f0f, tmp1); 2351*fe877779SCaesar Wang } 2352*fe877779SCaesar Wang 2353*fe877779SCaesar Wang /* standby idle */ 2354*fe877779SCaesar Wang write_32(&rk3399_ddr_cic->cic_idle_th, lp_config->standby_idle); 2355*fe877779SCaesar Wang write_32(&rk3399_ddr_cic->cic_cg_wait_th, 0x640008); 2356*fe877779SCaesar Wang 2357*fe877779SCaesar Wang if (ch_cnt == 2) { 2358*fe877779SCaesar Wang write_32(GRF_BASE + GRF_DDRC1_CON1, 2359*fe877779SCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) | 2360*fe877779SCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 2361*fe877779SCaesar Wang if (lp_config->standby_idle) 2362*fe877779SCaesar Wang tmp = 0x002a002a; 2363*fe877779SCaesar Wang else 2364*fe877779SCaesar Wang tmp = 0; 2365*fe877779SCaesar Wang write_32(&rk3399_ddr_cic->cic_ctrl1, tmp); 2366*fe877779SCaesar Wang } 2367*fe877779SCaesar Wang 2368*fe877779SCaesar Wang write_32(GRF_BASE + GRF_DDRC0_CON1, 2369*fe877779SCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) | 2370*fe877779SCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 2371*fe877779SCaesar Wang if (lp_config->standby_idle) 2372*fe877779SCaesar Wang tmp = 0x00150015; 2373*fe877779SCaesar Wang else 2374*fe877779SCaesar Wang tmp = 0; 2375*fe877779SCaesar Wang write_32(&rk3399_ddr_cic->cic_ctrl1, tmp); 2376*fe877779SCaesar Wang } 2377*fe877779SCaesar Wang 2378*fe877779SCaesar Wang 2379*fe877779SCaesar Wang static void dram_related_init(struct ddr_dts_config_timing *dts_timing) 2380*fe877779SCaesar Wang { 2381*fe877779SCaesar Wang uint32_t trefi0, trefi1; 2382*fe877779SCaesar Wang uint32_t i; 2383*fe877779SCaesar Wang struct rk3399_sdram_config sdram_config; 2384*fe877779SCaesar Wang 2385*fe877779SCaesar Wang dcf_code_init(); 2386*fe877779SCaesar Wang 2387*fe877779SCaesar Wang /* get sdram config for os reg */ 2388*fe877779SCaesar Wang sdram_config_init(&sdram_config); 2389*fe877779SCaesar Wang drv_odt_lp_cfg_init(sdram_config.dramtype, dts_timing, 2390*fe877779SCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 2391*fe877779SCaesar Wang sdram_timing_cfg_init(&rk3399_dram_status.timing_config, 2392*fe877779SCaesar Wang &sdram_config, 2393*fe877779SCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 2394*fe877779SCaesar Wang 2395*fe877779SCaesar Wang trefi0 = ((read_32(&rk3399_ddr_pctl[0]->denali_ctl[48]) >> 2396*fe877779SCaesar Wang 16) & 0xffff) + 8; 2397*fe877779SCaesar Wang trefi1 = ((read_32(&rk3399_ddr_pctl[0]->denali_ctl[49]) >> 2398*fe877779SCaesar Wang 16) & 0xffff) + 8; 2399*fe877779SCaesar Wang 2400*fe877779SCaesar Wang rk3399_dram_status.index_freq[0] = trefi0 * 10 / 39; 2401*fe877779SCaesar Wang rk3399_dram_status.index_freq[1] = trefi1 * 10 / 39; 2402*fe877779SCaesar Wang rk3399_dram_status.current_index = 2403*fe877779SCaesar Wang (read_32(&rk3399_ddr_pctl[0]->denali_ctl[111]) 2404*fe877779SCaesar Wang >> 16) & 0x3; 2405*fe877779SCaesar Wang if (rk3399_dram_status.timing_config.dram_type == DDR3) { 2406*fe877779SCaesar Wang rk3399_dram_status.index_freq[0] /= 2; 2407*fe877779SCaesar Wang rk3399_dram_status.index_freq[1] /= 2; 2408*fe877779SCaesar Wang } 2409*fe877779SCaesar Wang rk3399_dram_status.index_freq[(rk3399_dram_status.current_index + 1) 2410*fe877779SCaesar Wang & 0x1] = 0; 2411*fe877779SCaesar Wang 2412*fe877779SCaesar Wang /* disable all training by ctl and pi */ 2413*fe877779SCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) { 2414*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pctl[i]->denali_ctl[70], (1 << 24) | 2415*fe877779SCaesar Wang (1 << 16) | (1 << 8) | 1); 2416*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pctl[i]->denali_ctl[71], 1); 2417*fe877779SCaesar Wang 2418*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pi[i]->denali_pi[60], 0x3 << 8); 2419*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pi[i]->denali_pi[80], (0x3 << 24) | 2420*fe877779SCaesar Wang (0x3 << 16)); 2421*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pi[i]->denali_pi[100], 0x3 << 8); 2422*fe877779SCaesar Wang clrbits_32(&rk3399_ddr_pi[i]->denali_pi[124], 0x3 << 16); 2423*fe877779SCaesar Wang } 2424*fe877779SCaesar Wang 2425*fe877779SCaesar Wang /* init drv odt */ 2426*fe877779SCaesar Wang if (rk3399_dram_status.index_freq[rk3399_dram_status.current_index] < 2427*fe877779SCaesar Wang rk3399_dram_status.drv_odt_lp_cfg.odt_dis_freq) 2428*fe877779SCaesar Wang rk3399_dram_status.timing_config.odt = 0; 2429*fe877779SCaesar Wang else 2430*fe877779SCaesar Wang rk3399_dram_status.timing_config.odt = 1; 2431*fe877779SCaesar Wang gen_rk3399_set_ds_odt(&rk3399_dram_status.timing_config, 2432*fe877779SCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 2433*fe877779SCaesar Wang dram_low_power_config(&rk3399_dram_status.drv_odt_lp_cfg); 2434*fe877779SCaesar Wang } 2435*fe877779SCaesar Wang 2436*fe877779SCaesar Wang static uint32_t prepare_ddr_timing(uint32_t mhz) 2437*fe877779SCaesar Wang { 2438*fe877779SCaesar Wang uint32_t index; 2439*fe877779SCaesar Wang struct dram_timing_t dram_timing; 2440*fe877779SCaesar Wang 2441*fe877779SCaesar Wang rk3399_dram_status.timing_config.freq = mhz; 2442*fe877779SCaesar Wang 2443*fe877779SCaesar Wang if (mhz < rk3399_dram_status.drv_odt_lp_cfg.ddr3_dll_dis_freq) 2444*fe877779SCaesar Wang rk3399_dram_status.timing_config.dllbp = 1; 2445*fe877779SCaesar Wang else 2446*fe877779SCaesar Wang rk3399_dram_status.timing_config.dllbp = 0; 2447*fe877779SCaesar Wang if (mhz < rk3399_dram_status.drv_odt_lp_cfg.odt_dis_freq) { 2448*fe877779SCaesar Wang rk3399_dram_status.timing_config.odt = 0; 2449*fe877779SCaesar Wang } else { 2450*fe877779SCaesar Wang rk3399_dram_status.timing_config.odt = 1; 2451*fe877779SCaesar Wang gen_rk3399_set_odt(1); 2452*fe877779SCaesar Wang } 2453*fe877779SCaesar Wang 2454*fe877779SCaesar Wang index = (rk3399_dram_status.current_index + 1) & 0x1; 2455*fe877779SCaesar Wang if (rk3399_dram_status.index_freq[index] == mhz) 2456*fe877779SCaesar Wang goto out; 2457*fe877779SCaesar Wang 2458*fe877779SCaesar Wang /* 2459*fe877779SCaesar Wang * checking if having available gate traiing timing for 2460*fe877779SCaesar Wang * target freq. 2461*fe877779SCaesar Wang */ 2462*fe877779SCaesar Wang dram_get_parameter(&rk3399_dram_status.timing_config, &dram_timing); 2463*fe877779SCaesar Wang 2464*fe877779SCaesar Wang gen_rk3399_ctl_params(&rk3399_dram_status.timing_config, 2465*fe877779SCaesar Wang &dram_timing, index); 2466*fe877779SCaesar Wang gen_rk3399_pi_params(&rk3399_dram_status.timing_config, 2467*fe877779SCaesar Wang &dram_timing, index); 2468*fe877779SCaesar Wang gen_rk3399_phy_params(&rk3399_dram_status.timing_config, 2469*fe877779SCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg, 2470*fe877779SCaesar Wang &dram_timing, index); 2471*fe877779SCaesar Wang rk3399_dram_status.index_freq[index] = mhz; 2472*fe877779SCaesar Wang 2473*fe877779SCaesar Wang 2474*fe877779SCaesar Wang out: 2475*fe877779SCaesar Wang return index; 2476*fe877779SCaesar Wang } 2477*fe877779SCaesar Wang 2478*fe877779SCaesar Wang void print_dram_status_info(void) 2479*fe877779SCaesar Wang { 2480*fe877779SCaesar Wang uint32_t *p; 2481*fe877779SCaesar Wang uint32_t i; 2482*fe877779SCaesar Wang 2483*fe877779SCaesar Wang p = (uint32_t *) &rk3399_dram_status.timing_config; 2484*fe877779SCaesar Wang INFO("rk3399_dram_status.timing_config:\n"); 2485*fe877779SCaesar Wang for (i = 0; i < sizeof(struct timing_related_config) / 4; i++) 2486*fe877779SCaesar Wang tf_printf("%u\n", p[i]); 2487*fe877779SCaesar Wang p = (uint32_t *) &rk3399_dram_status.drv_odt_lp_cfg; 2488*fe877779SCaesar Wang INFO("rk3399_dram_status.drv_odt_lp_cfg:\n"); 2489*fe877779SCaesar Wang for (i = 0; i < sizeof(struct drv_odt_lp_config) / 4; i++) 2490*fe877779SCaesar Wang tf_printf("%u\n", p[i]); 2491*fe877779SCaesar Wang } 2492*fe877779SCaesar Wang 2493*fe877779SCaesar Wang uint64_t ddr_set_rate(uint64_t hz) 2494*fe877779SCaesar Wang { 2495*fe877779SCaesar Wang uint32_t low_power, index; 2496*fe877779SCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2497*fe877779SCaesar Wang 2498*fe877779SCaesar Wang if (mhz == 2499*fe877779SCaesar Wang rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) 2500*fe877779SCaesar Wang goto out; 2501*fe877779SCaesar Wang 2502*fe877779SCaesar Wang low_power = exit_low_power(); 2503*fe877779SCaesar Wang index = prepare_ddr_timing(mhz); 2504*fe877779SCaesar Wang if (index > 1) { 2505*fe877779SCaesar Wang /* set timing error, quit */ 2506*fe877779SCaesar Wang mhz = 0; 2507*fe877779SCaesar Wang goto out; 2508*fe877779SCaesar Wang } 2509*fe877779SCaesar Wang 2510*fe877779SCaesar Wang dcf_start(mhz, index); 2511*fe877779SCaesar Wang wait_dcf_done(); 2512*fe877779SCaesar Wang if (rk3399_dram_status.timing_config.odt == 0) 2513*fe877779SCaesar Wang gen_rk3399_set_odt(0); 2514*fe877779SCaesar Wang 2515*fe877779SCaesar Wang rk3399_dram_status.current_index = index; 2516*fe877779SCaesar Wang resume_low_power(low_power); 2517*fe877779SCaesar Wang out: 2518*fe877779SCaesar Wang return mhz; 2519*fe877779SCaesar Wang } 2520*fe877779SCaesar Wang 2521*fe877779SCaesar Wang uint64_t ddr_round_rate(uint64_t hz) 2522*fe877779SCaesar Wang { 2523*fe877779SCaesar Wang int index; 2524*fe877779SCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2525*fe877779SCaesar Wang 2526*fe877779SCaesar Wang index = to_get_clk_index(mhz); 2527*fe877779SCaesar Wang 2528*fe877779SCaesar Wang return dpll_rates_table[index].mhz * 1000 * 1000; 2529*fe877779SCaesar Wang } 2530*fe877779SCaesar Wang 2531*fe877779SCaesar Wang uint64_t dts_timing_receive(uint64_t timing, uint64_t index) 2532*fe877779SCaesar Wang { 2533*fe877779SCaesar Wang uint32_t *p = (uint32_t *) &dts_parameter; 2534*fe877779SCaesar Wang static uint32_t receive_nums; 2535*fe877779SCaesar Wang 2536*fe877779SCaesar Wang if (index < (sizeof(dts_parameter) / sizeof(uint32_t) - 1)) { 2537*fe877779SCaesar Wang p[index] = (uint32_t)timing; 2538*fe877779SCaesar Wang receive_nums++; 2539*fe877779SCaesar Wang } else { 2540*fe877779SCaesar Wang dts_parameter.available = 0; 2541*fe877779SCaesar Wang return -1; 2542*fe877779SCaesar Wang } 2543*fe877779SCaesar Wang 2544*fe877779SCaesar Wang /* receive all parameter */ 2545*fe877779SCaesar Wang if (receive_nums == (sizeof(dts_parameter) / sizeof(uint32_t) - 1)) { 2546*fe877779SCaesar Wang dts_parameter.available = 1; 2547*fe877779SCaesar Wang receive_nums = 0; 2548*fe877779SCaesar Wang } 2549*fe877779SCaesar Wang 2550*fe877779SCaesar Wang return index; 2551*fe877779SCaesar Wang } 2552*fe877779SCaesar Wang 2553*fe877779SCaesar Wang void ddr_init(void) 2554*fe877779SCaesar Wang { 2555*fe877779SCaesar Wang dram_related_init(&dts_parameter); 2556*fe877779SCaesar Wang } 2557