1613038bcSCaesar Wang /* 2613038bcSCaesar Wang * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3613038bcSCaesar Wang * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5613038bcSCaesar Wang */ 6613038bcSCaesar Wang 7977001aaSXing Zheng #include <arch_helpers.h> 8613038bcSCaesar Wang #include <debug.h> 9ee1ebbd1SIsla Mitchell #include <delay_timer.h> 10977001aaSXing Zheng #include <m0_ctl.h> 11ee1ebbd1SIsla Mitchell #include <mmio.h> 12613038bcSCaesar Wang #include <plat_private.h> 13613038bcSCaesar Wang #include "dfs.h" 14613038bcSCaesar Wang #include "dram.h" 15613038bcSCaesar Wang #include "dram_spec_timing.h" 16613038bcSCaesar Wang #include "pmu.h" 17ee1ebbd1SIsla Mitchell #include "soc.h" 18ee1ebbd1SIsla Mitchell #include "string.h" 19613038bcSCaesar Wang 20ad84ad49SDerek Basehore #define ENPER_CS_TRAINING_FREQ (666) 21ad84ad49SDerek Basehore #define TDFI_LAT_THRESHOLD_FREQ (928) 229a6376c8SDerek Basehore #define PHY_DLL_BYPASS_FREQ (260) 23613038bcSCaesar Wang 24613038bcSCaesar Wang static const struct pll_div dpll_rates_table[] = { 25613038bcSCaesar Wang 26613038bcSCaesar Wang /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2 */ 27977001aaSXing Zheng {.mhz = 928, .refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1}, 28613038bcSCaesar Wang {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1}, 29613038bcSCaesar Wang {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1}, 30613038bcSCaesar Wang {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1}, 31613038bcSCaesar Wang {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1}, 32613038bcSCaesar Wang {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1}, 33613038bcSCaesar Wang {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1}, 34613038bcSCaesar Wang {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1}, 35613038bcSCaesar Wang {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2}, 36613038bcSCaesar Wang }; 37613038bcSCaesar Wang 38613038bcSCaesar Wang struct rk3399_dram_status { 39613038bcSCaesar Wang uint32_t current_index; 40613038bcSCaesar Wang uint32_t index_freq[2]; 414bd1d3faSDerek Basehore uint32_t boot_freq; 42613038bcSCaesar Wang uint32_t low_power_stat; 43613038bcSCaesar Wang struct timing_related_config timing_config; 44613038bcSCaesar Wang struct drv_odt_lp_config drv_odt_lp_cfg; 45613038bcSCaesar Wang }; 46613038bcSCaesar Wang 474bd1d3faSDerek Basehore struct rk3399_saved_status { 484bd1d3faSDerek Basehore uint32_t freq; 494bd1d3faSDerek Basehore uint32_t low_power_stat; 504bd1d3faSDerek Basehore uint32_t odt; 514bd1d3faSDerek Basehore }; 524bd1d3faSDerek Basehore 53613038bcSCaesar Wang static struct rk3399_dram_status rk3399_dram_status; 544bd1d3faSDerek Basehore static struct rk3399_saved_status rk3399_suspend_status; 559a6376c8SDerek Basehore static uint32_t wrdqs_delay_val[2][2][4]; 56a9059b96SLin Huang static uint32_t rddqs_delay_ps; 57613038bcSCaesar Wang 58613038bcSCaesar Wang static struct rk3399_sdram_default_config ddr3_default_config = { 59613038bcSCaesar Wang .bl = 8, 60613038bcSCaesar Wang .ap = 0, 61613038bcSCaesar Wang .burst_ref_cnt = 1, 62613038bcSCaesar Wang .zqcsi = 0 63613038bcSCaesar Wang }; 64613038bcSCaesar Wang 65613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr3_default_config = { 66613038bcSCaesar Wang .bl = 8, 67613038bcSCaesar Wang .ap = 0, 68613038bcSCaesar Wang .burst_ref_cnt = 1, 69613038bcSCaesar Wang .zqcsi = 0 70613038bcSCaesar Wang }; 71613038bcSCaesar Wang 72613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr4_default_config = { 73613038bcSCaesar Wang .bl = 16, 74613038bcSCaesar Wang .ap = 0, 75613038bcSCaesar Wang .caodt = 240, 76613038bcSCaesar Wang .burst_ref_cnt = 1, 77613038bcSCaesar Wang .zqcsi = 0 78613038bcSCaesar Wang }; 79613038bcSCaesar Wang 80613038bcSCaesar Wang static uint32_t get_cs_die_capability(struct rk3399_sdram_params *sdram_config, 81613038bcSCaesar Wang uint8_t channel, uint8_t cs) 82613038bcSCaesar Wang { 83613038bcSCaesar Wang struct rk3399_sdram_channel *ch = &sdram_config->ch[channel]; 84613038bcSCaesar Wang uint32_t bandwidth; 85613038bcSCaesar Wang uint32_t die_bandwidth; 86613038bcSCaesar Wang uint32_t die; 87613038bcSCaesar Wang uint32_t cs_cap; 88613038bcSCaesar Wang uint32_t row; 89613038bcSCaesar Wang 90613038bcSCaesar Wang row = cs == 0 ? ch->cs0_row : ch->cs1_row; 91613038bcSCaesar Wang bandwidth = 8 * (1 << ch->bw); 92613038bcSCaesar Wang die_bandwidth = 8 * (1 << ch->dbw); 93613038bcSCaesar Wang die = bandwidth / die_bandwidth; 94613038bcSCaesar Wang cs_cap = (1 << (row + ((1 << ch->bk) / 4 + 1) + ch->col + 95613038bcSCaesar Wang (bandwidth / 16))); 96613038bcSCaesar Wang if (ch->row_3_4) 97613038bcSCaesar Wang cs_cap = cs_cap * 3 / 4; 98613038bcSCaesar Wang 99613038bcSCaesar Wang return (cs_cap / die); 100613038bcSCaesar Wang } 101613038bcSCaesar Wang 102f91b969cSDerek Basehore static void get_dram_drv_odt_val(uint32_t dram_type, 103613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 104613038bcSCaesar Wang { 105f91b969cSDerek Basehore uint32_t tmp; 106f91b969cSDerek Basehore uint32_t mr1_val, mr3_val, mr11_val; 107613038bcSCaesar Wang 108613038bcSCaesar Wang switch (dram_type) { 109613038bcSCaesar Wang case DDR3: 110f91b969cSDerek Basehore mr1_val = (mmio_read_32(CTL_REG(0, 133)) >> 16) & 0xffff; 111f91b969cSDerek Basehore tmp = ((mr1_val >> 1) & 1) | ((mr1_val >> 4) & 1); 112f91b969cSDerek Basehore if (tmp) 113f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 114f91b969cSDerek Basehore else 115f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 116f91b969cSDerek Basehore tmp = ((mr1_val >> 2) & 1) | ((mr1_val >> 5) & 1) | 117f91b969cSDerek Basehore ((mr1_val >> 7) & 1); 118f91b969cSDerek Basehore if (tmp == 0) 119f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 120f91b969cSDerek Basehore else if (tmp == 1) 121f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 122f91b969cSDerek Basehore else if (tmp == 3) 123f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 40; 124f91b969cSDerek Basehore else 125f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 126613038bcSCaesar Wang break; 127613038bcSCaesar Wang case LPDDR3: 128f91b969cSDerek Basehore mr3_val = mmio_read_32(CTL_REG(0, 138)) & 0xf; 129f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0x3; 130f91b969cSDerek Basehore if (mr3_val == 0xb) 131f91b969cSDerek Basehore drv_config->dram_side_drv = 3448; 132f91b969cSDerek Basehore else if (mr3_val == 0xa) 133f91b969cSDerek Basehore drv_config->dram_side_drv = 4048; 134f91b969cSDerek Basehore else if (mr3_val == 0x9) 135f91b969cSDerek Basehore drv_config->dram_side_drv = 3440; 136f91b969cSDerek Basehore else if (mr3_val == 0x4) 137f91b969cSDerek Basehore drv_config->dram_side_drv = 60; 138f91b969cSDerek Basehore else if (mr3_val == 0x3) 139f91b969cSDerek Basehore drv_config->dram_side_drv = 48; 140f91b969cSDerek Basehore else if (mr3_val == 0x2) 141f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 142f91b969cSDerek Basehore else 143f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 144613038bcSCaesar Wang 145f91b969cSDerek Basehore if (mr11_val == 1) 146f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 147f91b969cSDerek Basehore else if (mr11_val == 2) 148f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 149f91b969cSDerek Basehore else if (mr11_val == 0) 150f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 151f91b969cSDerek Basehore else 152f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240; 153613038bcSCaesar Wang break; 154613038bcSCaesar Wang case LPDDR4: 155613038bcSCaesar Wang default: 156f91b969cSDerek Basehore mr3_val = (mmio_read_32(CTL_REG(0, 138)) >> 3) & 0x7; 157f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0xff; 158613038bcSCaesar Wang 159f91b969cSDerek Basehore if ((mr3_val == 0) || (mr3_val == 7)) 160f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 161f91b969cSDerek Basehore else 162f91b969cSDerek Basehore drv_config->dram_side_drv = 240 / mr3_val; 163613038bcSCaesar Wang 164f91b969cSDerek Basehore tmp = mr11_val & 0x7; 165f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 166f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 167f91b969cSDerek Basehore else 168f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240 / tmp; 169613038bcSCaesar Wang 170f91b969cSDerek Basehore tmp = (mr11_val >> 4) & 0x7; 171f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 172f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 0; 173f91b969cSDerek Basehore else 174f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 240 / tmp; 175613038bcSCaesar Wang break; 176613038bcSCaesar Wang } 177613038bcSCaesar Wang } 178613038bcSCaesar Wang 179613038bcSCaesar Wang static void sdram_timing_cfg_init(struct timing_related_config *ptiming_config, 180613038bcSCaesar Wang struct rk3399_sdram_params *sdram_params, 181613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 182613038bcSCaesar Wang { 183613038bcSCaesar Wang uint32_t i, j; 184613038bcSCaesar Wang 185613038bcSCaesar Wang for (i = 0; i < sdram_params->num_channels; i++) { 186f91b969cSDerek Basehore ptiming_config->dram_info[i].speed_rate = DDR3_DEFAULT; 187613038bcSCaesar Wang ptiming_config->dram_info[i].cs_cnt = sdram_params->ch[i].rank; 188613038bcSCaesar Wang for (j = 0; j < sdram_params->ch[i].rank; j++) { 189613038bcSCaesar Wang ptiming_config->dram_info[i].per_die_capability[j] = 190613038bcSCaesar Wang get_cs_die_capability(sdram_params, i, j); 191613038bcSCaesar Wang } 192613038bcSCaesar Wang } 193613038bcSCaesar Wang ptiming_config->dram_type = sdram_params->dramtype; 194613038bcSCaesar Wang ptiming_config->ch_cnt = sdram_params->num_channels; 195613038bcSCaesar Wang switch (sdram_params->dramtype) { 196613038bcSCaesar Wang case DDR3: 197613038bcSCaesar Wang ptiming_config->bl = ddr3_default_config.bl; 198613038bcSCaesar Wang ptiming_config->ap = ddr3_default_config.ap; 199613038bcSCaesar Wang break; 200613038bcSCaesar Wang case LPDDR3: 201613038bcSCaesar Wang ptiming_config->bl = lpddr3_default_config.bl; 202613038bcSCaesar Wang ptiming_config->ap = lpddr3_default_config.ap; 203613038bcSCaesar Wang break; 204613038bcSCaesar Wang case LPDDR4: 205613038bcSCaesar Wang ptiming_config->bl = lpddr4_default_config.bl; 206613038bcSCaesar Wang ptiming_config->ap = lpddr4_default_config.ap; 207613038bcSCaesar Wang ptiming_config->rdbi = 0; 208613038bcSCaesar Wang ptiming_config->wdbi = 0; 209613038bcSCaesar Wang break; 210649c48f5SJonathan Wright default: 211649c48f5SJonathan Wright /* Do nothing in default case */ 212649c48f5SJonathan Wright break; 213613038bcSCaesar Wang } 214613038bcSCaesar Wang ptiming_config->dramds = drv_config->dram_side_drv; 215613038bcSCaesar Wang ptiming_config->dramodt = drv_config->dram_side_dq_odt; 216613038bcSCaesar Wang ptiming_config->caodt = drv_config->dram_side_ca_odt; 2174bd1d3faSDerek Basehore ptiming_config->odt = (mmio_read_32(PHY_REG(0, 5)) >> 16) & 0x1; 218613038bcSCaesar Wang } 219613038bcSCaesar Wang 220613038bcSCaesar Wang struct lat_adj_pair { 221613038bcSCaesar Wang uint32_t cl; 222613038bcSCaesar Wang uint32_t rdlat_adj; 223613038bcSCaesar Wang uint32_t cwl; 224613038bcSCaesar Wang uint32_t wrlat_adj; 225613038bcSCaesar Wang }; 226613038bcSCaesar Wang 227613038bcSCaesar Wang const struct lat_adj_pair ddr3_lat_adj[] = { 228613038bcSCaesar Wang {6, 5, 5, 4}, 229613038bcSCaesar Wang {8, 7, 6, 5}, 230613038bcSCaesar Wang {10, 9, 7, 6}, 231613038bcSCaesar Wang {11, 9, 8, 7}, 232613038bcSCaesar Wang {13, 0xb, 9, 8}, 233613038bcSCaesar Wang {14, 0xb, 0xa, 9} 234613038bcSCaesar Wang }; 235613038bcSCaesar Wang 236613038bcSCaesar Wang const struct lat_adj_pair lpddr3_lat_adj[] = { 237613038bcSCaesar Wang {3, 2, 1, 0}, 238613038bcSCaesar Wang {6, 5, 3, 2}, 239613038bcSCaesar Wang {8, 7, 4, 3}, 240613038bcSCaesar Wang {9, 8, 5, 4}, 241613038bcSCaesar Wang {10, 9, 6, 5}, 242613038bcSCaesar Wang {11, 9, 6, 5}, 243613038bcSCaesar Wang {12, 0xa, 6, 5}, 244613038bcSCaesar Wang {14, 0xc, 8, 7}, 245613038bcSCaesar Wang {16, 0xd, 8, 7} 246613038bcSCaesar Wang }; 247613038bcSCaesar Wang 248613038bcSCaesar Wang const struct lat_adj_pair lpddr4_lat_adj[] = { 249613038bcSCaesar Wang {6, 5, 4, 2}, 250613038bcSCaesar Wang {10, 9, 6, 4}, 251613038bcSCaesar Wang {14, 0xc, 8, 6}, 252613038bcSCaesar Wang {20, 0x11, 0xa, 8}, 253613038bcSCaesar Wang {24, 0x15, 0xc, 0xa}, 254613038bcSCaesar Wang {28, 0x18, 0xe, 0xc}, 255613038bcSCaesar Wang {32, 0x1b, 0x10, 0xe}, 256613038bcSCaesar Wang {36, 0x1e, 0x12, 0x10} 257613038bcSCaesar Wang }; 258613038bcSCaesar Wang 259613038bcSCaesar Wang static uint32_t get_rdlat_adj(uint32_t dram_type, uint32_t cl) 260613038bcSCaesar Wang { 261613038bcSCaesar Wang const struct lat_adj_pair *p; 262613038bcSCaesar Wang uint32_t cnt; 263613038bcSCaesar Wang uint32_t i; 264613038bcSCaesar Wang 265613038bcSCaesar Wang if (dram_type == DDR3) { 266613038bcSCaesar Wang p = ddr3_lat_adj; 267613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 268613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 269613038bcSCaesar Wang p = lpddr3_lat_adj; 270613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 271613038bcSCaesar Wang } else { 272613038bcSCaesar Wang p = lpddr4_lat_adj; 273613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 274613038bcSCaesar Wang } 275613038bcSCaesar Wang 276613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 277613038bcSCaesar Wang if (cl == p[i].cl) 278613038bcSCaesar Wang return p[i].rdlat_adj; 279613038bcSCaesar Wang } 280613038bcSCaesar Wang /* fail */ 281613038bcSCaesar Wang return 0xff; 282613038bcSCaesar Wang } 283613038bcSCaesar Wang 284613038bcSCaesar Wang static uint32_t get_wrlat_adj(uint32_t dram_type, uint32_t cwl) 285613038bcSCaesar Wang { 286613038bcSCaesar Wang const struct lat_adj_pair *p; 287613038bcSCaesar Wang uint32_t cnt; 288613038bcSCaesar Wang uint32_t i; 289613038bcSCaesar Wang 290613038bcSCaesar Wang if (dram_type == DDR3) { 291613038bcSCaesar Wang p = ddr3_lat_adj; 292613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 293613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 294613038bcSCaesar Wang p = lpddr3_lat_adj; 295613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 296613038bcSCaesar Wang } else { 297613038bcSCaesar Wang p = lpddr4_lat_adj; 298613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 299613038bcSCaesar Wang } 300613038bcSCaesar Wang 301613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 302613038bcSCaesar Wang if (cwl == p[i].cwl) 303613038bcSCaesar Wang return p[i].wrlat_adj; 304613038bcSCaesar Wang } 305613038bcSCaesar Wang /* fail */ 306613038bcSCaesar Wang return 0xff; 307613038bcSCaesar Wang } 308613038bcSCaesar Wang 309613038bcSCaesar Wang #define PI_REGS_DIMM_SUPPORT (0) 310613038bcSCaesar Wang #define PI_ADD_LATENCY (0) 311613038bcSCaesar Wang #define PI_DOUBLEFREEK (1) 312613038bcSCaesar Wang 313613038bcSCaesar Wang #define PI_PAD_DELAY_PS_VALUE (1000) 314613038bcSCaesar Wang #define PI_IE_ENABLE_VALUE (3000) 315613038bcSCaesar Wang #define PI_TSEL_ENABLE_VALUE (700) 316613038bcSCaesar Wang 317613038bcSCaesar Wang static uint32_t get_pi_rdlat_adj(struct dram_timing_t *pdram_timing) 318613038bcSCaesar Wang { 319613038bcSCaesar Wang /*[DLLSUBTYPE2] == "STD_DENALI_HS" */ 320613038bcSCaesar Wang uint32_t rdlat, delay_adder, ie_enable, hs_offset, tsel_adder, 321613038bcSCaesar Wang extra_adder, tsel_enable; 322613038bcSCaesar Wang 323613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 324613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 325613038bcSCaesar Wang 326613038bcSCaesar Wang rdlat = pdram_timing->cl + PI_ADD_LATENCY; 327613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 328613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 329613038bcSCaesar Wang delay_adder++; 330613038bcSCaesar Wang hs_offset = 0; 331613038bcSCaesar Wang tsel_adder = 0; 332613038bcSCaesar Wang extra_adder = 0; 333613038bcSCaesar Wang /* rdlat = rdlat - (PREAMBLE_SUPPORT & 0x1); */ 334613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 335613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 336613038bcSCaesar Wang tsel_adder++; 337613038bcSCaesar Wang delay_adder = delay_adder - 1; 338613038bcSCaesar Wang if (tsel_adder > delay_adder) 339613038bcSCaesar Wang extra_adder = tsel_adder - delay_adder; 340613038bcSCaesar Wang else 341613038bcSCaesar Wang extra_adder = 0; 342613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 343613038bcSCaesar Wang hs_offset = 2; 344613038bcSCaesar Wang else 345613038bcSCaesar Wang hs_offset = 1; 346613038bcSCaesar Wang 347613038bcSCaesar Wang if (delay_adder > (rdlat - 1 - hs_offset)) { 348613038bcSCaesar Wang rdlat = rdlat - tsel_adder; 349613038bcSCaesar Wang } else { 350613038bcSCaesar Wang if ((rdlat - delay_adder) < 2) 351613038bcSCaesar Wang rdlat = 2; 352613038bcSCaesar Wang else 353613038bcSCaesar Wang rdlat = rdlat - delay_adder - extra_adder; 354613038bcSCaesar Wang } 355613038bcSCaesar Wang 356613038bcSCaesar Wang return rdlat; 357613038bcSCaesar Wang } 358613038bcSCaesar Wang 359613038bcSCaesar Wang static uint32_t get_pi_wrlat(struct dram_timing_t *pdram_timing, 360613038bcSCaesar Wang struct timing_related_config *timing_config) 361613038bcSCaesar Wang { 362613038bcSCaesar Wang uint32_t tmp; 363613038bcSCaesar Wang 364613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 365613038bcSCaesar Wang tmp = pdram_timing->cl; 366613038bcSCaesar Wang if (tmp >= 14) 367613038bcSCaesar Wang tmp = 8; 368613038bcSCaesar Wang else if (tmp >= 10) 369613038bcSCaesar Wang tmp = 6; 370613038bcSCaesar Wang else if (tmp == 9) 371613038bcSCaesar Wang tmp = 5; 372613038bcSCaesar Wang else if (tmp == 8) 373613038bcSCaesar Wang tmp = 4; 374613038bcSCaesar Wang else if (tmp == 6) 375613038bcSCaesar Wang tmp = 3; 376613038bcSCaesar Wang else 377613038bcSCaesar Wang tmp = 1; 378613038bcSCaesar Wang } else { 379613038bcSCaesar Wang tmp = 1; 380613038bcSCaesar Wang } 381613038bcSCaesar Wang 382613038bcSCaesar Wang return tmp; 383613038bcSCaesar Wang } 384613038bcSCaesar Wang 385613038bcSCaesar Wang static uint32_t get_pi_wrlat_adj(struct dram_timing_t *pdram_timing, 386613038bcSCaesar Wang struct timing_related_config *timing_config) 387613038bcSCaesar Wang { 388613038bcSCaesar Wang return get_pi_wrlat(pdram_timing, timing_config) + PI_ADD_LATENCY - 1; 389613038bcSCaesar Wang } 390613038bcSCaesar Wang 391613038bcSCaesar Wang static uint32_t get_pi_tdfi_phy_rdlat(struct dram_timing_t *pdram_timing, 392613038bcSCaesar Wang struct timing_related_config *timing_config) 393613038bcSCaesar Wang { 394613038bcSCaesar Wang /* [DLLSUBTYPE2] == "STD_DENALI_HS" */ 395613038bcSCaesar Wang uint32_t cas_lat, delay_adder, ie_enable, hs_offset, ie_delay_adder; 396613038bcSCaesar Wang uint32_t mem_delay_ps, round_trip_ps; 397613038bcSCaesar Wang uint32_t phy_internal_delay, lpddr_adder, dfi_adder, rdlat_delay; 398613038bcSCaesar Wang 399613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 400613038bcSCaesar Wang 401613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 402613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 403613038bcSCaesar Wang delay_adder++; 404613038bcSCaesar Wang delay_adder = delay_adder - 1; 405613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 406613038bcSCaesar Wang hs_offset = 2; 407613038bcSCaesar Wang else 408613038bcSCaesar Wang hs_offset = 1; 409613038bcSCaesar Wang 410613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 411613038bcSCaesar Wang 412613038bcSCaesar Wang if (delay_adder > (cas_lat - 1 - hs_offset)) { 413613038bcSCaesar Wang ie_delay_adder = 0; 414613038bcSCaesar Wang } else { 415613038bcSCaesar Wang ie_delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 416613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 417613038bcSCaesar Wang ie_delay_adder++; 418613038bcSCaesar Wang } 419613038bcSCaesar Wang 420613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 421613038bcSCaesar Wang mem_delay_ps = 0; 422613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 423613038bcSCaesar Wang mem_delay_ps = 3600; 424613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 425613038bcSCaesar Wang mem_delay_ps = 5500; 426613038bcSCaesar Wang } else { 42701178e82SCaesar Wang NOTICE("get_pi_tdfi_phy_rdlat:dramtype unsupport\n"); 428613038bcSCaesar Wang return 0; 429613038bcSCaesar Wang } 430613038bcSCaesar Wang round_trip_ps = 1100 + 500 + mem_delay_ps + 500 + 600; 431613038bcSCaesar Wang delay_adder = round_trip_ps / (1000000 / pdram_timing->mhz); 432613038bcSCaesar Wang if ((round_trip_ps % (1000000 / pdram_timing->mhz)) != 0) 433613038bcSCaesar Wang delay_adder++; 434613038bcSCaesar Wang 435613038bcSCaesar Wang phy_internal_delay = 5 + 2 + 4; 436613038bcSCaesar Wang lpddr_adder = mem_delay_ps / (1000000 / pdram_timing->mhz); 437613038bcSCaesar Wang if ((mem_delay_ps % (1000000 / pdram_timing->mhz)) != 0) 438613038bcSCaesar Wang lpddr_adder++; 439613038bcSCaesar Wang dfi_adder = 0; 440613038bcSCaesar Wang phy_internal_delay = phy_internal_delay + 2; 441613038bcSCaesar Wang rdlat_delay = delay_adder + phy_internal_delay + 442613038bcSCaesar Wang ie_delay_adder + lpddr_adder + dfi_adder; 443613038bcSCaesar Wang 444613038bcSCaesar Wang rdlat_delay = rdlat_delay + 2; 445613038bcSCaesar Wang return rdlat_delay; 446613038bcSCaesar Wang } 447613038bcSCaesar Wang 448613038bcSCaesar Wang static uint32_t get_pi_todtoff_min(struct dram_timing_t *pdram_timing, 449613038bcSCaesar Wang struct timing_related_config *timing_config) 450613038bcSCaesar Wang { 451613038bcSCaesar Wang uint32_t tmp, todtoff_min_ps; 452613038bcSCaesar Wang 453613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) 454613038bcSCaesar Wang todtoff_min_ps = 2500; 455613038bcSCaesar Wang else if (timing_config->dram_type == LPDDR4) 456613038bcSCaesar Wang todtoff_min_ps = 1500; 457613038bcSCaesar Wang else 458613038bcSCaesar Wang todtoff_min_ps = 0; 459613038bcSCaesar Wang /* todtoff_min */ 460613038bcSCaesar Wang tmp = todtoff_min_ps / (1000000 / pdram_timing->mhz); 461613038bcSCaesar Wang if ((todtoff_min_ps % (1000000 / pdram_timing->mhz)) != 0) 462613038bcSCaesar Wang tmp++; 463613038bcSCaesar Wang return tmp; 464613038bcSCaesar Wang } 465613038bcSCaesar Wang 466613038bcSCaesar Wang static uint32_t get_pi_todtoff_max(struct dram_timing_t *pdram_timing, 467613038bcSCaesar Wang struct timing_related_config *timing_config) 468613038bcSCaesar Wang { 469613038bcSCaesar Wang uint32_t tmp, todtoff_max_ps; 470613038bcSCaesar Wang 471613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR4) 472613038bcSCaesar Wang || (timing_config->dram_type == LPDDR3)) 473613038bcSCaesar Wang todtoff_max_ps = 3500; 474613038bcSCaesar Wang else 475613038bcSCaesar Wang todtoff_max_ps = 0; 476613038bcSCaesar Wang 477613038bcSCaesar Wang /* todtoff_max */ 478613038bcSCaesar Wang tmp = todtoff_max_ps / (1000000 / pdram_timing->mhz); 479613038bcSCaesar Wang if ((todtoff_max_ps % (1000000 / pdram_timing->mhz)) != 0) 480613038bcSCaesar Wang tmp++; 481613038bcSCaesar Wang return tmp; 482613038bcSCaesar Wang } 483613038bcSCaesar Wang 484613038bcSCaesar Wang static void gen_rk3399_ctl_params_f0(struct timing_related_config 485613038bcSCaesar Wang *timing_config, 486613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 487613038bcSCaesar Wang { 488613038bcSCaesar Wang uint32_t i; 489613038bcSCaesar Wang uint32_t tmp, tmp1; 490613038bcSCaesar Wang 491613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 492613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 493613038bcSCaesar Wang tmp = ((700000 + 10) * timing_config->freq + 494613038bcSCaesar Wang 999) / 1000; 495613038bcSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 496613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 497f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), tmp); 498613038bcSCaesar Wang 499f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff, 500f9ba21beSCaesar Wang pdram_timing->tdllk); 501613038bcSCaesar Wang 502f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 503613038bcSCaesar Wang (pdram_timing->tmod << 8) | 504613038bcSCaesar Wang pdram_timing->tmrd); 505613038bcSCaesar Wang 506f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 507613038bcSCaesar Wang (pdram_timing->txsr - 508613038bcSCaesar Wang pdram_timing->trcd) << 16); 509613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 510f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1 + 511613038bcSCaesar Wang pdram_timing->tinit3); 512f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 513f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 514f9ba21beSCaesar Wang pdram_timing->tmrd); 515f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 516f9ba21beSCaesar Wang pdram_timing->txsr << 16); 517f9ba21beSCaesar Wang } else { 518f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1); 519f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 7), pdram_timing->tinit4); 520f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 521f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 522f9ba21beSCaesar Wang pdram_timing->tmrd); 523f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 524f9ba21beSCaesar Wang pdram_timing->txsr << 16); 525f9ba21beSCaesar Wang } 526f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 6), pdram_timing->tinit3); 527f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 8), pdram_timing->tinit5); 528f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x7f << 16), 529613038bcSCaesar Wang ((pdram_timing->cl * 2) << 16)); 530f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x1f << 24), 531613038bcSCaesar Wang (pdram_timing->cwl << 24)); 532f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f, pdram_timing->al); 533f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 26), 0xffff << 16, 534613038bcSCaesar Wang (pdram_timing->trc << 24) | 535613038bcSCaesar Wang (pdram_timing->trrd << 16)); 536f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 27), 537613038bcSCaesar Wang (pdram_timing->tfaw << 24) | 538613038bcSCaesar Wang (pdram_timing->trppb << 16) | 539f9ba21beSCaesar Wang (pdram_timing->twtr << 8) | 540f9ba21beSCaesar Wang pdram_timing->tras_min); 541613038bcSCaesar Wang 542f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 31), 0xff << 24, 543613038bcSCaesar Wang max(4, pdram_timing->trtp) << 24); 544f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 33), (pdram_timing->tcke << 24) | 545f9ba21beSCaesar Wang pdram_timing->tras_max); 546f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xff, 547613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 548f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), 549613038bcSCaesar Wang (0x3f << 16) | (0xff << 8), 550613038bcSCaesar Wang (pdram_timing->twr << 16) | 551613038bcSCaesar Wang (pdram_timing->trcd << 8)); 552f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 16, 553613038bcSCaesar Wang pdram_timing->tmrz << 16); 554613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 555613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 556f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff, tmp); 557f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff, pdram_timing->trp); 558f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 48), 559613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 560613038bcSCaesar Wang pdram_timing->trfc); 561f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff, pdram_timing->txp); 562f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 53), 0xffff << 16, 563613038bcSCaesar Wang pdram_timing->txpdll << 16); 564f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xf << 24, 565613038bcSCaesar Wang pdram_timing->tcscke << 24); 566f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff, pdram_timing->tmrri); 567f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 56), 568613038bcSCaesar Wang (pdram_timing->tzqcke << 24) | 569613038bcSCaesar Wang (pdram_timing->tmrwckel << 16) | 570f9ba21beSCaesar Wang (pdram_timing->tckehcs << 8) | 571f9ba21beSCaesar Wang pdram_timing->tckelcs); 572f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff, pdram_timing->txsnr); 573f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 62), 0xffff << 16, 574613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 575613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 576f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 63), 577613038bcSCaesar Wang (pdram_timing->tckelpd << 24) | 578613038bcSCaesar Wang (pdram_timing->tescke << 16) | 579f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 580f9ba21beSCaesar Wang pdram_timing->tckckel); 581f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xfff, 582613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 583613038bcSCaesar Wang pdram_timing->tcsckeh); 584f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), 0xffff << 8, 585613038bcSCaesar Wang (pdram_timing->tcksrx << 16) | 586613038bcSCaesar Wang (pdram_timing->tcksre << 8)); 587f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), 0x1 << 24, 588613038bcSCaesar Wang (timing_config->dllbp << 24)); 589f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 122), 0x3ff << 16, 590613038bcSCaesar Wang (pdram_timing->tvrcg_enable << 16)); 591f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 123), (pdram_timing->tfc_long << 16) | 592613038bcSCaesar Wang pdram_timing->tvrcg_disable); 593f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 124), 594613038bcSCaesar Wang (pdram_timing->tvref_long << 16) | 595613038bcSCaesar Wang (pdram_timing->tckfspx << 8) | 596613038bcSCaesar Wang pdram_timing->tckfspe); 597f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 133), (pdram_timing->mr[1] << 16) | 598f9ba21beSCaesar Wang pdram_timing->mr[0]); 599f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff, 600613038bcSCaesar Wang pdram_timing->mr[2]); 601f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff, 602613038bcSCaesar Wang pdram_timing->mr[3]); 603f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 139), 0xff << 24, 604613038bcSCaesar Wang pdram_timing->mr11 << 24); 605f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 147), 606f9ba21beSCaesar Wang (pdram_timing->mr[1] << 16) | 607f9ba21beSCaesar Wang pdram_timing->mr[0]); 608f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff, 609613038bcSCaesar Wang pdram_timing->mr[2]); 610f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff, 611613038bcSCaesar Wang pdram_timing->mr[3]); 612f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 153), 0xff << 24, 613613038bcSCaesar Wang pdram_timing->mr11 << 24); 614613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 615f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xffff << 16, 616f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 617f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 142), 0xffff << 16, 618f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 619f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 145), 0xffff << 16, 620f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 621f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xffff << 16, 622f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 623f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 156), 0xffff << 16, 624f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 625f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 159), 0xffff << 16, 626f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 627613038bcSCaesar Wang } 628f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 179), 0xfff << 8, 629613038bcSCaesar Wang pdram_timing->tzqinit << 8); 630f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 180), (pdram_timing->tzqcs << 16) | 631613038bcSCaesar Wang (pdram_timing->tzqinit / 2)); 632f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 181), (pdram_timing->tzqlat << 16) | 633f9ba21beSCaesar Wang pdram_timing->tzqcal); 634f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 8, 635613038bcSCaesar Wang pdram_timing->todton << 8); 636613038bcSCaesar Wang 637613038bcSCaesar Wang if (timing_config->odt) { 638f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), 1 << 16); 639613038bcSCaesar Wang if (timing_config->freq < 400) 640613038bcSCaesar Wang tmp = 4 << 24; 641613038bcSCaesar Wang else 642613038bcSCaesar Wang tmp = 8 << 24; 643613038bcSCaesar Wang } else { 644f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), 1 << 16); 645613038bcSCaesar Wang tmp = 2 << 24; 646613038bcSCaesar Wang } 647613038bcSCaesar Wang 648f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 216), 0x1f << 24, tmp); 649f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), (0x3 << 16) | (0xf << 8), 650613038bcSCaesar Wang (pdram_timing->tdqsck << 16) | 651613038bcSCaesar Wang (pdram_timing->tdqsck_max << 8)); 652613038bcSCaesar Wang tmp = 653613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, pdram_timing->cwl) 654613038bcSCaesar Wang << 8) | get_rdlat_adj(timing_config->dram_type, 655613038bcSCaesar Wang pdram_timing->cl); 656f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff, tmp); 657f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 82), 0xffff << 16, 658613038bcSCaesar Wang (4 * pdram_timing->trefi) << 16); 659613038bcSCaesar Wang 660f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 83), 0xffff, 661613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 662613038bcSCaesar Wang 663613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 664613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 665613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 666613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 667613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 668613038bcSCaesar Wang } else { 669613038bcSCaesar Wang tmp = 0; 670613038bcSCaesar Wang } 671f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 16, 672613038bcSCaesar Wang (tmp & 0x3f) << 16); 673613038bcSCaesar Wang 674613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 675613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 676613038bcSCaesar Wang /* min_rl_preamble = cl+TDQSCK_MIN -1 */ 677613038bcSCaesar Wang tmp = pdram_timing->cl + 678613038bcSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 679613038bcSCaesar Wang /* todtoff_max */ 680613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 681613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 682613038bcSCaesar Wang } else { 683613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 684613038bcSCaesar Wang } 685f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 8, 686613038bcSCaesar Wang (tmp & 0x3f) << 8); 687613038bcSCaesar Wang 688f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 16, 689f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 690f9ba21beSCaesar Wang timing_config) & 691f9ba21beSCaesar Wang 0xff) << 16); 692613038bcSCaesar Wang 693f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 277), 0xffff, 694613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 695613038bcSCaesar Wang 696f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 282), 0xffff, 697613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 698613038bcSCaesar Wang 699f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 283), 20 * pdram_timing->trefi); 700613038bcSCaesar Wang 701613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 702613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 703613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 704613038bcSCaesar Wang tmp1++; 705613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 706f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff << 16, tmp << 16); 707613038bcSCaesar Wang 708613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CC_F0:RW:0:10 */ 709613038bcSCaesar Wang tmp = tmp + 18; 710f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff, tmp); 711613038bcSCaesar Wang 712613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F0:RW:8:8 */ 713613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 714ad84ad49SDerek Basehore if (timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) { 715613038bcSCaesar Wang if (tmp1 == 0) 716613038bcSCaesar Wang tmp = 0; 717f9ba21beSCaesar Wang else if (tmp1 < 5) 718613038bcSCaesar Wang tmp = tmp1 - 1; 719f9ba21beSCaesar Wang else 720613038bcSCaesar Wang tmp = tmp1 - 5; 721613038bcSCaesar Wang } else { 722613038bcSCaesar Wang tmp = tmp1 - 2; 723613038bcSCaesar Wang } 724f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 8, tmp << 8); 725613038bcSCaesar Wang 726613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F0:RW:0:8 */ 727ad84ad49SDerek Basehore if ((timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) && 728613038bcSCaesar Wang (pdram_timing->cl >= 5)) 729613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 730613038bcSCaesar Wang else 731613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 732f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff, tmp); 733613038bcSCaesar Wang } 734613038bcSCaesar Wang } 735613038bcSCaesar Wang 736613038bcSCaesar Wang static void gen_rk3399_ctl_params_f1(struct timing_related_config 737613038bcSCaesar Wang *timing_config, 738613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 739613038bcSCaesar Wang { 740613038bcSCaesar Wang uint32_t i; 741613038bcSCaesar Wang uint32_t tmp, tmp1; 742613038bcSCaesar Wang 743613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 744613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 745613038bcSCaesar Wang tmp = 746f9ba21beSCaesar Wang ((700000 + 10) * timing_config->freq + 999) / 1000; 747f9ba21beSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 748613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 749f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), tmp); 750f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff << 16, 751f9ba21beSCaesar Wang pdram_timing->tdllk << 16); 752f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 753613038bcSCaesar Wang (pdram_timing->tmod << 24) | 754613038bcSCaesar Wang (pdram_timing->tmrd << 16) | 755613038bcSCaesar Wang (pdram_timing->trtp << 8)); 756f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 757613038bcSCaesar Wang (pdram_timing->txsr - 758613038bcSCaesar Wang pdram_timing->trcd) << 16); 759613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 760f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1 + 761613038bcSCaesar Wang pdram_timing->tinit3); 762f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 763f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 764f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 765f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 766f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 767f9ba21beSCaesar Wang pdram_timing->txsr << 16); 768f9ba21beSCaesar Wang } else { 769f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1); 770f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 11), pdram_timing->tinit4); 771f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 772f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 773f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 774f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 775f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 776f9ba21beSCaesar Wang pdram_timing->txsr << 16); 777f9ba21beSCaesar Wang } 778f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 10), pdram_timing->tinit3); 779f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 12), pdram_timing->tinit5); 780f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x7f << 8), 781613038bcSCaesar Wang ((pdram_timing->cl * 2) << 8)); 782f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x1f << 16), 783613038bcSCaesar Wang (pdram_timing->cwl << 16)); 784f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f << 24, 785613038bcSCaesar Wang pdram_timing->al << 24); 786f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 28), 0xffffff00, 787613038bcSCaesar Wang (pdram_timing->tras_min << 24) | 788613038bcSCaesar Wang (pdram_timing->trc << 16) | 789613038bcSCaesar Wang (pdram_timing->trrd << 8)); 790f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 29), 0xffffff, 791613038bcSCaesar Wang (pdram_timing->tfaw << 16) | 792f9ba21beSCaesar Wang (pdram_timing->trppb << 8) | 793f9ba21beSCaesar Wang pdram_timing->twtr); 794f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 35), (pdram_timing->tcke << 24) | 795f9ba21beSCaesar Wang pdram_timing->tras_max); 796f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 36), 0xff, 797613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 798f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), (0xff << 24), 799f9ba21beSCaesar Wang (pdram_timing->trcd << 24)); 800f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 40), 0x3f, pdram_timing->twr); 801f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 24, 802613038bcSCaesar Wang pdram_timing->tmrz << 24); 803613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 804613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 805f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff << 8, tmp << 8); 806f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff << 8, 807613038bcSCaesar Wang pdram_timing->trp << 8); 808f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 49), 809613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 810613038bcSCaesar Wang pdram_timing->trfc); 811f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff << 16, 812613038bcSCaesar Wang pdram_timing->txp << 16); 813f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 54), 0xffff, 814613038bcSCaesar Wang pdram_timing->txpdll); 815f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff << 8, 816613038bcSCaesar Wang pdram_timing->tmrri << 8); 817f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 57), (pdram_timing->tmrwckel << 24) | 818613038bcSCaesar Wang (pdram_timing->tckehcs << 16) | 819f9ba21beSCaesar Wang (pdram_timing->tckelcs << 8) | 820f9ba21beSCaesar Wang pdram_timing->tcscke); 821f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 58), 0xf, pdram_timing->tzqcke); 822f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 61), 0xffff, pdram_timing->txsnr); 823f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xffff << 16, 824613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 825613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 826f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 65), (pdram_timing->tckelpd << 24) | 827613038bcSCaesar Wang (pdram_timing->tescke << 16) | 828f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 829f9ba21beSCaesar Wang pdram_timing->tckckel); 830f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 66), 0xfff, 831613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 832613038bcSCaesar Wang pdram_timing->tcsckeh); 833f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), (0xff << 24), 834613038bcSCaesar Wang (pdram_timing->tcksre << 24)); 835f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff, 836613038bcSCaesar Wang pdram_timing->tcksrx); 837f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), (0x1 << 25), 838613038bcSCaesar Wang (timing_config->dllbp << 25)); 839f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 125), 840613038bcSCaesar Wang (pdram_timing->tvrcg_disable << 16) | 841613038bcSCaesar Wang pdram_timing->tvrcg_enable); 842f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 126), (pdram_timing->tckfspx << 24) | 843613038bcSCaesar Wang (pdram_timing->tckfspe << 16) | 844613038bcSCaesar Wang pdram_timing->tfc_long); 845f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 127), 0xffff, 846613038bcSCaesar Wang pdram_timing->tvref_long); 847f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff << 16, 848f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 849f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 135), (pdram_timing->mr[2] << 16) | 850f9ba21beSCaesar Wang pdram_timing->mr[1]); 851f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff << 16, 852f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 853f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xff, pdram_timing->mr11); 854f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff << 16, 855f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 856f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 149), (pdram_timing->mr[2] << 16) | 857f9ba21beSCaesar Wang pdram_timing->mr[1]); 858f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff << 16, 859f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 860f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xff, pdram_timing->mr11); 861613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 862f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 141), 0xffff, 863f9ba21beSCaesar Wang pdram_timing->mr12); 864f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 143), 0xffff, 865f9ba21beSCaesar Wang pdram_timing->mr14); 866f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 146), 0xffff, 867f9ba21beSCaesar Wang pdram_timing->mr22); 868f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 155), 0xffff, 869f9ba21beSCaesar Wang pdram_timing->mr12); 870f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 157), 0xffff, 871f9ba21beSCaesar Wang pdram_timing->mr14); 872f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 160), 0xffff, 873f9ba21beSCaesar Wang pdram_timing->mr22); 874613038bcSCaesar Wang } 875f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 182), 876613038bcSCaesar Wang ((pdram_timing->tzqinit / 2) << 16) | 877613038bcSCaesar Wang pdram_timing->tzqinit); 878f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 183), (pdram_timing->tzqcal << 16) | 879f9ba21beSCaesar Wang pdram_timing->tzqcs); 880f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 184), 0x3f, pdram_timing->tzqlat); 881f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 188), 0xfff, 882613038bcSCaesar Wang pdram_timing->tzqreset); 883f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 16, 884613038bcSCaesar Wang pdram_timing->todton << 16); 885613038bcSCaesar Wang 886613038bcSCaesar Wang if (timing_config->odt) { 887f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), (1 << 24)); 888613038bcSCaesar Wang if (timing_config->freq < 400) 889613038bcSCaesar Wang tmp = 4 << 24; 890613038bcSCaesar Wang else 891613038bcSCaesar Wang tmp = 8 << 24; 892613038bcSCaesar Wang } else { 893f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), (1 << 24)); 894613038bcSCaesar Wang tmp = 2 << 24; 895613038bcSCaesar Wang } 896f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 217), 0x1f << 24, tmp); 897f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), 0xf << 24, 898613038bcSCaesar Wang (pdram_timing->tdqsck_max << 24)); 899f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 222), 0x3, pdram_timing->tdqsck); 900f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 291), 0xffff, 901613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, 902613038bcSCaesar Wang pdram_timing->cwl) << 8) | 903613038bcSCaesar Wang get_rdlat_adj(timing_config->dram_type, 904613038bcSCaesar Wang pdram_timing->cl)); 905613038bcSCaesar Wang 906f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff, 907613038bcSCaesar Wang (4 * pdram_timing->trefi) & 0xffff); 908613038bcSCaesar Wang 909f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff << 16, 910613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 911613038bcSCaesar Wang 912613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 913613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 914613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 915613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 916613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 917613038bcSCaesar Wang } else { 918613038bcSCaesar Wang tmp = 0; 919613038bcSCaesar Wang } 920f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 24, 921613038bcSCaesar Wang (tmp & 0x3f) << 24); 922613038bcSCaesar Wang 923613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 924613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 925613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 926613038bcSCaesar Wang tmp = pdram_timing->cl + 927f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 928f9ba21beSCaesar Wang tmp--; 929613038bcSCaesar Wang /* todtoff_max */ 930613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 931613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 932613038bcSCaesar Wang } else { 933613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 934613038bcSCaesar Wang } 935f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 16, 936613038bcSCaesar Wang (tmp & 0x3f) << 16); 937613038bcSCaesar Wang 938f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 24, 939f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 940f9ba21beSCaesar Wang timing_config) & 941f9ba21beSCaesar Wang 0xff) << 24); 942613038bcSCaesar Wang 943f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff << 16, 944613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 945613038bcSCaesar Wang 946f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 289), 0xffff, 947613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 948613038bcSCaesar Wang 949f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 290), 20 * pdram_timing->trefi); 950613038bcSCaesar Wang 951613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 952613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 953613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 954613038bcSCaesar Wang tmp1++; 955613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 956f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff << 16, tmp << 16); 957613038bcSCaesar Wang 958613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CC_F1:RW:0:10 */ 959613038bcSCaesar Wang tmp = tmp + 18; 960f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff, tmp); 961613038bcSCaesar Wang 962613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F1:RW:24:8 */ 963613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 964ad84ad49SDerek Basehore if (timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) { 965613038bcSCaesar Wang if (tmp1 == 0) 966613038bcSCaesar Wang tmp = 0; 967f9ba21beSCaesar Wang else if (tmp1 < 5) 968613038bcSCaesar Wang tmp = tmp1 - 1; 969f9ba21beSCaesar Wang else 970613038bcSCaesar Wang tmp = tmp1 - 5; 971613038bcSCaesar Wang } else { 972613038bcSCaesar Wang tmp = tmp1 - 2; 973613038bcSCaesar Wang } 974613038bcSCaesar Wang 975f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 24, tmp << 24); 976613038bcSCaesar Wang 977613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F1:RW:16:8 */ 978ad84ad49SDerek Basehore if ((timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) && 979613038bcSCaesar Wang (pdram_timing->cl >= 5)) 980613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 981613038bcSCaesar Wang else 982613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 983f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 16, tmp << 16); 984613038bcSCaesar Wang } 985613038bcSCaesar Wang } 986613038bcSCaesar Wang 9879a6376c8SDerek Basehore static void gen_rk3399_enable_training(uint32_t ch_cnt, uint32_t nmhz) 9889a6376c8SDerek Basehore { 9899a6376c8SDerek Basehore uint32_t i, tmp; 9909a6376c8SDerek Basehore 9919a6376c8SDerek Basehore if (nmhz <= PHY_DLL_BYPASS_FREQ) 9929a6376c8SDerek Basehore tmp = 0; 9939a6376c8SDerek Basehore else 9949a6376c8SDerek Basehore tmp = 1; 9959a6376c8SDerek Basehore 9969a6376c8SDerek Basehore for (i = 0; i < ch_cnt; i++) { 9979a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 305), 1 << 16, tmp << 16); 9989a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 71), 1, tmp); 99946b9dbceSLin Huang mmio_clrsetbits_32(CTL_REG(i, 70), 1 << 8, 1 << 8); 10009a6376c8SDerek Basehore } 10019a6376c8SDerek Basehore } 10029a6376c8SDerek Basehore 100343f52e92SXing Zheng static void gen_rk3399_disable_training(uint32_t ch_cnt) 100443f52e92SXing Zheng { 100543f52e92SXing Zheng uint32_t i; 100643f52e92SXing Zheng 100743f52e92SXing Zheng for (i = 0; i < ch_cnt; i++) { 100843f52e92SXing Zheng mmio_clrbits_32(CTL_REG(i, 305), 1 << 16); 100943f52e92SXing Zheng mmio_clrbits_32(CTL_REG(i, 71), 1); 101043f52e92SXing Zheng mmio_clrbits_32(CTL_REG(i, 70), 1 << 8); 101143f52e92SXing Zheng } 101243f52e92SXing Zheng } 101343f52e92SXing Zheng 1014613038bcSCaesar Wang static void gen_rk3399_ctl_params(struct timing_related_config *timing_config, 1015613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1016613038bcSCaesar Wang uint32_t fn) 1017613038bcSCaesar Wang { 1018613038bcSCaesar Wang if (fn == 0) 1019613038bcSCaesar Wang gen_rk3399_ctl_params_f0(timing_config, pdram_timing); 1020613038bcSCaesar Wang else 1021613038bcSCaesar Wang gen_rk3399_ctl_params_f1(timing_config, pdram_timing); 1022613038bcSCaesar Wang } 1023613038bcSCaesar Wang 1024613038bcSCaesar Wang static void gen_rk3399_pi_params_f0(struct timing_related_config *timing_config, 1025613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1026613038bcSCaesar Wang { 1027613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1028613038bcSCaesar Wang uint32_t i; 1029613038bcSCaesar Wang 1030613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1031613038bcSCaesar Wang /* PI_02 PI_TDFI_PHYMSTR_MAX_F0:RW:0:32 */ 1032613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1033f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 2), tmp); 1034613038bcSCaesar Wang /* PI_03 PI_TDFI_PHYMSTR_RESP_F0:RW:0:16 */ 1035613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1036f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 3), 0xffff, tmp); 1037613038bcSCaesar Wang /* PI_07 PI_TDFI_PHYUPD_RESP_F0:RW:16:16 */ 1038f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 7), 0xffff << 16, tmp << 16); 1039613038bcSCaesar Wang 1040613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F0:RW:0:8 */ 1041613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1042613038bcSCaesar Wang tmp = 2; 1043613038bcSCaesar Wang else 1044613038bcSCaesar Wang tmp = 0; 1045613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1046613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1047613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1048f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff, tmp); 1049613038bcSCaesar Wang /* PI_43 PI_WRLAT_F0:RW:0:5 */ 1050613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1051613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1052f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f, tmp); 1053613038bcSCaesar Wang } 1054613038bcSCaesar Wang /* PI_43 PI_ADDITIVE_LAT_F0:RW:8:6 */ 1055f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x3f << 8, 1056613038bcSCaesar Wang PI_ADD_LATENCY << 8); 1057613038bcSCaesar Wang 1058613038bcSCaesar Wang /* PI_43 PI_CASLAT_LIN_F0:RW:16:7 */ 1059f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x7f << 16, 1060f9ba21beSCaesar Wang (pdram_timing->cl * 2) << 16); 1061613038bcSCaesar Wang /* PI_46 PI_TREF_F0:RW:16:16 */ 1062f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0xffff << 16, 1063613038bcSCaesar Wang pdram_timing->trefi << 16); 1064613038bcSCaesar Wang /* PI_46 PI_TRFC_F0:RW:0:10 */ 1065f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0x3ff, pdram_timing->trfc); 1066613038bcSCaesar Wang /* PI_66 PI_TODTL_2CMD_F0:RW:24:8 */ 1067613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1068613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1069f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 66), 0xff << 24, 1070f9ba21beSCaesar Wang tmp << 24); 1071613038bcSCaesar Wang } 1072613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F0:RW:16:6 */ 1073613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1074613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1075613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1076613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1077613038bcSCaesar Wang if (tmp1 > tmp2) 1078613038bcSCaesar Wang tmp = tmp1 - tmp2; 1079613038bcSCaesar Wang else 1080613038bcSCaesar Wang tmp = 0; 1081613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1082613038bcSCaesar Wang tmp = 0; 1083613038bcSCaesar Wang } 1084f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 16, tmp << 16); 1085613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F0:RW:8:6 */ 1086613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1087613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1088613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1089f9ba21beSCaesar Wang tmp1 = pdram_timing->cl; 1090f9ba21beSCaesar Wang tmp1 += get_pi_todtoff_min(pdram_timing, timing_config); 1091f9ba21beSCaesar Wang tmp1--; 1092613038bcSCaesar Wang /* todtoff_max */ 1093613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1094613038bcSCaesar Wang if (tmp1 > tmp2) 1095613038bcSCaesar Wang tmp = tmp1 - tmp2; 1096613038bcSCaesar Wang else 1097613038bcSCaesar Wang tmp = 0; 1098613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1099613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1100613038bcSCaesar Wang } 1101f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 8, tmp << 8); 1102613038bcSCaesar Wang /* PI_89 PI_RDLAT_ADJ_F0:RW:16:8 */ 1103613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1104f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 16, tmp << 16); 1105613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F0:RW:16:8 */ 1106613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1107f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 16, tmp << 16); 1108613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F0:RW:16:8 */ 1109613038bcSCaesar Wang tmp1 = tmp; 1110613038bcSCaesar Wang if (tmp1 == 0) 1111613038bcSCaesar Wang tmp = 0; 1112f9ba21beSCaesar Wang else if (tmp1 < 5) 1113613038bcSCaesar Wang tmp = tmp1 - 1; 1114f9ba21beSCaesar Wang else 1115613038bcSCaesar Wang tmp = tmp1 - 5; 1116f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 16, tmp << 16); 1117613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 1118613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1119613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1120613038bcSCaesar Wang tmp1++; 1121613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1122f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff << 16, tmp << 16); 1123613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CC_F0:RW:0:10 */ 1124f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff, tmp + 18); 1125613038bcSCaesar Wang /* PI_102 PI_TMRZ_F0:RW:8:5 */ 1126f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 102), 0x1f << 8, 1127613038bcSCaesar Wang pdram_timing->tmrz << 8); 1128613038bcSCaesar Wang /* PI_111 PI_TDFI_CALVL_STROBE_F0:RW:8:4 */ 1129613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1130613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1131613038bcSCaesar Wang tmp1++; 1132613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1133613038bcSCaesar Wang tmp = tmp1 + 5; 1134f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 8, tmp << 8); 1135613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F0:RW:16:6 */ 1136613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1137613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1138613038bcSCaesar Wang tmp++; 1139613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1140613038bcSCaesar Wang tmp = tmp + 1; 1141613038bcSCaesar Wang else 1142613038bcSCaesar Wang tmp = tmp + 8; 1143f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 16, tmp << 16); 1144613038bcSCaesar Wang /* PI_125 PI_MR1_DATA_F0_0:RW+:8:16 */ 1145f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 125), 0xffff << 8, 1146613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1147613038bcSCaesar Wang /* PI_133 PI_MR1_DATA_F0_1:RW+:0:16 */ 1148f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff, pdram_timing->mr[1]); 1149613038bcSCaesar Wang /* PI_140 PI_MR1_DATA_F0_2:RW+:16:16 */ 1150f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 140), 0xffff << 16, 1151613038bcSCaesar Wang pdram_timing->mr[1] << 16); 1152613038bcSCaesar Wang /* PI_148 PI_MR1_DATA_F0_3:RW+:0:16 */ 1153f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff, pdram_timing->mr[1]); 1154613038bcSCaesar Wang /* PI_126 PI_MR2_DATA_F0_0:RW+:0:16 */ 1155f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 126), 0xffff, pdram_timing->mr[2]); 1156613038bcSCaesar Wang /* PI_133 PI_MR2_DATA_F0_1:RW+:16:16 */ 1157f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff << 16, 1158613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1159613038bcSCaesar Wang /* PI_141 PI_MR2_DATA_F0_2:RW+:0:16 */ 1160f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 141), 0xffff, pdram_timing->mr[2]); 1161613038bcSCaesar Wang /* PI_148 PI_MR2_DATA_F0_3:RW+:16:16 */ 1162f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff << 16, 1163613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1164613038bcSCaesar Wang /* PI_156 PI_TFC_F0:RW:0:10 */ 1165cdb6d5e5SDerek Basehore mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff, 1166cdb6d5e5SDerek Basehore pdram_timing->tfc_long); 1167613038bcSCaesar Wang /* PI_158 PI_TWR_F0:RW:24:6 */ 1168f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 24, 1169613038bcSCaesar Wang pdram_timing->twr << 24); 1170613038bcSCaesar Wang /* PI_158 PI_TWTR_F0:RW:16:6 */ 1171f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 16, 1172613038bcSCaesar Wang pdram_timing->twtr << 16); 1173613038bcSCaesar Wang /* PI_158 PI_TRCD_F0:RW:8:8 */ 1174f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff << 8, 1175613038bcSCaesar Wang pdram_timing->trcd << 8); 1176613038bcSCaesar Wang /* PI_158 PI_TRP_F0:RW:0:8 */ 1177f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff, pdram_timing->trp); 1178613038bcSCaesar Wang /* PI_157 PI_TRTP_F0:RW:24:8 */ 1179f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 157), 0xff << 24, 1180613038bcSCaesar Wang pdram_timing->trtp << 24); 1181613038bcSCaesar Wang /* PI_159 PI_TRAS_MIN_F0:RW:24:8 */ 1182f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0xff << 24, 1183613038bcSCaesar Wang pdram_timing->tras_min << 24); 1184613038bcSCaesar Wang /* PI_159 PI_TRAS_MAX_F0:RW:0:17 */ 1185613038bcSCaesar Wang tmp = pdram_timing->tras_max * 99 / 100; 1186f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0x1ffff, tmp); 1187613038bcSCaesar Wang /* PI_160 PI_TMRD_F0:RW:16:6 */ 1188f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0x3f << 16, 1189613038bcSCaesar Wang pdram_timing->tmrd << 16); 1190613038bcSCaesar Wang /*PI_160 PI_TDQSCK_MAX_F0:RW:0:4 */ 1191f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0xf, 1192613038bcSCaesar Wang pdram_timing->tdqsck_max); 1193613038bcSCaesar Wang /* PI_187 PI_TDFI_CTRLUPD_MAX_F0:RW:8:16 */ 1194f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 187), 0xffff << 8, 1195f9ba21beSCaesar Wang (2 * pdram_timing->trefi) << 8); 1196613038bcSCaesar Wang /* PI_188 PI_TDFI_CTRLUPD_INTERVAL_F0:RW:0:32 */ 1197f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 188), 0xffffffff, 1198f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1199613038bcSCaesar Wang } 1200613038bcSCaesar Wang } 1201613038bcSCaesar Wang 1202613038bcSCaesar Wang static void gen_rk3399_pi_params_f1(struct timing_related_config *timing_config, 1203613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1204613038bcSCaesar Wang { 1205613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1206613038bcSCaesar Wang uint32_t i; 1207613038bcSCaesar Wang 1208613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1209613038bcSCaesar Wang /* PI_04 PI_TDFI_PHYMSTR_MAX_F1:RW:0:32 */ 1210613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1211f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 4), tmp); 1212613038bcSCaesar Wang /* PI_05 PI_TDFI_PHYMSTR_RESP_F1:RW:0:16 */ 1213613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1214f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 5), 0xffff, tmp); 1215613038bcSCaesar Wang /* PI_12 PI_TDFI_PHYUPD_RESP_F1:RW:0:16 */ 1216f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 12), 0xffff, tmp); 1217613038bcSCaesar Wang 1218613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F1:RW:8:8 */ 1219613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1220613038bcSCaesar Wang tmp = 2; 1221613038bcSCaesar Wang else 1222613038bcSCaesar Wang tmp = 0; 1223613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1224613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1225613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1226f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff << 8, tmp << 8); 1227613038bcSCaesar Wang /* PI_43 PI_WRLAT_F1:RW:24:5 */ 1228613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1229613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1230f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f << 24, 1231f9ba21beSCaesar Wang tmp << 24); 1232613038bcSCaesar Wang } 1233613038bcSCaesar Wang /* PI_44 PI_ADDITIVE_LAT_F1:RW:0:6 */ 1234f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x3f, PI_ADD_LATENCY); 1235613038bcSCaesar Wang /* PI_44 PI_CASLAT_LIN_F1:RW:8:7:=0x18 */ 1236f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x7f << 8, 12375a5dc617SDerek Basehore (pdram_timing->cl * 2) << 8); 1238613038bcSCaesar Wang /* PI_47 PI_TREF_F1:RW:16:16 */ 1239f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0xffff << 16, 1240613038bcSCaesar Wang pdram_timing->trefi << 16); 1241613038bcSCaesar Wang /* PI_47 PI_TRFC_F1:RW:0:10 */ 1242f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0x3ff, pdram_timing->trfc); 1243613038bcSCaesar Wang /* PI_67 PI_TODTL_2CMD_F1:RW:8:8 */ 1244613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1245613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1246f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 67), 0xff << 8, tmp << 8); 1247613038bcSCaesar Wang } 1248613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F1:RW:24:6 */ 1249f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1250f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1251613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1252613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1253613038bcSCaesar Wang if (tmp1 > tmp2) 1254613038bcSCaesar Wang tmp = tmp1 - tmp2; 1255613038bcSCaesar Wang else 1256613038bcSCaesar Wang tmp = 0; 1257613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1258613038bcSCaesar Wang tmp = 0; 1259613038bcSCaesar Wang } 1260f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 24, tmp << 24); 1261613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F1:RW:16:6 */ 1262f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1263f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1264613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1265f9ba21beSCaesar Wang tmp1 = pdram_timing->cl + 1266f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 1267f9ba21beSCaesar Wang tmp1--; 1268613038bcSCaesar Wang /* todtoff_max */ 1269613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1270613038bcSCaesar Wang if (tmp1 > tmp2) 1271613038bcSCaesar Wang tmp = tmp1 - tmp2; 1272613038bcSCaesar Wang else 1273613038bcSCaesar Wang tmp = 0; 1274f9ba21beSCaesar Wang } else if (timing_config->dram_type == DDR3) 1275613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1276f9ba21beSCaesar Wang 1277f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 16, tmp << 16); 1278613038bcSCaesar Wang /*P I_89 PI_RDLAT_ADJ_F1:RW:24:8 */ 1279613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1280f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 24, tmp << 24); 1281613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F1:RW:24:8 */ 1282613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1283f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 24, tmp << 24); 1284613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F1:RW:24:8 */ 1285613038bcSCaesar Wang tmp1 = tmp; 1286613038bcSCaesar Wang if (tmp1 == 0) 1287613038bcSCaesar Wang tmp = 0; 1288f9ba21beSCaesar Wang else if (tmp1 < 5) 1289613038bcSCaesar Wang tmp = tmp1 - 1; 1290f9ba21beSCaesar Wang else 1291613038bcSCaesar Wang tmp = tmp1 - 5; 1292f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 24, tmp << 24); 1293613038bcSCaesar Wang /*PI_96 PI_TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 1294613038bcSCaesar Wang /* tadr=20ns */ 1295613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1296613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1297613038bcSCaesar Wang tmp1++; 1298613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1299f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff << 16, tmp << 16); 1300613038bcSCaesar Wang /* PI_96 PI_TDFI_CALVL_CC_F1:RW:0:10 */ 1301613038bcSCaesar Wang tmp = tmp + 18; 1302f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff, tmp); 1303613038bcSCaesar Wang /*PI_103 PI_TMRZ_F1:RW:0:5 */ 1304f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 103), 0x1f, pdram_timing->tmrz); 1305613038bcSCaesar Wang /*PI_111 PI_TDFI_CALVL_STROBE_F1:RW:16:4 */ 1306613038bcSCaesar Wang /* tds_train=ceil(2/ns) */ 1307613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1308613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1309613038bcSCaesar Wang tmp1++; 1310613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1311613038bcSCaesar Wang tmp = tmp1 + 5; 1312f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 16, 1313613038bcSCaesar Wang tmp << 16); 1314613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F1:RW:24:6 */ 1315613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1316613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1317613038bcSCaesar Wang tmp++; 1318613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1319613038bcSCaesar Wang tmp = tmp + 1; 1320613038bcSCaesar Wang else 1321613038bcSCaesar Wang tmp = tmp + 8; 1322f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 24, 1323613038bcSCaesar Wang tmp << 24); 1324613038bcSCaesar Wang /* PI_128 PI_MR1_DATA_F1_0:RW+:0:16 */ 1325f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff, pdram_timing->mr[1]); 1326613038bcSCaesar Wang /* PI_135 PI_MR1_DATA_F1_1:RW+:8:16 */ 1327f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 135), 0xffff << 8, 1328613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1329613038bcSCaesar Wang /* PI_143 PI_MR1_DATA_F1_2:RW+:0:16 */ 1330f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff, pdram_timing->mr[1]); 1331613038bcSCaesar Wang /* PI_150 PI_MR1_DATA_F1_3:RW+:8:16 */ 1332f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 150), 0xffff << 8, 1333613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1334613038bcSCaesar Wang /* PI_128 PI_MR2_DATA_F1_0:RW+:16:16 */ 1335f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff << 16, 1336613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1337613038bcSCaesar Wang /* PI_136 PI_MR2_DATA_F1_1:RW+:0:16 */ 1338f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 136), 0xffff, pdram_timing->mr[2]); 1339613038bcSCaesar Wang /* PI_143 PI_MR2_DATA_F1_2:RW+:16:16 */ 1340f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff << 16, 1341613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1342613038bcSCaesar Wang /* PI_151 PI_MR2_DATA_F1_3:RW+:0:16 */ 1343f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 151), 0xffff, pdram_timing->mr[2]); 1344613038bcSCaesar Wang /* PI_156 PI_TFC_F1:RW:16:10 */ 1345f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff << 16, 1346cdb6d5e5SDerek Basehore pdram_timing->tfc_long << 16); 1347613038bcSCaesar Wang /* PI_162 PI_TWR_F1:RW:8:6 */ 1348f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f << 8, 1349613038bcSCaesar Wang pdram_timing->twr << 8); 1350613038bcSCaesar Wang /* PI_162 PI_TWTR_F1:RW:0:6 */ 1351f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f, pdram_timing->twtr); 1352613038bcSCaesar Wang /* PI_161 PI_TRCD_F1:RW:24:8 */ 1353f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 24, 1354613038bcSCaesar Wang pdram_timing->trcd << 24); 1355613038bcSCaesar Wang /* PI_161 PI_TRP_F1:RW:16:8 */ 1356f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 16, 1357613038bcSCaesar Wang pdram_timing->trp << 16); 1358613038bcSCaesar Wang /* PI_161 PI_TRTP_F1:RW:8:8 */ 1359f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 8, 1360613038bcSCaesar Wang pdram_timing->trtp << 8); 1361613038bcSCaesar Wang /* PI_163 PI_TRAS_MIN_F1:RW:24:8 */ 1362f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0xff << 24, 1363613038bcSCaesar Wang pdram_timing->tras_min << 24); 1364613038bcSCaesar Wang /* PI_163 PI_TRAS_MAX_F1:RW:0:17 */ 1365f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0x1ffff, 1366f9ba21beSCaesar Wang pdram_timing->tras_max * 99 / 100); 1367613038bcSCaesar Wang /* PI_164 PI_TMRD_F1:RW:16:6 */ 1368f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0x3f << 16, 1369613038bcSCaesar Wang pdram_timing->tmrd << 16); 1370613038bcSCaesar Wang /* PI_164 PI_TDQSCK_MAX_F1:RW:0:4 */ 1371f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0xf, 1372613038bcSCaesar Wang pdram_timing->tdqsck_max); 1373613038bcSCaesar Wang /* PI_189 PI_TDFI_CTRLUPD_MAX_F1:RW:0:16 */ 1374f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 189), 0xffff, 1375f9ba21beSCaesar Wang 2 * pdram_timing->trefi); 1376613038bcSCaesar Wang /* PI_190 PI_TDFI_CTRLUPD_INTERVAL_F1:RW:0:32 */ 1377f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 190), 0xffffffff, 1378f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1379613038bcSCaesar Wang } 1380613038bcSCaesar Wang } 1381613038bcSCaesar Wang 1382613038bcSCaesar Wang static void gen_rk3399_pi_params(struct timing_related_config *timing_config, 1383613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1384613038bcSCaesar Wang uint32_t fn) 1385613038bcSCaesar Wang { 1386613038bcSCaesar Wang if (fn == 0) 1387613038bcSCaesar Wang gen_rk3399_pi_params_f0(timing_config, pdram_timing); 1388613038bcSCaesar Wang else 1389613038bcSCaesar Wang gen_rk3399_pi_params_f1(timing_config, pdram_timing); 1390613038bcSCaesar Wang } 1391613038bcSCaesar Wang 1392613038bcSCaesar Wang static void gen_rk3399_set_odt(uint32_t odt_en) 1393613038bcSCaesar Wang { 1394613038bcSCaesar Wang uint32_t drv_odt_val; 1395613038bcSCaesar Wang uint32_t i; 1396613038bcSCaesar Wang 1397613038bcSCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) { 1398613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 16; 1399f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 5), 0x7 << 16, drv_odt_val); 1400f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 133), 0x7 << 16, drv_odt_val); 1401f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 261), 0x7 << 16, drv_odt_val); 1402f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 389), 0x7 << 16, drv_odt_val); 1403613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 24; 1404f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 6), 0x7 << 24, drv_odt_val); 1405f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 134), 0x7 << 24, drv_odt_val); 1406f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 262), 0x7 << 24, drv_odt_val); 1407f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 390), 0x7 << 24, drv_odt_val); 1408613038bcSCaesar Wang } 1409613038bcSCaesar Wang } 1410613038bcSCaesar Wang 14119a6376c8SDerek Basehore static void gen_rk3399_phy_dll_bypass(uint32_t mhz, uint32_t ch, 14129a6376c8SDerek Basehore uint32_t index, uint32_t dram_type) 14139a6376c8SDerek Basehore { 14149a6376c8SDerek Basehore uint32_t sw_master_mode = 0; 14159a6376c8SDerek Basehore uint32_t rddqs_gate_delay, rddqs_latency, total_delay; 14169a6376c8SDerek Basehore uint32_t i; 14179a6376c8SDerek Basehore 14189a6376c8SDerek Basehore if (dram_type == DDR3) 14199a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE; 14209a6376c8SDerek Basehore else if (dram_type == LPDDR3) 14219a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 2500; 14229a6376c8SDerek Basehore else 14239a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 1500; 14249a6376c8SDerek Basehore /* total_delay + 0.55tck */ 14259a6376c8SDerek Basehore total_delay += (55 * 10000)/mhz; 14269a6376c8SDerek Basehore rddqs_latency = total_delay * mhz / 1000000; 14279a6376c8SDerek Basehore total_delay -= rddqs_latency * 1000000 / mhz; 14289a6376c8SDerek Basehore rddqs_gate_delay = total_delay * 0x200 * mhz / 1000000; 14299a6376c8SDerek Basehore if (mhz <= PHY_DLL_BYPASS_FREQ) { 14309a6376c8SDerek Basehore sw_master_mode = 0xc; 14319a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 514), 1); 14329a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 642), 1); 14339a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 770), 1); 14349a6376c8SDerek Basehore 14359a6376c8SDerek Basehore /* setting bypass mode slave delay */ 14369a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 14379a6376c8SDerek Basehore /* wr dq delay = -180deg + (0x60 / 4) * 20ps */ 14389a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 1 + 128 * i), 0x7ff << 8, 14399a6376c8SDerek Basehore 0x4a0 << 8); 14409a6376c8SDerek Basehore /* rd dqs/dq delay = (0x60 / 4) * 20ps */ 14419a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 11 + 128 * i), 0x3ff, 14429a6376c8SDerek Basehore 0xa0); 14439a6376c8SDerek Basehore /* rd rddqs_gate delay */ 14449a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 2 + 128 * i), 0x3ff, 14459a6376c8SDerek Basehore rddqs_gate_delay); 14469a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + 128 * i), 0xf, 14479a6376c8SDerek Basehore rddqs_latency); 14489a6376c8SDerek Basehore } 14499a6376c8SDerek Basehore for (i = 0; i < 3; i++) 14509a6376c8SDerek Basehore /* adr delay */ 14519a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 513 + 128 * i), 14529a6376c8SDerek Basehore 0x7ff << 16, 0x80 << 16); 14539a6376c8SDerek Basehore 14549a6376c8SDerek Basehore if ((mmio_read_32(PHY_REG(ch, 86)) & 0xc00) == 0) { 14559a6376c8SDerek Basehore /* 14569a6376c8SDerek Basehore * old status is normal mode, 14579a6376c8SDerek Basehore * and saving the wrdqs slave delay 14589a6376c8SDerek Basehore */ 14599a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 14609a6376c8SDerek Basehore /* save and clear wr dqs slave delay */ 14619a6376c8SDerek Basehore wrdqs_delay_val[ch][index][i] = 0x3ff & 14629a6376c8SDerek Basehore (mmio_read_32(PHY_REG(ch, 63 + i * 128)) 14639a6376c8SDerek Basehore >> 16); 14649a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128), 14659a6376c8SDerek Basehore 0x03ff << 16, 0 << 16); 14669a6376c8SDerek Basehore /* 14679a6376c8SDerek Basehore * in normal mode the cmd may delay 1cycle by 14689a6376c8SDerek Basehore * wrlvl and in bypass mode making dqs also 14699a6376c8SDerek Basehore * delay 1cycle. 14709a6376c8SDerek Basehore */ 14719a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + i * 128), 14729a6376c8SDerek Basehore 0x07 << 8, 0x1 << 8); 14739a6376c8SDerek Basehore } 14749a6376c8SDerek Basehore } 14759a6376c8SDerek Basehore } else if (mmio_read_32(PHY_REG(ch, 86)) & 0xc00) { 14769a6376c8SDerek Basehore /* old status is bypass mode and restore wrlvl resume */ 14779a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 14789a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128), 14799a6376c8SDerek Basehore 0x03ff << 16, 14809a6376c8SDerek Basehore (wrdqs_delay_val[ch][index][i] & 14819a6376c8SDerek Basehore 0x3ff) << 16); 14829a6376c8SDerek Basehore /* resume phy_write_path_lat_add */ 14839a6376c8SDerek Basehore mmio_clrbits_32(PHY_REG(ch, 78 + i * 128), 0x07 << 8); 14849a6376c8SDerek Basehore } 14859a6376c8SDerek Basehore } 14869a6376c8SDerek Basehore 14879a6376c8SDerek Basehore /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */ 14889a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 86), 0xf << 8, sw_master_mode << 8); 14899a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 214), 0xf << 8, sw_master_mode << 8); 14909a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 342), 0xf << 8, sw_master_mode << 8); 14919a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 470), 0xf << 8, sw_master_mode << 8); 14929a6376c8SDerek Basehore 14939a6376c8SDerek Basehore /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */ 14949a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 547), 0xf << 16, sw_master_mode << 16); 14959a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 675), 0xf << 16, sw_master_mode << 16); 14969a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 803), 0xf << 16, sw_master_mode << 16); 14979a6376c8SDerek Basehore } 14989a6376c8SDerek Basehore 1499613038bcSCaesar Wang static void gen_rk3399_phy_params(struct timing_related_config *timing_config, 1500613038bcSCaesar Wang struct drv_odt_lp_config *drv_config, 1501613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1502613038bcSCaesar Wang uint32_t fn) 1503613038bcSCaesar Wang { 1504613038bcSCaesar Wang uint32_t tmp, i, div, j; 1505613038bcSCaesar Wang uint32_t mem_delay_ps, pad_delay_ps, total_delay_ps, delay_frac_ps; 1506613038bcSCaesar Wang uint32_t trpre_min_ps, gate_delay_ps, gate_delay_frac_ps; 1507613038bcSCaesar Wang uint32_t ie_enable, tsel_enable, cas_lat, rddata_en_ie_dly, tsel_adder; 1508613038bcSCaesar Wang uint32_t extra_adder, delta, hs_offset; 1509613038bcSCaesar Wang 1510613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1511613038bcSCaesar Wang 1512613038bcSCaesar Wang pad_delay_ps = PI_PAD_DELAY_PS_VALUE; 1513613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 1514613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 1515613038bcSCaesar Wang 1516f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 896), (0x3 << 8) | 1, fn << 8); 1517613038bcSCaesar Wang 1518613038bcSCaesar Wang /* PHY_LOW_FREQ_SEL */ 1519613038bcSCaesar Wang /* DENALI_PHY_913 1bit offset_0 */ 1520613038bcSCaesar Wang if (timing_config->freq > 400) 1521f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 913), 1); 1522613038bcSCaesar Wang else 1523f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 913), 1); 1524613038bcSCaesar Wang 1525613038bcSCaesar Wang /* PHY_RPTR_UPDATE_x */ 1526613038bcSCaesar Wang /* DENALI_PHY_87/215/343/471 4bit offset_16 */ 1527613038bcSCaesar Wang tmp = 2500 / (1000000 / pdram_timing->mhz) + 3; 1528613038bcSCaesar Wang if ((2500 % (1000000 / pdram_timing->mhz)) != 0) 1529613038bcSCaesar Wang tmp++; 1530f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 87), 0xf << 16, tmp << 16); 1531f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 215), 0xf << 16, tmp << 16); 1532f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 343), 0xf << 16, tmp << 16); 1533f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 471), 0xf << 16, tmp << 16); 1534613038bcSCaesar Wang 1535613038bcSCaesar Wang /* PHY_PLL_CTRL */ 1536613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_0 */ 1537613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL */ 1538613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_0 */ 153909f41f8eSLin Huang tmp = (1 << 12) | (2 << 7) | (1 << 1); 1540f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff, tmp); 1541f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff, tmp); 1542613038bcSCaesar Wang 1543613038bcSCaesar Wang /* PHY_PLL_CTRL_CA */ 1544613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_16 */ 1545613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL_CA */ 1546613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_16 */ 154709f41f8eSLin Huang tmp = (2 << 7) | (1 << 5) | (1 << 1); 1548f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff << 16, tmp << 16); 1549f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff << 16, tmp << 16); 1550613038bcSCaesar Wang 1551613038bcSCaesar Wang /* PHY_TCKSRE_WAIT */ 1552613038bcSCaesar Wang /* DENALI_PHY_922 4bits offset_24 */ 1553613038bcSCaesar Wang if (pdram_timing->mhz <= 400) 1554613038bcSCaesar Wang tmp = 1; 1555613038bcSCaesar Wang else if (pdram_timing->mhz <= 800) 1556613038bcSCaesar Wang tmp = 3; 1557613038bcSCaesar Wang else if (pdram_timing->mhz <= 1000) 1558613038bcSCaesar Wang tmp = 4; 1559613038bcSCaesar Wang else 1560613038bcSCaesar Wang tmp = 5; 1561f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 922), 0xf << 24, tmp << 24); 1562613038bcSCaesar Wang /* PHY_CAL_CLK_SELECT_0:RW8:3 */ 1563613038bcSCaesar Wang div = pdram_timing->mhz / (2 * 20); 1564613038bcSCaesar Wang for (j = 2, tmp = 1; j <= 128; j <<= 1, tmp++) { 1565613038bcSCaesar Wang if (div < j) 1566613038bcSCaesar Wang break; 1567613038bcSCaesar Wang } 1568f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 947), 0x7 << 8, tmp << 8); 1569613038bcSCaesar Wang 1570613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 1571613038bcSCaesar Wang mem_delay_ps = 0; 1572613038bcSCaesar Wang trpre_min_ps = 1000; 1573613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 1574613038bcSCaesar Wang mem_delay_ps = 1500; 1575613038bcSCaesar Wang trpre_min_ps = 900; 1576613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 1577613038bcSCaesar Wang mem_delay_ps = 2500; 1578613038bcSCaesar Wang trpre_min_ps = 900; 1579613038bcSCaesar Wang } else { 1580613038bcSCaesar Wang ERROR("gen_rk3399_phy_params:dramtype unsupport\n"); 1581613038bcSCaesar Wang return; 1582613038bcSCaesar Wang } 1583613038bcSCaesar Wang total_delay_ps = mem_delay_ps + pad_delay_ps; 1584f9ba21beSCaesar Wang delay_frac_ps = 1000 * total_delay_ps / 1585f9ba21beSCaesar Wang (1000000 / pdram_timing->mhz); 1586613038bcSCaesar Wang gate_delay_ps = delay_frac_ps + 1000 - (trpre_min_ps / 2); 1587f9ba21beSCaesar Wang gate_delay_frac_ps = gate_delay_ps % 1000; 1588613038bcSCaesar Wang tmp = gate_delay_frac_ps * 0x200 / 1000; 1589613038bcSCaesar Wang /* PHY_RDDQS_GATE_SLAVE_DELAY */ 1590613038bcSCaesar Wang /* DENALI_PHY_77/205/333/461 10bits offset_16 */ 1591f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 77), 0x2ff << 16, tmp << 16); 1592f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 205), 0x2ff << 16, tmp << 16); 1593f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 333), 0x2ff << 16, tmp << 16); 1594f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 461), 0x2ff << 16, tmp << 16); 1595613038bcSCaesar Wang 1596613038bcSCaesar Wang tmp = gate_delay_ps / 1000; 1597613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST */ 1598613038bcSCaesar Wang /* DENALI_PHY_10/138/266/394 4bit offset_0 */ 1599f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 10), 0xf, tmp); 1600f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 138), 0xf, tmp); 1601f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 266), 0xf, tmp); 1602f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 394), 0xf, tmp); 1603613038bcSCaesar Wang /* PHY_GTLVL_LAT_ADJ_START */ 1604613038bcSCaesar Wang /* DENALI_PHY_80/208/336/464 4bits offset_16 */ 1605a9059b96SLin Huang tmp = rddqs_delay_ps / (1000000 / pdram_timing->mhz) + 2; 1606f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 80), 0xf << 16, tmp << 16); 1607f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 208), 0xf << 16, tmp << 16); 1608f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 336), 0xf << 16, tmp << 16); 1609f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 464), 0xf << 16, tmp << 16); 1610613038bcSCaesar Wang 1611613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 1612613038bcSCaesar Wang rddata_en_ie_dly = ie_enable / (1000000 / pdram_timing->mhz); 1613613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 1614613038bcSCaesar Wang rddata_en_ie_dly++; 1615613038bcSCaesar Wang rddata_en_ie_dly = rddata_en_ie_dly - 1; 1616613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 1617613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 1618613038bcSCaesar Wang tsel_adder++; 1619613038bcSCaesar Wang if (rddata_en_ie_dly > tsel_adder) 1620613038bcSCaesar Wang extra_adder = rddata_en_ie_dly - tsel_adder; 1621613038bcSCaesar Wang else 1622613038bcSCaesar Wang extra_adder = 0; 1623613038bcSCaesar Wang delta = cas_lat - rddata_en_ie_dly; 1624613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 1625613038bcSCaesar Wang hs_offset = 2; 1626613038bcSCaesar Wang else 1627613038bcSCaesar Wang hs_offset = 1; 1628f9ba21beSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1629613038bcSCaesar Wang tmp = 0; 1630f9ba21beSCaesar Wang else if ((delta == 2) || (delta == 1)) 1631613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 - extra_adder; 1632613038bcSCaesar Wang else 1633613038bcSCaesar Wang tmp = extra_adder; 1634613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY */ 1635613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_16 */ 1636f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 16, tmp << 16); 1637f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 16, tmp << 16); 1638f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 16, tmp << 16); 1639f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 16, tmp << 16); 1640613038bcSCaesar Wang /* PHY_RDDATA_EN_TSEL_DLY */ 1641613038bcSCaesar Wang /* DENALI_PHY_86/214/342/470 4bit offset_0 */ 1642f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 86), 0xf, tmp); 1643f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 214), 0xf, tmp); 1644f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 342), 0xf, tmp); 1645f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 470), 0xf, tmp); 1646613038bcSCaesar Wang 1647613038bcSCaesar Wang if (tsel_adder > rddata_en_ie_dly) 1648613038bcSCaesar Wang extra_adder = tsel_adder - rddata_en_ie_dly; 1649613038bcSCaesar Wang else 1650613038bcSCaesar Wang extra_adder = 0; 1651613038bcSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1652613038bcSCaesar Wang tmp = tsel_adder; 1653613038bcSCaesar Wang else 1654613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 + extra_adder; 1655613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_DLY */ 1656613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_8 */ 1657f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 8, tmp << 8); 1658f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 8, tmp << 8); 1659f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 8, tmp << 8); 1660f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 8, tmp << 8); 1661613038bcSCaesar Wang /* PHY_RDDATA_EN_DLY */ 1662613038bcSCaesar Wang /* DENALI_PHY_85/213/341/469 4bit offset_24 */ 1663f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 85), 0xf << 24, tmp << 24); 1664f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 213), 0xf << 24, tmp << 24); 1665f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 341), 0xf << 24, tmp << 24); 1666f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 469), 0xf << 24, tmp << 24); 1667613038bcSCaesar Wang 1668613038bcSCaesar Wang if (pdram_timing->mhz <= ENPER_CS_TRAINING_FREQ) { 1669613038bcSCaesar Wang /* 1670613038bcSCaesar Wang * Note:Per-CS Training is not compatible at speeds 1671613038bcSCaesar Wang * under 533 MHz. If the PHY is running at a speed 1672613038bcSCaesar Wang * less than 533MHz, all phy_per_cs_training_en_X 1673613038bcSCaesar Wang * parameters must be cleared to 0. 1674613038bcSCaesar Wang */ 1675613038bcSCaesar Wang 1676613038bcSCaesar Wang /*DENALI_PHY_84/212/340/468 1bit offset_16 */ 1677f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 84), 0x1 << 16); 1678f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 212), 0x1 << 16); 1679f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 340), 0x1 << 16); 1680f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 468), 0x1 << 16); 1681613038bcSCaesar Wang } else { 1682f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 84), 0x1 << 16); 1683f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 212), 0x1 << 16); 1684f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 340), 0x1 << 16); 1685f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 468), 0x1 << 16); 1686613038bcSCaesar Wang } 16879a6376c8SDerek Basehore gen_rk3399_phy_dll_bypass(pdram_timing->mhz, i, fn, 16889a6376c8SDerek Basehore timing_config->dram_type); 1689613038bcSCaesar Wang } 1690613038bcSCaesar Wang } 1691613038bcSCaesar Wang 1692613038bcSCaesar Wang static int to_get_clk_index(unsigned int mhz) 1693613038bcSCaesar Wang { 1694613038bcSCaesar Wang int pll_cnt, i; 1695613038bcSCaesar Wang 1696613038bcSCaesar Wang pll_cnt = ARRAY_SIZE(dpll_rates_table); 1697613038bcSCaesar Wang 1698613038bcSCaesar Wang /* Assumming rate_table is in descending order */ 1699613038bcSCaesar Wang for (i = 0; i < pll_cnt; i++) { 1700613038bcSCaesar Wang if (mhz >= dpll_rates_table[i].mhz) 1701613038bcSCaesar Wang break; 1702613038bcSCaesar Wang } 1703613038bcSCaesar Wang 1704613038bcSCaesar Wang /* if mhz lower than lowest frequency in table, use lowest frequency */ 1705613038bcSCaesar Wang if (i == pll_cnt) 1706613038bcSCaesar Wang i = pll_cnt - 1; 1707613038bcSCaesar Wang 1708613038bcSCaesar Wang return i; 1709613038bcSCaesar Wang } 1710613038bcSCaesar Wang 1711613038bcSCaesar Wang uint32_t ddr_get_rate(void) 1712613038bcSCaesar Wang { 1713613038bcSCaesar Wang uint32_t refdiv, postdiv1, fbdiv, postdiv2; 1714613038bcSCaesar Wang 1715613038bcSCaesar Wang refdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) & 0x3f; 1716613038bcSCaesar Wang fbdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 0)) & 0xfff; 1717613038bcSCaesar Wang postdiv1 = 1718613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 8) & 0x7; 1719613038bcSCaesar Wang postdiv2 = 1720613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 12) & 0x7; 1721613038bcSCaesar Wang 1722613038bcSCaesar Wang return (24 / refdiv * fbdiv / postdiv1 / postdiv2) * 1000 * 1000; 1723613038bcSCaesar Wang } 1724613038bcSCaesar Wang 1725613038bcSCaesar Wang /* 1726613038bcSCaesar Wang * return: bit12: channel 1, external self-refresh 1727613038bcSCaesar Wang * bit11: channel 1, stdby_mode 1728613038bcSCaesar Wang * bit10: channel 1, self-refresh with controller and memory clock gate 1729613038bcSCaesar Wang * bit9: channel 1, self-refresh 1730613038bcSCaesar Wang * bit8: channel 1, power-down 1731613038bcSCaesar Wang * 1732613038bcSCaesar Wang * bit4: channel 1, external self-refresh 1733613038bcSCaesar Wang * bit3: channel 0, stdby_mode 1734613038bcSCaesar Wang * bit2: channel 0, self-refresh with controller and memory clock gate 1735613038bcSCaesar Wang * bit1: channel 0, self-refresh 1736613038bcSCaesar Wang * bit0: channel 0, power-down 1737613038bcSCaesar Wang */ 1738613038bcSCaesar Wang uint32_t exit_low_power(void) 1739613038bcSCaesar Wang { 1740613038bcSCaesar Wang uint32_t low_power = 0; 1741613038bcSCaesar Wang uint32_t channel_mask; 1742f9ba21beSCaesar Wang uint32_t tmp, i; 1743613038bcSCaesar Wang 1744f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1745f9ba21beSCaesar Wang 0x3; 1746f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1747f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1748613038bcSCaesar Wang continue; 1749613038bcSCaesar Wang 1750613038bcSCaesar Wang /* exit stdby mode */ 1751f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1752f9ba21beSCaesar Wang (1 << (i + 16)) | (0 << i)); 1753613038bcSCaesar Wang /* exit external self-refresh */ 1754f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1755f9ba21beSCaesar Wang low_power |= ((mmio_read_32(PMU_BASE + PMU_SFT_CON) >> tmp) & 1756f9ba21beSCaesar Wang 0x1) << (4 + 8 * i); 1757f9ba21beSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, 1 << tmp); 1758f9ba21beSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_DDR_SREF_ST) & (1 << i))) 1759613038bcSCaesar Wang ; 1760613038bcSCaesar Wang /* exit auto low-power */ 1761f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 101), 0x7); 1762613038bcSCaesar Wang /* lp_cmd to exit */ 1763f9ba21beSCaesar Wang if (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1764f9ba21beSCaesar Wang 0x40) { 1765f9ba21beSCaesar Wang while (mmio_read_32(CTL_REG(i, 200)) & 0x1) 1766613038bcSCaesar Wang ; 1767f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff << 24, 1768f9ba21beSCaesar Wang 0x69 << 24); 1769f9ba21beSCaesar Wang while (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1770f9ba21beSCaesar Wang 0x40) 1771613038bcSCaesar Wang ; 1772613038bcSCaesar Wang } 1773613038bcSCaesar Wang } 1774613038bcSCaesar Wang return low_power; 1775613038bcSCaesar Wang } 1776613038bcSCaesar Wang 1777613038bcSCaesar Wang void resume_low_power(uint32_t low_power) 1778613038bcSCaesar Wang { 1779613038bcSCaesar Wang uint32_t channel_mask; 1780f9ba21beSCaesar Wang uint32_t tmp, i, val; 1781613038bcSCaesar Wang 1782f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1783f9ba21beSCaesar Wang 0x3; 1784f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1785f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1786613038bcSCaesar Wang continue; 1787613038bcSCaesar Wang 1788613038bcSCaesar Wang /* resume external self-refresh */ 1789f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1790f9ba21beSCaesar Wang val = (low_power >> (4 + 8 * i)) & 0x1; 1791f9ba21beSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, val << tmp); 1792613038bcSCaesar Wang /* resume auto low-power */ 1793f9ba21beSCaesar Wang val = (low_power >> (8 * i)) & 0x7; 1794f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 101), val); 1795613038bcSCaesar Wang /* resume stdby mode */ 1796f9ba21beSCaesar Wang val = (low_power >> (3 + 8 * i)) & 0x1; 1797f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1798f9ba21beSCaesar Wang (1 << (i + 16)) | (val << i)); 1799613038bcSCaesar Wang } 1800613038bcSCaesar Wang } 1801613038bcSCaesar Wang 1802f91b969cSDerek Basehore static void dram_low_power_config(void) 1803613038bcSCaesar Wang { 1804f91b969cSDerek Basehore uint32_t tmp, i; 1805613038bcSCaesar Wang uint32_t ch_cnt = rk3399_dram_status.timing_config.ch_cnt; 1806613038bcSCaesar Wang uint32_t dram_type = rk3399_dram_status.timing_config.dram_type; 1807613038bcSCaesar Wang 1808613038bcSCaesar Wang if (dram_type == DDR3) 1809f91b969cSDerek Basehore tmp = (2 << 16) | (0x7 << 8); 1810613038bcSCaesar Wang else 1811f91b969cSDerek Basehore tmp = (3 << 16) | (0x7 << 8); 1812613038bcSCaesar Wang 1813f91b969cSDerek Basehore for (i = 0; i < ch_cnt; i++) 1814f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 101), 0x70f0f, tmp); 1815613038bcSCaesar Wang 1816613038bcSCaesar Wang /* standby idle */ 1817f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CG_WAIT_TH, 0x640008); 1818613038bcSCaesar Wang 1819613038bcSCaesar Wang if (ch_cnt == 2) { 1820f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC1_CON1, 1821f9ba21beSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | 1822f9ba21beSCaesar Wang (0x1<<7)) << 16) | 1823613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1824f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x002a0028); 1825613038bcSCaesar Wang } 1826613038bcSCaesar Wang 1827f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC0_CON1, 1828613038bcSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) | 1829613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1830f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x00150014); 1831613038bcSCaesar Wang } 1832613038bcSCaesar Wang 1833f91b969cSDerek Basehore void dram_dfs_init(void) 1834613038bcSCaesar Wang { 18354bd1d3faSDerek Basehore uint32_t trefi0, trefi1, boot_freq; 1836a9059b96SLin Huang uint32_t rddqs_adjust, rddqs_slave; 1837613038bcSCaesar Wang 1838613038bcSCaesar Wang /* get sdram config for os reg */ 1839f91b969cSDerek Basehore get_dram_drv_odt_val(sdram_config.dramtype, 1840613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1841613038bcSCaesar Wang sdram_timing_cfg_init(&rk3399_dram_status.timing_config, 1842613038bcSCaesar Wang &sdram_config, 1843613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1844613038bcSCaesar Wang 1845f9ba21beSCaesar Wang trefi0 = ((mmio_read_32(CTL_REG(0, 48)) >> 16) & 0xffff) + 8; 1846f9ba21beSCaesar Wang trefi1 = ((mmio_read_32(CTL_REG(0, 49)) >> 16) & 0xffff) + 8; 1847613038bcSCaesar Wang 1848613038bcSCaesar Wang rk3399_dram_status.index_freq[0] = trefi0 * 10 / 39; 1849613038bcSCaesar Wang rk3399_dram_status.index_freq[1] = trefi1 * 10 / 39; 1850613038bcSCaesar Wang rk3399_dram_status.current_index = 1851f9ba21beSCaesar Wang (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3; 1852613038bcSCaesar Wang if (rk3399_dram_status.timing_config.dram_type == DDR3) { 1853613038bcSCaesar Wang rk3399_dram_status.index_freq[0] /= 2; 1854613038bcSCaesar Wang rk3399_dram_status.index_freq[1] /= 2; 1855613038bcSCaesar Wang } 18564bd1d3faSDerek Basehore boot_freq = 18574bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]; 18584bd1d3faSDerek Basehore boot_freq = dpll_rates_table[to_get_clk_index(boot_freq)].mhz; 18594bd1d3faSDerek Basehore rk3399_dram_status.boot_freq = boot_freq; 18604bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index] = 18614bd1d3faSDerek Basehore boot_freq; 18624bd1d3faSDerek Basehore rk3399_dram_status.index_freq[(rk3399_dram_status.current_index + 1) & 18634bd1d3faSDerek Basehore 0x1] = 0; 18644bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 0; 1865977001aaSXing Zheng /* 1866977001aaSXing Zheng * following register decide if NOC stall the access request 1867977001aaSXing Zheng * or return error when NOC being idled. when doing ddr frequency 1868977001aaSXing Zheng * scaling in M0 or DCF, we need to make sure noc stall the access 1869977001aaSXing Zheng * request, if return error cpu may data abort when ddr frequency 1870977001aaSXing Zheng * changing. it don't need to set this register every times, 1871977001aaSXing Zheng * so we init this register in function dram_dfs_init(). 1872977001aaSXing Zheng */ 1873977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(0), 0xffffffff); 1874977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(1), 0xffffffff); 1875977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(2), 0xffffffff); 1876977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(3), 0xffffffff); 1877977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(4), 0x70007000); 1878977001aaSXing Zheng 18794bd1d3faSDerek Basehore /* Disable multicast */ 18804bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(0, 896), 1); 18814bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(1, 896), 1); 1882f91b969cSDerek Basehore dram_low_power_config(); 1883a9059b96SLin Huang 1884a9059b96SLin Huang /* 1885a9059b96SLin Huang * If boot_freq isn't in the bypass mode, it can get the 1886a9059b96SLin Huang * rddqs_delay_ps from the result of gate training 1887a9059b96SLin Huang */ 1888a9059b96SLin Huang if (((mmio_read_32(PHY_REG(0, 86)) >> 8) & 0xf) != 0xc) { 1889a9059b96SLin Huang 1890a9059b96SLin Huang /* 1891a9059b96SLin Huang * Select PHY's frequency set to current_index 1892a9059b96SLin Huang * index for get the result of gate Training 1893a9059b96SLin Huang * from registers 1894a9059b96SLin Huang */ 1895a9059b96SLin Huang mmio_clrsetbits_32(PHY_REG(0, 896), 0x3 << 8, 1896a9059b96SLin Huang rk3399_dram_status.current_index << 8); 1897a9059b96SLin Huang rddqs_slave = (mmio_read_32(PHY_REG(0, 77)) >> 16) & 0x3ff; 1898a9059b96SLin Huang rddqs_slave = rddqs_slave * 1000000 / boot_freq / 512; 1899a9059b96SLin Huang 1900a9059b96SLin Huang rddqs_adjust = mmio_read_32(PHY_REG(0, 78)) & 0xf; 1901a9059b96SLin Huang rddqs_adjust = rddqs_adjust * 1000000 / boot_freq; 1902a9059b96SLin Huang rddqs_delay_ps = rddqs_slave + rddqs_adjust - 1903a9059b96SLin Huang (1000000 / boot_freq / 2); 1904a9059b96SLin Huang } else { 1905a9059b96SLin Huang rddqs_delay_ps = 3500; 1906a9059b96SLin Huang } 1907613038bcSCaesar Wang } 1908613038bcSCaesar Wang 1909f91b969cSDerek Basehore /* 1910f91b969cSDerek Basehore * arg0: bit0-7: sr_idle; bit8-15:sr_mc_gate_idle; bit16-31: standby idle 1911f91b969cSDerek Basehore * arg1: bit0-11: pd_idle; bit 16-27: srpd_lite_idle 1912f91b969cSDerek Basehore * arg2: bit0: if odt en 1913f91b969cSDerek Basehore */ 1914f91b969cSDerek Basehore uint32_t dram_set_odt_pd(uint32_t arg0, uint32_t arg1, uint32_t arg2) 1915f91b969cSDerek Basehore { 1916f91b969cSDerek Basehore struct drv_odt_lp_config *lp_cfg = &rk3399_dram_status.drv_odt_lp_cfg; 1917f91b969cSDerek Basehore uint32_t *low_power = &rk3399_dram_status.low_power_stat; 1918f91b969cSDerek Basehore uint32_t dram_type, ch_count, pd_tmp, sr_tmp, i; 1919f91b969cSDerek Basehore 1920f91b969cSDerek Basehore dram_type = rk3399_dram_status.timing_config.dram_type; 1921f91b969cSDerek Basehore ch_count = rk3399_dram_status.timing_config.ch_cnt; 1922f91b969cSDerek Basehore 1923f91b969cSDerek Basehore lp_cfg->sr_idle = arg0 & 0xff; 1924f91b969cSDerek Basehore lp_cfg->sr_mc_gate_idle = (arg0 >> 8) & 0xff; 1925f91b969cSDerek Basehore lp_cfg->standby_idle = (arg0 >> 16) & 0xffff; 1926f91b969cSDerek Basehore lp_cfg->pd_idle = arg1 & 0xfff; 1927f91b969cSDerek Basehore lp_cfg->srpd_lite_idle = (arg1 >> 16) & 0xfff; 1928f91b969cSDerek Basehore 1929f91b969cSDerek Basehore rk3399_dram_status.timing_config.odt = arg2 & 0x1; 1930f91b969cSDerek Basehore 1931f91b969cSDerek Basehore exit_low_power(); 1932f91b969cSDerek Basehore 1933f91b969cSDerek Basehore *low_power = 0; 1934f91b969cSDerek Basehore 1935f91b969cSDerek Basehore /* pd_idle en */ 1936f91b969cSDerek Basehore if (lp_cfg->pd_idle) 1937f91b969cSDerek Basehore *low_power |= ((1 << 0) | (1 << 8)); 1938f91b969cSDerek Basehore /* sr_idle en srpd_lite_idle */ 1939f91b969cSDerek Basehore if (lp_cfg->sr_idle | lp_cfg->srpd_lite_idle) 1940f91b969cSDerek Basehore *low_power |= ((1 << 1) | (1 << 9)); 1941f91b969cSDerek Basehore /* sr_mc_gate_idle */ 1942f91b969cSDerek Basehore if (lp_cfg->sr_mc_gate_idle) 1943f91b969cSDerek Basehore *low_power |= ((1 << 2) | (1 << 10)); 1944f91b969cSDerek Basehore /* standbyidle */ 1945f91b969cSDerek Basehore if (lp_cfg->standby_idle) { 1946f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.ch_cnt == 2) 1947f91b969cSDerek Basehore *low_power |= ((1 << 3) | (1 << 11)); 1948613038bcSCaesar Wang else 1949f91b969cSDerek Basehore *low_power |= (1 << 3); 1950f91b969cSDerek Basehore } 1951f91b969cSDerek Basehore 1952f91b969cSDerek Basehore pd_tmp = arg1; 1953f91b969cSDerek Basehore if (dram_type != LPDDR4) 1954f91b969cSDerek Basehore pd_tmp = arg1 & 0xfff; 1955f91b969cSDerek Basehore sr_tmp = arg0 & 0xffff; 1956f91b969cSDerek Basehore for (i = 0; i < ch_count; i++) { 1957f91b969cSDerek Basehore mmio_write_32(CTL_REG(i, 102), pd_tmp); 1958f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 103), 0xffff, sr_tmp); 1959f91b969cSDerek Basehore } 1960f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_IDLE_TH, (arg0 >> 16) & 0xffff); 1961f91b969cSDerek Basehore 1962f91b969cSDerek Basehore return 0; 1963613038bcSCaesar Wang } 1964613038bcSCaesar Wang 1965977001aaSXing Zheng static void m0_configure_ddr(struct pll_div pll_div, uint32_t ddr_index) 1966977001aaSXing Zheng { 1967977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DPLL_CON0, FBDIV(pll_div.fbdiv)); 1968977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DPLL_CON1, 1969977001aaSXing Zheng POSTDIV2(pll_div.postdiv2) | POSTDIV1(pll_div.postdiv1) | 1970977001aaSXing Zheng REFDIV(pll_div.refdiv)); 1971977001aaSXing Zheng 1972977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DRAM_FREQ, pll_div.mhz); 1973977001aaSXing Zheng 1974977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_FREQ_SELECT, ddr_index << 4); 1975ca9286c6SLin Huang dmbst(); 1976*ff4735cfSLin Huang m0_configure_execute_addr(M0_BINCODE_BASE); 1977977001aaSXing Zheng } 1978977001aaSXing Zheng 1979613038bcSCaesar Wang static uint32_t prepare_ddr_timing(uint32_t mhz) 1980613038bcSCaesar Wang { 1981613038bcSCaesar Wang uint32_t index; 1982613038bcSCaesar Wang struct dram_timing_t dram_timing; 1983613038bcSCaesar Wang 1984613038bcSCaesar Wang rk3399_dram_status.timing_config.freq = mhz; 1985613038bcSCaesar Wang 1986f91b969cSDerek Basehore if (mhz < 300) 1987613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 1; 1988613038bcSCaesar Wang else 1989613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 0; 1990f91b969cSDerek Basehore 1991f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.odt == 1) 1992613038bcSCaesar Wang gen_rk3399_set_odt(1); 1993613038bcSCaesar Wang 1994613038bcSCaesar Wang index = (rk3399_dram_status.current_index + 1) & 0x1; 1995613038bcSCaesar Wang 1996613038bcSCaesar Wang /* 1997613038bcSCaesar Wang * checking if having available gate traiing timing for 1998613038bcSCaesar Wang * target freq. 1999613038bcSCaesar Wang */ 2000613038bcSCaesar Wang dram_get_parameter(&rk3399_dram_status.timing_config, &dram_timing); 2001613038bcSCaesar Wang gen_rk3399_ctl_params(&rk3399_dram_status.timing_config, 2002613038bcSCaesar Wang &dram_timing, index); 2003613038bcSCaesar Wang gen_rk3399_pi_params(&rk3399_dram_status.timing_config, 2004613038bcSCaesar Wang &dram_timing, index); 2005613038bcSCaesar Wang gen_rk3399_phy_params(&rk3399_dram_status.timing_config, 2006613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg, 2007613038bcSCaesar Wang &dram_timing, index); 2008613038bcSCaesar Wang rk3399_dram_status.index_freq[index] = mhz; 2009613038bcSCaesar Wang 2010613038bcSCaesar Wang return index; 2011613038bcSCaesar Wang } 2012613038bcSCaesar Wang 2013613038bcSCaesar Wang uint32_t ddr_set_rate(uint32_t hz) 2014613038bcSCaesar Wang { 2015977001aaSXing Zheng uint32_t low_power, index, ddr_index; 2016613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2017613038bcSCaesar Wang 2018613038bcSCaesar Wang if (mhz == 2019613038bcSCaesar Wang rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) 202043f52e92SXing Zheng return mhz; 2021613038bcSCaesar Wang 2022613038bcSCaesar Wang index = to_get_clk_index(mhz); 2023613038bcSCaesar Wang mhz = dpll_rates_table[index].mhz; 2024613038bcSCaesar Wang 2025977001aaSXing Zheng ddr_index = prepare_ddr_timing(mhz); 20264bd1d3faSDerek Basehore gen_rk3399_enable_training(rk3399_dram_status.timing_config.ch_cnt, 20274bd1d3faSDerek Basehore mhz); 2028977001aaSXing Zheng if (ddr_index > 1) 2029613038bcSCaesar Wang goto out; 2030613038bcSCaesar Wang 2031ca9286c6SLin Huang /* 2032ca9286c6SLin Huang * Make sure the clock is enabled. The M0 clocks should be on all of the 2033ca9286c6SLin Huang * time during S0. 2034ca9286c6SLin Huang */ 2035977001aaSXing Zheng m0_configure_ddr(dpll_rates_table[index], ddr_index); 2036977001aaSXing Zheng m0_start(); 2037977001aaSXing Zheng m0_wait_done(); 2038977001aaSXing Zheng m0_stop(); 2039977001aaSXing Zheng 2040613038bcSCaesar Wang if (rk3399_dram_status.timing_config.odt == 0) 2041613038bcSCaesar Wang gen_rk3399_set_odt(0); 2042613038bcSCaesar Wang 2043977001aaSXing Zheng rk3399_dram_status.current_index = ddr_index; 2044f91b969cSDerek Basehore low_power = rk3399_dram_status.low_power_stat; 2045613038bcSCaesar Wang resume_low_power(low_power); 2046613038bcSCaesar Wang out: 204743f52e92SXing Zheng gen_rk3399_disable_training(rk3399_dram_status.timing_config.ch_cnt); 2048613038bcSCaesar Wang return mhz; 2049613038bcSCaesar Wang } 2050613038bcSCaesar Wang 2051613038bcSCaesar Wang uint32_t ddr_round_rate(uint32_t hz) 2052613038bcSCaesar Wang { 2053613038bcSCaesar Wang int index; 2054613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2055613038bcSCaesar Wang 2056613038bcSCaesar Wang index = to_get_clk_index(mhz); 2057613038bcSCaesar Wang 2058613038bcSCaesar Wang return dpll_rates_table[index].mhz * 1000 * 1000; 2059613038bcSCaesar Wang } 20604bd1d3faSDerek Basehore 20614bd1d3faSDerek Basehore void ddr_prepare_for_sys_suspend(void) 20624bd1d3faSDerek Basehore { 20634bd1d3faSDerek Basehore uint32_t mhz = 20644bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]; 20654bd1d3faSDerek Basehore 20664bd1d3faSDerek Basehore /* 20674bd1d3faSDerek Basehore * If we're not currently at the boot (assumed highest) frequency, we 20684bd1d3faSDerek Basehore * need to change frequencies to configure out current index. 20694bd1d3faSDerek Basehore */ 20704bd1d3faSDerek Basehore rk3399_suspend_status.freq = mhz; 20714bd1d3faSDerek Basehore exit_low_power(); 20724bd1d3faSDerek Basehore rk3399_suspend_status.low_power_stat = 20734bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat; 20744bd1d3faSDerek Basehore rk3399_suspend_status.odt = rk3399_dram_status.timing_config.odt; 20754bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 0; 20764bd1d3faSDerek Basehore rk3399_dram_status.timing_config.odt = 1; 20774bd1d3faSDerek Basehore if (mhz != rk3399_dram_status.boot_freq) 20784bd1d3faSDerek Basehore ddr_set_rate(rk3399_dram_status.boot_freq * 1000 * 1000); 20794bd1d3faSDerek Basehore 20804bd1d3faSDerek Basehore /* 20814bd1d3faSDerek Basehore * This will configure the other index to be the same frequency as the 20824bd1d3faSDerek Basehore * current one. We retrain both indices on resume, so both have to be 20834bd1d3faSDerek Basehore * setup for the same frequency. 20844bd1d3faSDerek Basehore */ 20854bd1d3faSDerek Basehore prepare_ddr_timing(rk3399_dram_status.boot_freq); 20864bd1d3faSDerek Basehore } 20874bd1d3faSDerek Basehore 20884bd1d3faSDerek Basehore void ddr_prepare_for_sys_resume(void) 20894bd1d3faSDerek Basehore { 20904bd1d3faSDerek Basehore /* Disable multicast */ 20914bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(0, 896), 1); 20924bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(1, 896), 1); 20934bd1d3faSDerek Basehore 20944bd1d3faSDerek Basehore /* The suspend code changes the current index, so reset it now. */ 20954bd1d3faSDerek Basehore rk3399_dram_status.current_index = 20964bd1d3faSDerek Basehore (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3; 20974bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 20984bd1d3faSDerek Basehore rk3399_suspend_status.low_power_stat; 20994bd1d3faSDerek Basehore rk3399_dram_status.timing_config.odt = rk3399_suspend_status.odt; 21004bd1d3faSDerek Basehore 21014bd1d3faSDerek Basehore /* 21024bd1d3faSDerek Basehore * Set the saved frequency from suspend if it's different than the 21034bd1d3faSDerek Basehore * current frequency. 21044bd1d3faSDerek Basehore */ 21054bd1d3faSDerek Basehore if (rk3399_suspend_status.freq != 21064bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) { 21074bd1d3faSDerek Basehore ddr_set_rate(rk3399_suspend_status.freq * 1000 * 1000); 21084bd1d3faSDerek Basehore return; 21094bd1d3faSDerek Basehore } 21104bd1d3faSDerek Basehore 21114bd1d3faSDerek Basehore gen_rk3399_set_odt(rk3399_dram_status.timing_config.odt); 21124bd1d3faSDerek Basehore resume_low_power(rk3399_dram_status.low_power_stat); 21134bd1d3faSDerek Basehore } 2114