1613038bcSCaesar Wang /* 2613038bcSCaesar Wang * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3613038bcSCaesar Wang * 4613038bcSCaesar Wang * Redistribution and use in source and binary forms, with or without 5613038bcSCaesar Wang * modification, are permitted provided that the following conditions are met: 6613038bcSCaesar Wang * 7613038bcSCaesar Wang * Redistributions of source code must retain the above copyright notice, this 8613038bcSCaesar Wang * list of conditions and the following disclaimer. 9613038bcSCaesar Wang * 10613038bcSCaesar Wang * Redistributions in binary form must reproduce the above copyright notice, 11613038bcSCaesar Wang * this list of conditions and the following disclaimer in the documentation 12613038bcSCaesar Wang * and/or other materials provided with the distribution. 13613038bcSCaesar Wang * 14613038bcSCaesar Wang * Neither the name of ARM nor the names of its contributors may be used 15613038bcSCaesar Wang * to endorse or promote products derived from this software without specific 16613038bcSCaesar Wang * prior written permission. 17613038bcSCaesar Wang * 18613038bcSCaesar Wang * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19613038bcSCaesar Wang * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20613038bcSCaesar Wang * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21613038bcSCaesar Wang * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22613038bcSCaesar Wang * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23613038bcSCaesar Wang * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24613038bcSCaesar Wang * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25613038bcSCaesar Wang * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26613038bcSCaesar Wang * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27613038bcSCaesar Wang * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28613038bcSCaesar Wang * POSSIBILITY OF SUCH DAMAGE. 29613038bcSCaesar Wang */ 30613038bcSCaesar Wang 31613038bcSCaesar Wang #include <debug.h> 32613038bcSCaesar Wang #include <mmio.h> 33613038bcSCaesar Wang #include <plat_private.h> 34613038bcSCaesar Wang #include "dfs.h" 35613038bcSCaesar Wang #include "dram.h" 36613038bcSCaesar Wang #include "dram_spec_timing.h" 37613038bcSCaesar Wang #include "string.h" 38613038bcSCaesar Wang #include "soc.h" 39613038bcSCaesar Wang #include "pmu.h" 40613038bcSCaesar Wang 41613038bcSCaesar Wang #include <delay_timer.h> 42613038bcSCaesar Wang 43613038bcSCaesar Wang #define CTL_TRAINING (1) 44613038bcSCaesar Wang #define PI_TRAINING (!CTL_TRAINING) 45613038bcSCaesar Wang 46613038bcSCaesar Wang #define EN_READ_GATE_TRAINING (1) 47613038bcSCaesar Wang #define EN_CA_TRAINING (0) 48613038bcSCaesar Wang #define EN_WRITE_LEVELING (0) 49613038bcSCaesar Wang #define EN_READ_LEVELING (0) 50613038bcSCaesar Wang #define EN_WDQ_LEVELING (0) 51613038bcSCaesar Wang 52613038bcSCaesar Wang #define ENPER_CS_TRAINING_FREQ (933) 53613038bcSCaesar Wang 54613038bcSCaesar Wang struct pll_div { 55613038bcSCaesar Wang unsigned int mhz; 56613038bcSCaesar Wang unsigned int refdiv; 57613038bcSCaesar Wang unsigned int fbdiv; 58613038bcSCaesar Wang unsigned int postdiv1; 59613038bcSCaesar Wang unsigned int postdiv2; 60613038bcSCaesar Wang unsigned int frac; 61613038bcSCaesar Wang unsigned int freq; 62613038bcSCaesar Wang }; 63613038bcSCaesar Wang 64613038bcSCaesar Wang static const struct pll_div dpll_rates_table[] = { 65613038bcSCaesar Wang 66613038bcSCaesar Wang /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2 */ 67613038bcSCaesar Wang {.mhz = 933, .refdiv = 3, .fbdiv = 350, .postdiv1 = 3, .postdiv2 = 1}, 68613038bcSCaesar Wang {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1}, 69613038bcSCaesar Wang {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1}, 70613038bcSCaesar Wang {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1}, 71613038bcSCaesar Wang {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1}, 72613038bcSCaesar Wang {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1}, 73613038bcSCaesar Wang {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1}, 74613038bcSCaesar Wang {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1}, 75613038bcSCaesar Wang {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2}, 76613038bcSCaesar Wang }; 77613038bcSCaesar Wang 78613038bcSCaesar Wang struct rk3399_dram_status { 79613038bcSCaesar Wang uint32_t current_index; 80613038bcSCaesar Wang uint32_t index_freq[2]; 81613038bcSCaesar Wang uint32_t low_power_stat; 82613038bcSCaesar Wang struct timing_related_config timing_config; 83613038bcSCaesar Wang struct drv_odt_lp_config drv_odt_lp_cfg; 84613038bcSCaesar Wang }; 85613038bcSCaesar Wang 86613038bcSCaesar Wang static struct rk3399_dram_status rk3399_dram_status; 87613038bcSCaesar Wang 88613038bcSCaesar Wang static struct rk3399_sdram_default_config ddr3_default_config = { 89613038bcSCaesar Wang .bl = 8, 90613038bcSCaesar Wang .ap = 0, 91613038bcSCaesar Wang .burst_ref_cnt = 1, 92613038bcSCaesar Wang .zqcsi = 0 93613038bcSCaesar Wang }; 94613038bcSCaesar Wang 95613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr3_default_config = { 96613038bcSCaesar Wang .bl = 8, 97613038bcSCaesar Wang .ap = 0, 98613038bcSCaesar Wang .burst_ref_cnt = 1, 99613038bcSCaesar Wang .zqcsi = 0 100613038bcSCaesar Wang }; 101613038bcSCaesar Wang 102613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr4_default_config = { 103613038bcSCaesar Wang .bl = 16, 104613038bcSCaesar Wang .ap = 0, 105613038bcSCaesar Wang .caodt = 240, 106613038bcSCaesar Wang .burst_ref_cnt = 1, 107613038bcSCaesar Wang .zqcsi = 0 108613038bcSCaesar Wang }; 109613038bcSCaesar Wang 110613038bcSCaesar Wang uint32_t dcf_code[] = { 111613038bcSCaesar Wang #include "dcf_code.inc" 112613038bcSCaesar Wang }; 113613038bcSCaesar Wang 114613038bcSCaesar Wang #define DCF_START_ADDR (SRAM_BASE + 0x1400) 115613038bcSCaesar Wang #define DCF_PARAM_ADDR (SRAM_BASE + 0x1000) 116613038bcSCaesar Wang 117613038bcSCaesar Wang /* DCF_PAMET */ 118613038bcSCaesar Wang #define PARAM_DRAM_FREQ (0) 119613038bcSCaesar Wang #define PARAM_DPLL_CON0 (4) 120613038bcSCaesar Wang #define PARAM_DPLL_CON1 (8) 121613038bcSCaesar Wang #define PARAM_DPLL_CON2 (0xc) 122613038bcSCaesar Wang #define PARAM_DPLL_CON3 (0x10) 123613038bcSCaesar Wang #define PARAM_DPLL_CON4 (0x14) 124613038bcSCaesar Wang #define PARAM_DPLL_CON5 (0x18) 125613038bcSCaesar Wang /* equal to fn<<4 */ 126613038bcSCaesar Wang #define PARAM_FREQ_SELECT (0x1c) 127613038bcSCaesar Wang 128613038bcSCaesar Wang static uint32_t get_cs_die_capability(struct rk3399_sdram_params *sdram_config, 129613038bcSCaesar Wang uint8_t channel, uint8_t cs) 130613038bcSCaesar Wang { 131613038bcSCaesar Wang struct rk3399_sdram_channel *ch = &sdram_config->ch[channel]; 132613038bcSCaesar Wang uint32_t bandwidth; 133613038bcSCaesar Wang uint32_t die_bandwidth; 134613038bcSCaesar Wang uint32_t die; 135613038bcSCaesar Wang uint32_t cs_cap; 136613038bcSCaesar Wang uint32_t row; 137613038bcSCaesar Wang 138613038bcSCaesar Wang row = cs == 0 ? ch->cs0_row : ch->cs1_row; 139613038bcSCaesar Wang bandwidth = 8 * (1 << ch->bw); 140613038bcSCaesar Wang die_bandwidth = 8 * (1 << ch->dbw); 141613038bcSCaesar Wang die = bandwidth / die_bandwidth; 142613038bcSCaesar Wang cs_cap = (1 << (row + ((1 << ch->bk) / 4 + 1) + ch->col + 143613038bcSCaesar Wang (bandwidth / 16))); 144613038bcSCaesar Wang if (ch->row_3_4) 145613038bcSCaesar Wang cs_cap = cs_cap * 3 / 4; 146613038bcSCaesar Wang 147613038bcSCaesar Wang return (cs_cap / die); 148613038bcSCaesar Wang } 149613038bcSCaesar Wang 150*f91b969cSDerek Basehore static void get_dram_drv_odt_val(uint32_t dram_type, 151613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 152613038bcSCaesar Wang { 153*f91b969cSDerek Basehore uint32_t tmp; 154*f91b969cSDerek Basehore uint32_t mr1_val, mr3_val, mr11_val; 155613038bcSCaesar Wang 156613038bcSCaesar Wang switch (dram_type) { 157613038bcSCaesar Wang case DDR3: 158*f91b969cSDerek Basehore mr1_val = (mmio_read_32(CTL_REG(0, 133)) >> 16) & 0xffff; 159*f91b969cSDerek Basehore tmp = ((mr1_val >> 1) & 1) | ((mr1_val >> 4) & 1); 160*f91b969cSDerek Basehore if (tmp) 161*f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 162*f91b969cSDerek Basehore else 163*f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 164*f91b969cSDerek Basehore tmp = ((mr1_val >> 2) & 1) | ((mr1_val >> 5) & 1) | 165*f91b969cSDerek Basehore ((mr1_val >> 7) & 1); 166*f91b969cSDerek Basehore if (tmp == 0) 167*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 168*f91b969cSDerek Basehore else if (tmp == 1) 169*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 170*f91b969cSDerek Basehore else if (tmp == 3) 171*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 40; 172*f91b969cSDerek Basehore else 173*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 174613038bcSCaesar Wang break; 175613038bcSCaesar Wang case LPDDR3: 176*f91b969cSDerek Basehore mr3_val = mmio_read_32(CTL_REG(0, 138)) & 0xf; 177*f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0x3; 178*f91b969cSDerek Basehore if (mr3_val == 0xb) 179*f91b969cSDerek Basehore drv_config->dram_side_drv = 3448; 180*f91b969cSDerek Basehore else if (mr3_val == 0xa) 181*f91b969cSDerek Basehore drv_config->dram_side_drv = 4048; 182*f91b969cSDerek Basehore else if (mr3_val == 0x9) 183*f91b969cSDerek Basehore drv_config->dram_side_drv = 3440; 184*f91b969cSDerek Basehore else if (mr3_val == 0x4) 185*f91b969cSDerek Basehore drv_config->dram_side_drv = 60; 186*f91b969cSDerek Basehore else if (mr3_val == 0x3) 187*f91b969cSDerek Basehore drv_config->dram_side_drv = 48; 188*f91b969cSDerek Basehore else if (mr3_val == 0x2) 189*f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 190*f91b969cSDerek Basehore else 191*f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 192613038bcSCaesar Wang 193*f91b969cSDerek Basehore if (mr11_val == 1) 194*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 195*f91b969cSDerek Basehore else if (mr11_val == 2) 196*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 197*f91b969cSDerek Basehore else if (mr11_val == 0) 198*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 199*f91b969cSDerek Basehore else 200*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240; 201613038bcSCaesar Wang break; 202613038bcSCaesar Wang case LPDDR4: 203613038bcSCaesar Wang default: 204*f91b969cSDerek Basehore mr3_val = (mmio_read_32(CTL_REG(0, 138)) >> 3) & 0x7; 205*f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0xff; 206613038bcSCaesar Wang 207*f91b969cSDerek Basehore if ((mr3_val == 0) || (mr3_val == 7)) 208*f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 209*f91b969cSDerek Basehore else 210*f91b969cSDerek Basehore drv_config->dram_side_drv = 240 / mr3_val; 211613038bcSCaesar Wang 212*f91b969cSDerek Basehore tmp = mr11_val & 0x7; 213*f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 214*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 215*f91b969cSDerek Basehore else 216*f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240 / tmp; 217613038bcSCaesar Wang 218*f91b969cSDerek Basehore tmp = (mr11_val >> 4) & 0x7; 219*f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 220*f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 0; 221*f91b969cSDerek Basehore else 222*f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 240 / tmp; 223613038bcSCaesar Wang break; 224613038bcSCaesar Wang } 225613038bcSCaesar Wang } 226613038bcSCaesar Wang 227613038bcSCaesar Wang static void sdram_timing_cfg_init(struct timing_related_config *ptiming_config, 228613038bcSCaesar Wang struct rk3399_sdram_params *sdram_params, 229613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 230613038bcSCaesar Wang { 231613038bcSCaesar Wang uint32_t i, j; 232613038bcSCaesar Wang 233613038bcSCaesar Wang for (i = 0; i < sdram_params->num_channels; i++) { 234*f91b969cSDerek Basehore ptiming_config->dram_info[i].speed_rate = DDR3_DEFAULT; 235613038bcSCaesar Wang ptiming_config->dram_info[i].cs_cnt = sdram_params->ch[i].rank; 236613038bcSCaesar Wang for (j = 0; j < sdram_params->ch[i].rank; j++) { 237613038bcSCaesar Wang ptiming_config->dram_info[i].per_die_capability[j] = 238613038bcSCaesar Wang get_cs_die_capability(sdram_params, i, j); 239613038bcSCaesar Wang } 240613038bcSCaesar Wang } 241613038bcSCaesar Wang ptiming_config->dram_type = sdram_params->dramtype; 242613038bcSCaesar Wang ptiming_config->ch_cnt = sdram_params->num_channels; 243613038bcSCaesar Wang switch (sdram_params->dramtype) { 244613038bcSCaesar Wang case DDR3: 245613038bcSCaesar Wang ptiming_config->bl = ddr3_default_config.bl; 246613038bcSCaesar Wang ptiming_config->ap = ddr3_default_config.ap; 247613038bcSCaesar Wang break; 248613038bcSCaesar Wang case LPDDR3: 249613038bcSCaesar Wang ptiming_config->bl = lpddr3_default_config.bl; 250613038bcSCaesar Wang ptiming_config->ap = lpddr3_default_config.ap; 251613038bcSCaesar Wang break; 252613038bcSCaesar Wang case LPDDR4: 253613038bcSCaesar Wang ptiming_config->bl = lpddr4_default_config.bl; 254613038bcSCaesar Wang ptiming_config->ap = lpddr4_default_config.ap; 255613038bcSCaesar Wang ptiming_config->rdbi = 0; 256613038bcSCaesar Wang ptiming_config->wdbi = 0; 257613038bcSCaesar Wang break; 258613038bcSCaesar Wang } 259613038bcSCaesar Wang ptiming_config->dramds = drv_config->dram_side_drv; 260613038bcSCaesar Wang ptiming_config->dramodt = drv_config->dram_side_dq_odt; 261613038bcSCaesar Wang ptiming_config->caodt = drv_config->dram_side_ca_odt; 262613038bcSCaesar Wang } 263613038bcSCaesar Wang 264613038bcSCaesar Wang struct lat_adj_pair { 265613038bcSCaesar Wang uint32_t cl; 266613038bcSCaesar Wang uint32_t rdlat_adj; 267613038bcSCaesar Wang uint32_t cwl; 268613038bcSCaesar Wang uint32_t wrlat_adj; 269613038bcSCaesar Wang }; 270613038bcSCaesar Wang 271613038bcSCaesar Wang const struct lat_adj_pair ddr3_lat_adj[] = { 272613038bcSCaesar Wang {6, 5, 5, 4}, 273613038bcSCaesar Wang {8, 7, 6, 5}, 274613038bcSCaesar Wang {10, 9, 7, 6}, 275613038bcSCaesar Wang {11, 9, 8, 7}, 276613038bcSCaesar Wang {13, 0xb, 9, 8}, 277613038bcSCaesar Wang {14, 0xb, 0xa, 9} 278613038bcSCaesar Wang }; 279613038bcSCaesar Wang 280613038bcSCaesar Wang const struct lat_adj_pair lpddr3_lat_adj[] = { 281613038bcSCaesar Wang {3, 2, 1, 0}, 282613038bcSCaesar Wang {6, 5, 3, 2}, 283613038bcSCaesar Wang {8, 7, 4, 3}, 284613038bcSCaesar Wang {9, 8, 5, 4}, 285613038bcSCaesar Wang {10, 9, 6, 5}, 286613038bcSCaesar Wang {11, 9, 6, 5}, 287613038bcSCaesar Wang {12, 0xa, 6, 5}, 288613038bcSCaesar Wang {14, 0xc, 8, 7}, 289613038bcSCaesar Wang {16, 0xd, 8, 7} 290613038bcSCaesar Wang }; 291613038bcSCaesar Wang 292613038bcSCaesar Wang const struct lat_adj_pair lpddr4_lat_adj[] = { 293613038bcSCaesar Wang {6, 5, 4, 2}, 294613038bcSCaesar Wang {10, 9, 6, 4}, 295613038bcSCaesar Wang {14, 0xc, 8, 6}, 296613038bcSCaesar Wang {20, 0x11, 0xa, 8}, 297613038bcSCaesar Wang {24, 0x15, 0xc, 0xa}, 298613038bcSCaesar Wang {28, 0x18, 0xe, 0xc}, 299613038bcSCaesar Wang {32, 0x1b, 0x10, 0xe}, 300613038bcSCaesar Wang {36, 0x1e, 0x12, 0x10} 301613038bcSCaesar Wang }; 302613038bcSCaesar Wang 303613038bcSCaesar Wang static uint32_t get_rdlat_adj(uint32_t dram_type, uint32_t cl) 304613038bcSCaesar Wang { 305613038bcSCaesar Wang const struct lat_adj_pair *p; 306613038bcSCaesar Wang uint32_t cnt; 307613038bcSCaesar Wang uint32_t i; 308613038bcSCaesar Wang 309613038bcSCaesar Wang if (dram_type == DDR3) { 310613038bcSCaesar Wang p = ddr3_lat_adj; 311613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 312613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 313613038bcSCaesar Wang p = lpddr3_lat_adj; 314613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 315613038bcSCaesar Wang } else { 316613038bcSCaesar Wang p = lpddr4_lat_adj; 317613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 318613038bcSCaesar Wang } 319613038bcSCaesar Wang 320613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 321613038bcSCaesar Wang if (cl == p[i].cl) 322613038bcSCaesar Wang return p[i].rdlat_adj; 323613038bcSCaesar Wang } 324613038bcSCaesar Wang /* fail */ 325613038bcSCaesar Wang return 0xff; 326613038bcSCaesar Wang } 327613038bcSCaesar Wang 328613038bcSCaesar Wang static uint32_t get_wrlat_adj(uint32_t dram_type, uint32_t cwl) 329613038bcSCaesar Wang { 330613038bcSCaesar Wang const struct lat_adj_pair *p; 331613038bcSCaesar Wang uint32_t cnt; 332613038bcSCaesar Wang uint32_t i; 333613038bcSCaesar Wang 334613038bcSCaesar Wang if (dram_type == DDR3) { 335613038bcSCaesar Wang p = ddr3_lat_adj; 336613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 337613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 338613038bcSCaesar Wang p = lpddr3_lat_adj; 339613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 340613038bcSCaesar Wang } else { 341613038bcSCaesar Wang p = lpddr4_lat_adj; 342613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 343613038bcSCaesar Wang } 344613038bcSCaesar Wang 345613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 346613038bcSCaesar Wang if (cwl == p[i].cwl) 347613038bcSCaesar Wang return p[i].wrlat_adj; 348613038bcSCaesar Wang } 349613038bcSCaesar Wang /* fail */ 350613038bcSCaesar Wang return 0xff; 351613038bcSCaesar Wang } 352613038bcSCaesar Wang 353613038bcSCaesar Wang #define PI_REGS_DIMM_SUPPORT (0) 354613038bcSCaesar Wang #define PI_ADD_LATENCY (0) 355613038bcSCaesar Wang #define PI_DOUBLEFREEK (1) 356613038bcSCaesar Wang 357613038bcSCaesar Wang #define PI_PAD_DELAY_PS_VALUE (1000) 358613038bcSCaesar Wang #define PI_IE_ENABLE_VALUE (3000) 359613038bcSCaesar Wang #define PI_TSEL_ENABLE_VALUE (700) 360613038bcSCaesar Wang 361613038bcSCaesar Wang static uint32_t get_pi_rdlat_adj(struct dram_timing_t *pdram_timing) 362613038bcSCaesar Wang { 363613038bcSCaesar Wang /*[DLLSUBTYPE2] == "STD_DENALI_HS" */ 364613038bcSCaesar Wang uint32_t rdlat, delay_adder, ie_enable, hs_offset, tsel_adder, 365613038bcSCaesar Wang extra_adder, tsel_enable; 366613038bcSCaesar Wang 367613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 368613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 369613038bcSCaesar Wang 370613038bcSCaesar Wang rdlat = pdram_timing->cl + PI_ADD_LATENCY; 371613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 372613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 373613038bcSCaesar Wang delay_adder++; 374613038bcSCaesar Wang hs_offset = 0; 375613038bcSCaesar Wang tsel_adder = 0; 376613038bcSCaesar Wang extra_adder = 0; 377613038bcSCaesar Wang /* rdlat = rdlat - (PREAMBLE_SUPPORT & 0x1); */ 378613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 379613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 380613038bcSCaesar Wang tsel_adder++; 381613038bcSCaesar Wang delay_adder = delay_adder - 1; 382613038bcSCaesar Wang if (tsel_adder > delay_adder) 383613038bcSCaesar Wang extra_adder = tsel_adder - delay_adder; 384613038bcSCaesar Wang else 385613038bcSCaesar Wang extra_adder = 0; 386613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 387613038bcSCaesar Wang hs_offset = 2; 388613038bcSCaesar Wang else 389613038bcSCaesar Wang hs_offset = 1; 390613038bcSCaesar Wang 391613038bcSCaesar Wang if (delay_adder > (rdlat - 1 - hs_offset)) { 392613038bcSCaesar Wang rdlat = rdlat - tsel_adder; 393613038bcSCaesar Wang } else { 394613038bcSCaesar Wang if ((rdlat - delay_adder) < 2) 395613038bcSCaesar Wang rdlat = 2; 396613038bcSCaesar Wang else 397613038bcSCaesar Wang rdlat = rdlat - delay_adder - extra_adder; 398613038bcSCaesar Wang } 399613038bcSCaesar Wang 400613038bcSCaesar Wang return rdlat; 401613038bcSCaesar Wang } 402613038bcSCaesar Wang 403613038bcSCaesar Wang static uint32_t get_pi_wrlat(struct dram_timing_t *pdram_timing, 404613038bcSCaesar Wang struct timing_related_config *timing_config) 405613038bcSCaesar Wang { 406613038bcSCaesar Wang uint32_t tmp; 407613038bcSCaesar Wang 408613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 409613038bcSCaesar Wang tmp = pdram_timing->cl; 410613038bcSCaesar Wang if (tmp >= 14) 411613038bcSCaesar Wang tmp = 8; 412613038bcSCaesar Wang else if (tmp >= 10) 413613038bcSCaesar Wang tmp = 6; 414613038bcSCaesar Wang else if (tmp == 9) 415613038bcSCaesar Wang tmp = 5; 416613038bcSCaesar Wang else if (tmp == 8) 417613038bcSCaesar Wang tmp = 4; 418613038bcSCaesar Wang else if (tmp == 6) 419613038bcSCaesar Wang tmp = 3; 420613038bcSCaesar Wang else 421613038bcSCaesar Wang tmp = 1; 422613038bcSCaesar Wang } else { 423613038bcSCaesar Wang tmp = 1; 424613038bcSCaesar Wang } 425613038bcSCaesar Wang 426613038bcSCaesar Wang return tmp; 427613038bcSCaesar Wang } 428613038bcSCaesar Wang 429613038bcSCaesar Wang static uint32_t get_pi_wrlat_adj(struct dram_timing_t *pdram_timing, 430613038bcSCaesar Wang struct timing_related_config *timing_config) 431613038bcSCaesar Wang { 432613038bcSCaesar Wang return get_pi_wrlat(pdram_timing, timing_config) + PI_ADD_LATENCY - 1; 433613038bcSCaesar Wang } 434613038bcSCaesar Wang 435613038bcSCaesar Wang static uint32_t get_pi_tdfi_phy_rdlat(struct dram_timing_t *pdram_timing, 436613038bcSCaesar Wang struct timing_related_config *timing_config) 437613038bcSCaesar Wang { 438613038bcSCaesar Wang /* [DLLSUBTYPE2] == "STD_DENALI_HS" */ 439613038bcSCaesar Wang uint32_t cas_lat, delay_adder, ie_enable, hs_offset, ie_delay_adder; 440613038bcSCaesar Wang uint32_t mem_delay_ps, round_trip_ps; 441613038bcSCaesar Wang uint32_t phy_internal_delay, lpddr_adder, dfi_adder, rdlat_delay; 442613038bcSCaesar Wang 443613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 444613038bcSCaesar Wang 445613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 446613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 447613038bcSCaesar Wang delay_adder++; 448613038bcSCaesar Wang delay_adder = delay_adder - 1; 449613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 450613038bcSCaesar Wang hs_offset = 2; 451613038bcSCaesar Wang else 452613038bcSCaesar Wang hs_offset = 1; 453613038bcSCaesar Wang 454613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 455613038bcSCaesar Wang 456613038bcSCaesar Wang if (delay_adder > (cas_lat - 1 - hs_offset)) { 457613038bcSCaesar Wang ie_delay_adder = 0; 458613038bcSCaesar Wang } else { 459613038bcSCaesar Wang ie_delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 460613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 461613038bcSCaesar Wang ie_delay_adder++; 462613038bcSCaesar Wang } 463613038bcSCaesar Wang 464613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 465613038bcSCaesar Wang mem_delay_ps = 0; 466613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 467613038bcSCaesar Wang mem_delay_ps = 3600; 468613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 469613038bcSCaesar Wang mem_delay_ps = 5500; 470613038bcSCaesar Wang } else { 471613038bcSCaesar Wang printf("get_pi_tdfi_phy_rdlat:dramtype unsupport\n"); 472613038bcSCaesar Wang return 0; 473613038bcSCaesar Wang } 474613038bcSCaesar Wang round_trip_ps = 1100 + 500 + mem_delay_ps + 500 + 600; 475613038bcSCaesar Wang delay_adder = round_trip_ps / (1000000 / pdram_timing->mhz); 476613038bcSCaesar Wang if ((round_trip_ps % (1000000 / pdram_timing->mhz)) != 0) 477613038bcSCaesar Wang delay_adder++; 478613038bcSCaesar Wang 479613038bcSCaesar Wang phy_internal_delay = 5 + 2 + 4; 480613038bcSCaesar Wang lpddr_adder = mem_delay_ps / (1000000 / pdram_timing->mhz); 481613038bcSCaesar Wang if ((mem_delay_ps % (1000000 / pdram_timing->mhz)) != 0) 482613038bcSCaesar Wang lpddr_adder++; 483613038bcSCaesar Wang dfi_adder = 0; 484613038bcSCaesar Wang phy_internal_delay = phy_internal_delay + 2; 485613038bcSCaesar Wang rdlat_delay = delay_adder + phy_internal_delay + 486613038bcSCaesar Wang ie_delay_adder + lpddr_adder + dfi_adder; 487613038bcSCaesar Wang 488613038bcSCaesar Wang rdlat_delay = rdlat_delay + 2; 489613038bcSCaesar Wang return rdlat_delay; 490613038bcSCaesar Wang } 491613038bcSCaesar Wang 492613038bcSCaesar Wang static uint32_t get_pi_todtoff_min(struct dram_timing_t *pdram_timing, 493613038bcSCaesar Wang struct timing_related_config *timing_config) 494613038bcSCaesar Wang { 495613038bcSCaesar Wang uint32_t tmp, todtoff_min_ps; 496613038bcSCaesar Wang 497613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) 498613038bcSCaesar Wang todtoff_min_ps = 2500; 499613038bcSCaesar Wang else if (timing_config->dram_type == LPDDR4) 500613038bcSCaesar Wang todtoff_min_ps = 1500; 501613038bcSCaesar Wang else 502613038bcSCaesar Wang todtoff_min_ps = 0; 503613038bcSCaesar Wang /* todtoff_min */ 504613038bcSCaesar Wang tmp = todtoff_min_ps / (1000000 / pdram_timing->mhz); 505613038bcSCaesar Wang if ((todtoff_min_ps % (1000000 / pdram_timing->mhz)) != 0) 506613038bcSCaesar Wang tmp++; 507613038bcSCaesar Wang return tmp; 508613038bcSCaesar Wang } 509613038bcSCaesar Wang 510613038bcSCaesar Wang static uint32_t get_pi_todtoff_max(struct dram_timing_t *pdram_timing, 511613038bcSCaesar Wang struct timing_related_config *timing_config) 512613038bcSCaesar Wang { 513613038bcSCaesar Wang uint32_t tmp, todtoff_max_ps; 514613038bcSCaesar Wang 515613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR4) 516613038bcSCaesar Wang || (timing_config->dram_type == LPDDR3)) 517613038bcSCaesar Wang todtoff_max_ps = 3500; 518613038bcSCaesar Wang else 519613038bcSCaesar Wang todtoff_max_ps = 0; 520613038bcSCaesar Wang 521613038bcSCaesar Wang /* todtoff_max */ 522613038bcSCaesar Wang tmp = todtoff_max_ps / (1000000 / pdram_timing->mhz); 523613038bcSCaesar Wang if ((todtoff_max_ps % (1000000 / pdram_timing->mhz)) != 0) 524613038bcSCaesar Wang tmp++; 525613038bcSCaesar Wang return tmp; 526613038bcSCaesar Wang } 527613038bcSCaesar Wang 528613038bcSCaesar Wang static void gen_rk3399_ctl_params_f0(struct timing_related_config 529613038bcSCaesar Wang *timing_config, 530613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 531613038bcSCaesar Wang { 532613038bcSCaesar Wang uint32_t i; 533613038bcSCaesar Wang uint32_t tmp, tmp1; 534613038bcSCaesar Wang 535613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 536613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 537613038bcSCaesar Wang tmp = ((700000 + 10) * timing_config->freq + 538613038bcSCaesar Wang 999) / 1000; 539613038bcSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 540613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 541f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), tmp); 542613038bcSCaesar Wang 543f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff, 544f9ba21beSCaesar Wang pdram_timing->tdllk); 545613038bcSCaesar Wang 546f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 547613038bcSCaesar Wang (pdram_timing->tmod << 8) | 548613038bcSCaesar Wang pdram_timing->tmrd); 549613038bcSCaesar Wang 550f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 551613038bcSCaesar Wang (pdram_timing->txsr - 552613038bcSCaesar Wang pdram_timing->trcd) << 16); 553613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 554f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1 + 555613038bcSCaesar Wang pdram_timing->tinit3); 556f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 557f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 558f9ba21beSCaesar Wang pdram_timing->tmrd); 559f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 560f9ba21beSCaesar Wang pdram_timing->txsr << 16); 561f9ba21beSCaesar Wang } else { 562f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1); 563f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 7), pdram_timing->tinit4); 564f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 565f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 566f9ba21beSCaesar Wang pdram_timing->tmrd); 567f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 568f9ba21beSCaesar Wang pdram_timing->txsr << 16); 569f9ba21beSCaesar Wang } 570f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 6), pdram_timing->tinit3); 571f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 8), pdram_timing->tinit5); 572f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x7f << 16), 573613038bcSCaesar Wang ((pdram_timing->cl * 2) << 16)); 574f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x1f << 24), 575613038bcSCaesar Wang (pdram_timing->cwl << 24)); 576f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f, pdram_timing->al); 577f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 26), 0xffff << 16, 578613038bcSCaesar Wang (pdram_timing->trc << 24) | 579613038bcSCaesar Wang (pdram_timing->trrd << 16)); 580f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 27), 581613038bcSCaesar Wang (pdram_timing->tfaw << 24) | 582613038bcSCaesar Wang (pdram_timing->trppb << 16) | 583f9ba21beSCaesar Wang (pdram_timing->twtr << 8) | 584f9ba21beSCaesar Wang pdram_timing->tras_min); 585613038bcSCaesar Wang 586f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 31), 0xff << 24, 587613038bcSCaesar Wang max(4, pdram_timing->trtp) << 24); 588f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 33), (pdram_timing->tcke << 24) | 589f9ba21beSCaesar Wang pdram_timing->tras_max); 590f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xff, 591613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 592f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), 593613038bcSCaesar Wang (0x3f << 16) | (0xff << 8), 594613038bcSCaesar Wang (pdram_timing->twr << 16) | 595613038bcSCaesar Wang (pdram_timing->trcd << 8)); 596f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 16, 597613038bcSCaesar Wang pdram_timing->tmrz << 16); 598613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 599613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 600f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff, tmp); 601f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff, pdram_timing->trp); 602f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 48), 603613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 604613038bcSCaesar Wang pdram_timing->trfc); 605f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff, pdram_timing->txp); 606f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 53), 0xffff << 16, 607613038bcSCaesar Wang pdram_timing->txpdll << 16); 608f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xf << 24, 609613038bcSCaesar Wang pdram_timing->tcscke << 24); 610f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff, pdram_timing->tmrri); 611f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 56), 612613038bcSCaesar Wang (pdram_timing->tzqcke << 24) | 613613038bcSCaesar Wang (pdram_timing->tmrwckel << 16) | 614f9ba21beSCaesar Wang (pdram_timing->tckehcs << 8) | 615f9ba21beSCaesar Wang pdram_timing->tckelcs); 616f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff, pdram_timing->txsnr); 617f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 62), 0xffff << 16, 618613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 619613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 620f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 63), 621613038bcSCaesar Wang (pdram_timing->tckelpd << 24) | 622613038bcSCaesar Wang (pdram_timing->tescke << 16) | 623f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 624f9ba21beSCaesar Wang pdram_timing->tckckel); 625f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xfff, 626613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 627613038bcSCaesar Wang pdram_timing->tcsckeh); 628f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), 0xffff << 8, 629613038bcSCaesar Wang (pdram_timing->tcksrx << 16) | 630613038bcSCaesar Wang (pdram_timing->tcksre << 8)); 631f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), 0x1 << 24, 632613038bcSCaesar Wang (timing_config->dllbp << 24)); 633f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 122), 0x3ff << 16, 634613038bcSCaesar Wang (pdram_timing->tvrcg_enable << 16)); 635f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 123), (pdram_timing->tfc_long << 16) | 636613038bcSCaesar Wang pdram_timing->tvrcg_disable); 637f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 124), 638613038bcSCaesar Wang (pdram_timing->tvref_long << 16) | 639613038bcSCaesar Wang (pdram_timing->tckfspx << 8) | 640613038bcSCaesar Wang pdram_timing->tckfspe); 641f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 133), (pdram_timing->mr[1] << 16) | 642f9ba21beSCaesar Wang pdram_timing->mr[0]); 643f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff, 644613038bcSCaesar Wang pdram_timing->mr[2]); 645f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff, 646613038bcSCaesar Wang pdram_timing->mr[3]); 647f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 139), 0xff << 24, 648613038bcSCaesar Wang pdram_timing->mr11 << 24); 649f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 147), 650f9ba21beSCaesar Wang (pdram_timing->mr[1] << 16) | 651f9ba21beSCaesar Wang pdram_timing->mr[0]); 652f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff, 653613038bcSCaesar Wang pdram_timing->mr[2]); 654f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff, 655613038bcSCaesar Wang pdram_timing->mr[3]); 656f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 153), 0xff << 24, 657613038bcSCaesar Wang pdram_timing->mr11 << 24); 658613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 659f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xffff << 16, 660f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 661f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 142), 0xffff << 16, 662f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 663f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 145), 0xffff << 16, 664f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 665f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xffff << 16, 666f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 667f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 156), 0xffff << 16, 668f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 669f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 159), 0xffff << 16, 670f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 671613038bcSCaesar Wang } 672f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 179), 0xfff << 8, 673613038bcSCaesar Wang pdram_timing->tzqinit << 8); 674f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 180), (pdram_timing->tzqcs << 16) | 675613038bcSCaesar Wang (pdram_timing->tzqinit / 2)); 676f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 181), (pdram_timing->tzqlat << 16) | 677f9ba21beSCaesar Wang pdram_timing->tzqcal); 678f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 8, 679613038bcSCaesar Wang pdram_timing->todton << 8); 680613038bcSCaesar Wang 681613038bcSCaesar Wang if (timing_config->odt) { 682f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), 1 << 16); 683613038bcSCaesar Wang if (timing_config->freq < 400) 684613038bcSCaesar Wang tmp = 4 << 24; 685613038bcSCaesar Wang else 686613038bcSCaesar Wang tmp = 8 << 24; 687613038bcSCaesar Wang } else { 688f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), 1 << 16); 689613038bcSCaesar Wang tmp = 2 << 24; 690613038bcSCaesar Wang } 691613038bcSCaesar Wang 692f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 216), 0x1f << 24, tmp); 693f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), (0x3 << 16) | (0xf << 8), 694613038bcSCaesar Wang (pdram_timing->tdqsck << 16) | 695613038bcSCaesar Wang (pdram_timing->tdqsck_max << 8)); 696613038bcSCaesar Wang tmp = 697613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, pdram_timing->cwl) 698613038bcSCaesar Wang << 8) | get_rdlat_adj(timing_config->dram_type, 699613038bcSCaesar Wang pdram_timing->cl); 700f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff, tmp); 701f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 82), 0xffff << 16, 702613038bcSCaesar Wang (4 * pdram_timing->trefi) << 16); 703613038bcSCaesar Wang 704f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 83), 0xffff, 705613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 706613038bcSCaesar Wang 707613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 708613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 709613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 710613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 711613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 712613038bcSCaesar Wang } else { 713613038bcSCaesar Wang tmp = 0; 714613038bcSCaesar Wang } 715f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 16, 716613038bcSCaesar Wang (tmp & 0x3f) << 16); 717613038bcSCaesar Wang 718613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 719613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 720613038bcSCaesar Wang /* min_rl_preamble = cl+TDQSCK_MIN -1 */ 721613038bcSCaesar Wang tmp = pdram_timing->cl + 722613038bcSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 723613038bcSCaesar Wang /* todtoff_max */ 724613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 725613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 726613038bcSCaesar Wang } else { 727613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 728613038bcSCaesar Wang } 729f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 8, 730613038bcSCaesar Wang (tmp & 0x3f) << 8); 731613038bcSCaesar Wang 732f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 16, 733f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 734f9ba21beSCaesar Wang timing_config) & 735f9ba21beSCaesar Wang 0xff) << 16); 736613038bcSCaesar Wang 737f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 277), 0xffff, 738613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 739613038bcSCaesar Wang 740f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 282), 0xffff, 741613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 742613038bcSCaesar Wang 743f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 283), 20 * pdram_timing->trefi); 744613038bcSCaesar Wang 745613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 746613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 747613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 748613038bcSCaesar Wang tmp1++; 749613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 750f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff << 16, tmp << 16); 751613038bcSCaesar Wang 752613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CC_F0:RW:0:10 */ 753613038bcSCaesar Wang tmp = tmp + 18; 754f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff, tmp); 755613038bcSCaesar Wang 756613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F0:RW:8:8 */ 757613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 758613038bcSCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 759613038bcSCaesar Wang if (tmp1 == 0) 760613038bcSCaesar Wang tmp = 0; 761f9ba21beSCaesar Wang else if (tmp1 < 5) 762613038bcSCaesar Wang tmp = tmp1 - 1; 763f9ba21beSCaesar Wang else 764613038bcSCaesar Wang tmp = tmp1 - 5; 765613038bcSCaesar Wang } else { 766613038bcSCaesar Wang tmp = tmp1 - 2; 767613038bcSCaesar Wang } 768f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 8, tmp << 8); 769613038bcSCaesar Wang 770613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F0:RW:0:8 */ 771613038bcSCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 772613038bcSCaesar Wang (pdram_timing->cl >= 5)) 773613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 774613038bcSCaesar Wang else 775613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 776f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff, tmp); 777613038bcSCaesar Wang } 778613038bcSCaesar Wang } 779613038bcSCaesar Wang 780613038bcSCaesar Wang static void gen_rk3399_ctl_params_f1(struct timing_related_config 781613038bcSCaesar Wang *timing_config, 782613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 783613038bcSCaesar Wang { 784613038bcSCaesar Wang uint32_t i; 785613038bcSCaesar Wang uint32_t tmp, tmp1; 786613038bcSCaesar Wang 787613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 788613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 789613038bcSCaesar Wang tmp = 790f9ba21beSCaesar Wang ((700000 + 10) * timing_config->freq + 999) / 1000; 791f9ba21beSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 792613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 793f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), tmp); 794f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff << 16, 795f9ba21beSCaesar Wang pdram_timing->tdllk << 16); 796f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 797613038bcSCaesar Wang (pdram_timing->tmod << 24) | 798613038bcSCaesar Wang (pdram_timing->tmrd << 16) | 799613038bcSCaesar Wang (pdram_timing->trtp << 8)); 800f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 801613038bcSCaesar Wang (pdram_timing->txsr - 802613038bcSCaesar Wang pdram_timing->trcd) << 16); 803613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 804f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1 + 805613038bcSCaesar Wang pdram_timing->tinit3); 806f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 807f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 808f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 809f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 810f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 811f9ba21beSCaesar Wang pdram_timing->txsr << 16); 812f9ba21beSCaesar Wang } else { 813f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1); 814f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 11), pdram_timing->tinit4); 815f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 816f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 817f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 818f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 819f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 820f9ba21beSCaesar Wang pdram_timing->txsr << 16); 821f9ba21beSCaesar Wang } 822f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 10), pdram_timing->tinit3); 823f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 12), pdram_timing->tinit5); 824f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x7f << 8), 825613038bcSCaesar Wang ((pdram_timing->cl * 2) << 8)); 826f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x1f << 16), 827613038bcSCaesar Wang (pdram_timing->cwl << 16)); 828f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f << 24, 829613038bcSCaesar Wang pdram_timing->al << 24); 830f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 28), 0xffffff00, 831613038bcSCaesar Wang (pdram_timing->tras_min << 24) | 832613038bcSCaesar Wang (pdram_timing->trc << 16) | 833613038bcSCaesar Wang (pdram_timing->trrd << 8)); 834f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 29), 0xffffff, 835613038bcSCaesar Wang (pdram_timing->tfaw << 16) | 836f9ba21beSCaesar Wang (pdram_timing->trppb << 8) | 837f9ba21beSCaesar Wang pdram_timing->twtr); 838f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 35), (pdram_timing->tcke << 24) | 839f9ba21beSCaesar Wang pdram_timing->tras_max); 840f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 36), 0xff, 841613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 842f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), (0xff << 24), 843f9ba21beSCaesar Wang (pdram_timing->trcd << 24)); 844f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 40), 0x3f, pdram_timing->twr); 845f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 24, 846613038bcSCaesar Wang pdram_timing->tmrz << 24); 847613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 848613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 849f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff << 8, tmp << 8); 850f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff << 8, 851613038bcSCaesar Wang pdram_timing->trp << 8); 852f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 49), 853613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 854613038bcSCaesar Wang pdram_timing->trfc); 855f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff << 16, 856613038bcSCaesar Wang pdram_timing->txp << 16); 857f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 54), 0xffff, 858613038bcSCaesar Wang pdram_timing->txpdll); 859f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff << 8, 860613038bcSCaesar Wang pdram_timing->tmrri << 8); 861f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 57), (pdram_timing->tmrwckel << 24) | 862613038bcSCaesar Wang (pdram_timing->tckehcs << 16) | 863f9ba21beSCaesar Wang (pdram_timing->tckelcs << 8) | 864f9ba21beSCaesar Wang pdram_timing->tcscke); 865f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 58), 0xf, pdram_timing->tzqcke); 866f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 61), 0xffff, pdram_timing->txsnr); 867f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xffff << 16, 868613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 869613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 870f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 65), (pdram_timing->tckelpd << 24) | 871613038bcSCaesar Wang (pdram_timing->tescke << 16) | 872f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 873f9ba21beSCaesar Wang pdram_timing->tckckel); 874f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 66), 0xfff, 875613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 876613038bcSCaesar Wang pdram_timing->tcsckeh); 877f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), (0xff << 24), 878613038bcSCaesar Wang (pdram_timing->tcksre << 24)); 879f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff, 880613038bcSCaesar Wang pdram_timing->tcksrx); 881f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), (0x1 << 25), 882613038bcSCaesar Wang (timing_config->dllbp << 25)); 883f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 125), 884613038bcSCaesar Wang (pdram_timing->tvrcg_disable << 16) | 885613038bcSCaesar Wang pdram_timing->tvrcg_enable); 886f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 126), (pdram_timing->tckfspx << 24) | 887613038bcSCaesar Wang (pdram_timing->tckfspe << 16) | 888613038bcSCaesar Wang pdram_timing->tfc_long); 889f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 127), 0xffff, 890613038bcSCaesar Wang pdram_timing->tvref_long); 891f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff << 16, 892f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 893f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 135), (pdram_timing->mr[2] << 16) | 894f9ba21beSCaesar Wang pdram_timing->mr[1]); 895f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff << 16, 896f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 897f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xff, pdram_timing->mr11); 898f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff << 16, 899f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 900f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 149), (pdram_timing->mr[2] << 16) | 901f9ba21beSCaesar Wang pdram_timing->mr[1]); 902f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff << 16, 903f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 904f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xff, pdram_timing->mr11); 905613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 906f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 141), 0xffff, 907f9ba21beSCaesar Wang pdram_timing->mr12); 908f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 143), 0xffff, 909f9ba21beSCaesar Wang pdram_timing->mr14); 910f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 146), 0xffff, 911f9ba21beSCaesar Wang pdram_timing->mr22); 912f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 155), 0xffff, 913f9ba21beSCaesar Wang pdram_timing->mr12); 914f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 157), 0xffff, 915f9ba21beSCaesar Wang pdram_timing->mr14); 916f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 160), 0xffff, 917f9ba21beSCaesar Wang pdram_timing->mr22); 918613038bcSCaesar Wang } 919f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 182), 920613038bcSCaesar Wang ((pdram_timing->tzqinit / 2) << 16) | 921613038bcSCaesar Wang pdram_timing->tzqinit); 922f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 183), (pdram_timing->tzqcal << 16) | 923f9ba21beSCaesar Wang pdram_timing->tzqcs); 924f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 184), 0x3f, pdram_timing->tzqlat); 925f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 188), 0xfff, 926613038bcSCaesar Wang pdram_timing->tzqreset); 927f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 16, 928613038bcSCaesar Wang pdram_timing->todton << 16); 929613038bcSCaesar Wang 930613038bcSCaesar Wang if (timing_config->odt) { 931f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), (1 << 24)); 932613038bcSCaesar Wang if (timing_config->freq < 400) 933613038bcSCaesar Wang tmp = 4 << 24; 934613038bcSCaesar Wang else 935613038bcSCaesar Wang tmp = 8 << 24; 936613038bcSCaesar Wang } else { 937f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), (1 << 24)); 938613038bcSCaesar Wang tmp = 2 << 24; 939613038bcSCaesar Wang } 940f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 217), 0x1f << 24, tmp); 941f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), 0xf << 24, 942613038bcSCaesar Wang (pdram_timing->tdqsck_max << 24)); 943f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 222), 0x3, pdram_timing->tdqsck); 944f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 291), 0xffff, 945613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, 946613038bcSCaesar Wang pdram_timing->cwl) << 8) | 947613038bcSCaesar Wang get_rdlat_adj(timing_config->dram_type, 948613038bcSCaesar Wang pdram_timing->cl)); 949613038bcSCaesar Wang 950f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff, 951613038bcSCaesar Wang (4 * pdram_timing->trefi) & 0xffff); 952613038bcSCaesar Wang 953f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff << 16, 954613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 955613038bcSCaesar Wang 956613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 957613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 958613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 959613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 960613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 961613038bcSCaesar Wang } else { 962613038bcSCaesar Wang tmp = 0; 963613038bcSCaesar Wang } 964f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 24, 965613038bcSCaesar Wang (tmp & 0x3f) << 24); 966613038bcSCaesar Wang 967613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 968613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 969613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 970613038bcSCaesar Wang tmp = pdram_timing->cl + 971f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 972f9ba21beSCaesar Wang tmp--; 973613038bcSCaesar Wang /* todtoff_max */ 974613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 975613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 976613038bcSCaesar Wang } else { 977613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 978613038bcSCaesar Wang } 979f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 16, 980613038bcSCaesar Wang (tmp & 0x3f) << 16); 981613038bcSCaesar Wang 982f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 24, 983f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 984f9ba21beSCaesar Wang timing_config) & 985f9ba21beSCaesar Wang 0xff) << 24); 986613038bcSCaesar Wang 987f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff << 16, 988613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 989613038bcSCaesar Wang 990f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 289), 0xffff, 991613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 992613038bcSCaesar Wang 993f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 290), 20 * pdram_timing->trefi); 994613038bcSCaesar Wang 995613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 996613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 997613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 998613038bcSCaesar Wang tmp1++; 999613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1000f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff << 16, tmp << 16); 1001613038bcSCaesar Wang 1002613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CC_F1:RW:0:10 */ 1003613038bcSCaesar Wang tmp = tmp + 18; 1004f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff, tmp); 1005613038bcSCaesar Wang 1006613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F1:RW:24:8 */ 1007613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 1008613038bcSCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 1009613038bcSCaesar Wang if (tmp1 == 0) 1010613038bcSCaesar Wang tmp = 0; 1011f9ba21beSCaesar Wang else if (tmp1 < 5) 1012613038bcSCaesar Wang tmp = tmp1 - 1; 1013f9ba21beSCaesar Wang else 1014613038bcSCaesar Wang tmp = tmp1 - 5; 1015613038bcSCaesar Wang } else { 1016613038bcSCaesar Wang tmp = tmp1 - 2; 1017613038bcSCaesar Wang } 1018613038bcSCaesar Wang 1019f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 24, tmp << 24); 1020613038bcSCaesar Wang 1021613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F1:RW:16:8 */ 1022613038bcSCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 1023613038bcSCaesar Wang (pdram_timing->cl >= 5)) 1024613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 1025613038bcSCaesar Wang else 1026613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 1027f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 16, tmp << 16); 1028613038bcSCaesar Wang } 1029613038bcSCaesar Wang } 1030613038bcSCaesar Wang 1031613038bcSCaesar Wang static void gen_rk3399_ctl_params(struct timing_related_config *timing_config, 1032613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1033613038bcSCaesar Wang uint32_t fn) 1034613038bcSCaesar Wang { 1035613038bcSCaesar Wang if (fn == 0) 1036613038bcSCaesar Wang gen_rk3399_ctl_params_f0(timing_config, pdram_timing); 1037613038bcSCaesar Wang else 1038613038bcSCaesar Wang gen_rk3399_ctl_params_f1(timing_config, pdram_timing); 1039613038bcSCaesar Wang 1040613038bcSCaesar Wang #if CTL_TRAINING 1041613038bcSCaesar Wang uint32_t i, tmp0, tmp1; 1042613038bcSCaesar Wang 1043613038bcSCaesar Wang tmp0 = tmp1 = 0; 1044613038bcSCaesar Wang #if EN_READ_GATE_TRAINING 1045613038bcSCaesar Wang tmp1 = 1; 1046613038bcSCaesar Wang #endif 1047613038bcSCaesar Wang 1048613038bcSCaesar Wang #if EN_CA_TRAINING 1049613038bcSCaesar Wang tmp0 |= (1 << 8); 1050613038bcSCaesar Wang #endif 1051613038bcSCaesar Wang 1052613038bcSCaesar Wang #if EN_WRITE_LEVELING 1053613038bcSCaesar Wang tmp0 |= (1 << 16); 1054613038bcSCaesar Wang #endif 1055613038bcSCaesar Wang 1056613038bcSCaesar Wang #if EN_READ_LEVELING 1057613038bcSCaesar Wang tmp0 |= (1 << 24); 1058613038bcSCaesar Wang #endif 1059613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1060613038bcSCaesar Wang if (tmp0 | tmp1) 1061f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 305), 1 << 16); 1062613038bcSCaesar Wang if (tmp0) 1063f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 70), tmp0); 1064613038bcSCaesar Wang if (tmp1) 1065f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 71), tmp1); 1066613038bcSCaesar Wang } 1067613038bcSCaesar Wang #endif 1068613038bcSCaesar Wang } 1069613038bcSCaesar Wang 1070613038bcSCaesar Wang static void gen_rk3399_pi_params_f0(struct timing_related_config *timing_config, 1071613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1072613038bcSCaesar Wang { 1073613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1074613038bcSCaesar Wang uint32_t i; 1075613038bcSCaesar Wang 1076613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1077613038bcSCaesar Wang /* PI_02 PI_TDFI_PHYMSTR_MAX_F0:RW:0:32 */ 1078613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1079f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 2), tmp); 1080613038bcSCaesar Wang /* PI_03 PI_TDFI_PHYMSTR_RESP_F0:RW:0:16 */ 1081613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1082f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 3), 0xffff, tmp); 1083613038bcSCaesar Wang /* PI_07 PI_TDFI_PHYUPD_RESP_F0:RW:16:16 */ 1084f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 7), 0xffff << 16, tmp << 16); 1085613038bcSCaesar Wang 1086613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F0:RW:0:8 */ 1087613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1088613038bcSCaesar Wang tmp = 2; 1089613038bcSCaesar Wang else 1090613038bcSCaesar Wang tmp = 0; 1091613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1092613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1093613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1094f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff, tmp); 1095613038bcSCaesar Wang /* PI_43 PI_WRLAT_F0:RW:0:5 */ 1096613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1097613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1098f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f, tmp); 1099613038bcSCaesar Wang } 1100613038bcSCaesar Wang /* PI_43 PI_ADDITIVE_LAT_F0:RW:8:6 */ 1101f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x3f << 8, 1102613038bcSCaesar Wang PI_ADD_LATENCY << 8); 1103613038bcSCaesar Wang 1104613038bcSCaesar Wang /* PI_43 PI_CASLAT_LIN_F0:RW:16:7 */ 1105f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x7f << 16, 1106f9ba21beSCaesar Wang (pdram_timing->cl * 2) << 16); 1107613038bcSCaesar Wang /* PI_46 PI_TREF_F0:RW:16:16 */ 1108f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0xffff << 16, 1109613038bcSCaesar Wang pdram_timing->trefi << 16); 1110613038bcSCaesar Wang /* PI_46 PI_TRFC_F0:RW:0:10 */ 1111f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0x3ff, pdram_timing->trfc); 1112613038bcSCaesar Wang /* PI_66 PI_TODTL_2CMD_F0:RW:24:8 */ 1113613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1114613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1115f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 66), 0xff << 24, 1116f9ba21beSCaesar Wang tmp << 24); 1117613038bcSCaesar Wang } 1118613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F0:RW:16:6 */ 1119613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1120613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1121613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1122613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1123613038bcSCaesar Wang if (tmp1 > tmp2) 1124613038bcSCaesar Wang tmp = tmp1 - tmp2; 1125613038bcSCaesar Wang else 1126613038bcSCaesar Wang tmp = 0; 1127613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1128613038bcSCaesar Wang tmp = 0; 1129613038bcSCaesar Wang } 1130f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 16, tmp << 16); 1131613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F0:RW:8:6 */ 1132613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1133613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1134613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1135f9ba21beSCaesar Wang tmp1 = pdram_timing->cl; 1136f9ba21beSCaesar Wang tmp1 += get_pi_todtoff_min(pdram_timing, timing_config); 1137f9ba21beSCaesar Wang tmp1--; 1138613038bcSCaesar Wang /* todtoff_max */ 1139613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1140613038bcSCaesar Wang if (tmp1 > tmp2) 1141613038bcSCaesar Wang tmp = tmp1 - tmp2; 1142613038bcSCaesar Wang else 1143613038bcSCaesar Wang tmp = 0; 1144613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1145613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1146613038bcSCaesar Wang } 1147f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 8, tmp << 8); 1148613038bcSCaesar Wang /* PI_89 PI_RDLAT_ADJ_F0:RW:16:8 */ 1149613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1150f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 16, tmp << 16); 1151613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F0:RW:16:8 */ 1152613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1153f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 16, tmp << 16); 1154613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F0:RW:16:8 */ 1155613038bcSCaesar Wang tmp1 = tmp; 1156613038bcSCaesar Wang if (tmp1 == 0) 1157613038bcSCaesar Wang tmp = 0; 1158f9ba21beSCaesar Wang else if (tmp1 < 5) 1159613038bcSCaesar Wang tmp = tmp1 - 1; 1160f9ba21beSCaesar Wang else 1161613038bcSCaesar Wang tmp = tmp1 - 5; 1162f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 16, tmp << 16); 1163613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 1164613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1165613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1166613038bcSCaesar Wang tmp1++; 1167613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1168f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff << 16, tmp << 16); 1169613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CC_F0:RW:0:10 */ 1170f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff, tmp + 18); 1171613038bcSCaesar Wang /* PI_102 PI_TMRZ_F0:RW:8:5 */ 1172f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 102), 0x1f << 8, 1173613038bcSCaesar Wang pdram_timing->tmrz << 8); 1174613038bcSCaesar Wang /* PI_111 PI_TDFI_CALVL_STROBE_F0:RW:8:4 */ 1175613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1176613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1177613038bcSCaesar Wang tmp1++; 1178613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1179613038bcSCaesar Wang tmp = tmp1 + 5; 1180f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 8, tmp << 8); 1181613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F0:RW:16:6 */ 1182613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1183613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1184613038bcSCaesar Wang tmp++; 1185613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1186613038bcSCaesar Wang tmp = tmp + 1; 1187613038bcSCaesar Wang else 1188613038bcSCaesar Wang tmp = tmp + 8; 1189f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 16, tmp << 16); 1190613038bcSCaesar Wang /* PI_125 PI_MR1_DATA_F0_0:RW+:8:16 */ 1191f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 125), 0xffff << 8, 1192613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1193613038bcSCaesar Wang /* PI_133 PI_MR1_DATA_F0_1:RW+:0:16 */ 1194f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff, pdram_timing->mr[1]); 1195613038bcSCaesar Wang /* PI_140 PI_MR1_DATA_F0_2:RW+:16:16 */ 1196f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 140), 0xffff << 16, 1197613038bcSCaesar Wang pdram_timing->mr[1] << 16); 1198613038bcSCaesar Wang /* PI_148 PI_MR1_DATA_F0_3:RW+:0:16 */ 1199f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff, pdram_timing->mr[1]); 1200613038bcSCaesar Wang /* PI_126 PI_MR2_DATA_F0_0:RW+:0:16 */ 1201f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 126), 0xffff, pdram_timing->mr[2]); 1202613038bcSCaesar Wang /* PI_133 PI_MR2_DATA_F0_1:RW+:16:16 */ 1203f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff << 16, 1204613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1205613038bcSCaesar Wang /* PI_141 PI_MR2_DATA_F0_2:RW+:0:16 */ 1206f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 141), 0xffff, pdram_timing->mr[2]); 1207613038bcSCaesar Wang /* PI_148 PI_MR2_DATA_F0_3:RW+:16:16 */ 1208f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff << 16, 1209613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1210613038bcSCaesar Wang /* PI_156 PI_TFC_F0:RW:0:10 */ 1211f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff, pdram_timing->trfc); 1212613038bcSCaesar Wang /* PI_158 PI_TWR_F0:RW:24:6 */ 1213f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 24, 1214613038bcSCaesar Wang pdram_timing->twr << 24); 1215613038bcSCaesar Wang /* PI_158 PI_TWTR_F0:RW:16:6 */ 1216f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 16, 1217613038bcSCaesar Wang pdram_timing->twtr << 16); 1218613038bcSCaesar Wang /* PI_158 PI_TRCD_F0:RW:8:8 */ 1219f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff << 8, 1220613038bcSCaesar Wang pdram_timing->trcd << 8); 1221613038bcSCaesar Wang /* PI_158 PI_TRP_F0:RW:0:8 */ 1222f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff, pdram_timing->trp); 1223613038bcSCaesar Wang /* PI_157 PI_TRTP_F0:RW:24:8 */ 1224f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 157), 0xff << 24, 1225613038bcSCaesar Wang pdram_timing->trtp << 24); 1226613038bcSCaesar Wang /* PI_159 PI_TRAS_MIN_F0:RW:24:8 */ 1227f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0xff << 24, 1228613038bcSCaesar Wang pdram_timing->tras_min << 24); 1229613038bcSCaesar Wang /* PI_159 PI_TRAS_MAX_F0:RW:0:17 */ 1230613038bcSCaesar Wang tmp = pdram_timing->tras_max * 99 / 100; 1231f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0x1ffff, tmp); 1232613038bcSCaesar Wang /* PI_160 PI_TMRD_F0:RW:16:6 */ 1233f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0x3f << 16, 1234613038bcSCaesar Wang pdram_timing->tmrd << 16); 1235613038bcSCaesar Wang /*PI_160 PI_TDQSCK_MAX_F0:RW:0:4 */ 1236f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0xf, 1237613038bcSCaesar Wang pdram_timing->tdqsck_max); 1238613038bcSCaesar Wang /* PI_187 PI_TDFI_CTRLUPD_MAX_F0:RW:8:16 */ 1239f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 187), 0xffff << 8, 1240f9ba21beSCaesar Wang (2 * pdram_timing->trefi) << 8); 1241613038bcSCaesar Wang /* PI_188 PI_TDFI_CTRLUPD_INTERVAL_F0:RW:0:32 */ 1242f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 188), 0xffffffff, 1243f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1244613038bcSCaesar Wang } 1245613038bcSCaesar Wang } 1246613038bcSCaesar Wang 1247613038bcSCaesar Wang static void gen_rk3399_pi_params_f1(struct timing_related_config *timing_config, 1248613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1249613038bcSCaesar Wang { 1250613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1251613038bcSCaesar Wang uint32_t i; 1252613038bcSCaesar Wang 1253613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1254613038bcSCaesar Wang /* PI_04 PI_TDFI_PHYMSTR_MAX_F1:RW:0:32 */ 1255613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1256f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 4), tmp); 1257613038bcSCaesar Wang /* PI_05 PI_TDFI_PHYMSTR_RESP_F1:RW:0:16 */ 1258613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1259f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 5), 0xffff, tmp); 1260613038bcSCaesar Wang /* PI_12 PI_TDFI_PHYUPD_RESP_F1:RW:0:16 */ 1261f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 12), 0xffff, tmp); 1262613038bcSCaesar Wang 1263613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F1:RW:8:8 */ 1264613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1265613038bcSCaesar Wang tmp = 2; 1266613038bcSCaesar Wang else 1267613038bcSCaesar Wang tmp = 0; 1268613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1269613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1270613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1271f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff << 8, tmp << 8); 1272613038bcSCaesar Wang /* PI_43 PI_WRLAT_F1:RW:24:5 */ 1273613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1274613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1275f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f << 24, 1276f9ba21beSCaesar Wang tmp << 24); 1277613038bcSCaesar Wang } 1278613038bcSCaesar Wang /* PI_44 PI_ADDITIVE_LAT_F1:RW:0:6 */ 1279f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x3f, PI_ADD_LATENCY); 1280613038bcSCaesar Wang /* PI_44 PI_CASLAT_LIN_F1:RW:8:7:=0x18 */ 1281f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x7f << 8, 1282f9ba21beSCaesar Wang pdram_timing->cl * 2); 1283613038bcSCaesar Wang /* PI_47 PI_TREF_F1:RW:16:16 */ 1284f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0xffff << 16, 1285613038bcSCaesar Wang pdram_timing->trefi << 16); 1286613038bcSCaesar Wang /* PI_47 PI_TRFC_F1:RW:0:10 */ 1287f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0x3ff, pdram_timing->trfc); 1288613038bcSCaesar Wang /* PI_67 PI_TODTL_2CMD_F1:RW:8:8 */ 1289613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1290613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1291f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 67), 0xff << 8, tmp << 8); 1292613038bcSCaesar Wang } 1293613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F1:RW:24:6 */ 1294f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1295f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1296613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1297613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1298613038bcSCaesar Wang if (tmp1 > tmp2) 1299613038bcSCaesar Wang tmp = tmp1 - tmp2; 1300613038bcSCaesar Wang else 1301613038bcSCaesar Wang tmp = 0; 1302613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1303613038bcSCaesar Wang tmp = 0; 1304613038bcSCaesar Wang } 1305f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 24, tmp << 24); 1306613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F1:RW:16:6 */ 1307f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1308f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1309613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1310f9ba21beSCaesar Wang tmp1 = pdram_timing->cl + 1311f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 1312f9ba21beSCaesar Wang tmp1--; 1313613038bcSCaesar Wang /* todtoff_max */ 1314613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1315613038bcSCaesar Wang if (tmp1 > tmp2) 1316613038bcSCaesar Wang tmp = tmp1 - tmp2; 1317613038bcSCaesar Wang else 1318613038bcSCaesar Wang tmp = 0; 1319f9ba21beSCaesar Wang } else if (timing_config->dram_type == DDR3) 1320613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1321f9ba21beSCaesar Wang 1322f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 16, tmp << 16); 1323613038bcSCaesar Wang /*P I_89 PI_RDLAT_ADJ_F1:RW:24:8 */ 1324613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1325f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 24, tmp << 24); 1326613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F1:RW:24:8 */ 1327613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1328f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 24, tmp << 24); 1329613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F1:RW:24:8 */ 1330613038bcSCaesar Wang tmp1 = tmp; 1331613038bcSCaesar Wang if (tmp1 == 0) 1332613038bcSCaesar Wang tmp = 0; 1333f9ba21beSCaesar Wang else if (tmp1 < 5) 1334613038bcSCaesar Wang tmp = tmp1 - 1; 1335f9ba21beSCaesar Wang else 1336613038bcSCaesar Wang tmp = tmp1 - 5; 1337f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 24, tmp << 24); 1338613038bcSCaesar Wang /*PI_96 PI_TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 1339613038bcSCaesar Wang /* tadr=20ns */ 1340613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1341613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1342613038bcSCaesar Wang tmp1++; 1343613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1344f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff << 16, tmp << 16); 1345613038bcSCaesar Wang /* PI_96 PI_TDFI_CALVL_CC_F1:RW:0:10 */ 1346613038bcSCaesar Wang tmp = tmp + 18; 1347f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff, tmp); 1348613038bcSCaesar Wang /*PI_103 PI_TMRZ_F1:RW:0:5 */ 1349f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 103), 0x1f, pdram_timing->tmrz); 1350613038bcSCaesar Wang /*PI_111 PI_TDFI_CALVL_STROBE_F1:RW:16:4 */ 1351613038bcSCaesar Wang /* tds_train=ceil(2/ns) */ 1352613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1353613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1354613038bcSCaesar Wang tmp1++; 1355613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1356613038bcSCaesar Wang tmp = tmp1 + 5; 1357f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 16, 1358613038bcSCaesar Wang tmp << 16); 1359613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F1:RW:24:6 */ 1360613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1361613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1362613038bcSCaesar Wang tmp++; 1363613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1364613038bcSCaesar Wang tmp = tmp + 1; 1365613038bcSCaesar Wang else 1366613038bcSCaesar Wang tmp = tmp + 8; 1367f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 24, 1368613038bcSCaesar Wang tmp << 24); 1369613038bcSCaesar Wang /* PI_128 PI_MR1_DATA_F1_0:RW+:0:16 */ 1370f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff, pdram_timing->mr[1]); 1371613038bcSCaesar Wang /* PI_135 PI_MR1_DATA_F1_1:RW+:8:16 */ 1372f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 135), 0xffff << 8, 1373613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1374613038bcSCaesar Wang /* PI_143 PI_MR1_DATA_F1_2:RW+:0:16 */ 1375f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff, pdram_timing->mr[1]); 1376613038bcSCaesar Wang /* PI_150 PI_MR1_DATA_F1_3:RW+:8:16 */ 1377f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 150), 0xffff << 8, 1378613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1379613038bcSCaesar Wang /* PI_128 PI_MR2_DATA_F1_0:RW+:16:16 */ 1380f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff << 16, 1381613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1382613038bcSCaesar Wang /* PI_136 PI_MR2_DATA_F1_1:RW+:0:16 */ 1383f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 136), 0xffff, pdram_timing->mr[2]); 1384613038bcSCaesar Wang /* PI_143 PI_MR2_DATA_F1_2:RW+:16:16 */ 1385f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff << 16, 1386613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1387613038bcSCaesar Wang /* PI_151 PI_MR2_DATA_F1_3:RW+:0:16 */ 1388f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 151), 0xffff, pdram_timing->mr[2]); 1389613038bcSCaesar Wang /* PI_156 PI_TFC_F1:RW:16:10 */ 1390f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff << 16, 1391613038bcSCaesar Wang pdram_timing->trfc << 16); 1392613038bcSCaesar Wang /* PI_162 PI_TWR_F1:RW:8:6 */ 1393f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f << 8, 1394613038bcSCaesar Wang pdram_timing->twr << 8); 1395613038bcSCaesar Wang /* PI_162 PI_TWTR_F1:RW:0:6 */ 1396f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f, pdram_timing->twtr); 1397613038bcSCaesar Wang /* PI_161 PI_TRCD_F1:RW:24:8 */ 1398f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 24, 1399613038bcSCaesar Wang pdram_timing->trcd << 24); 1400613038bcSCaesar Wang /* PI_161 PI_TRP_F1:RW:16:8 */ 1401f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 16, 1402613038bcSCaesar Wang pdram_timing->trp << 16); 1403613038bcSCaesar Wang /* PI_161 PI_TRTP_F1:RW:8:8 */ 1404f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 8, 1405613038bcSCaesar Wang pdram_timing->trtp << 8); 1406613038bcSCaesar Wang /* PI_163 PI_TRAS_MIN_F1:RW:24:8 */ 1407f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0xff << 24, 1408613038bcSCaesar Wang pdram_timing->tras_min << 24); 1409613038bcSCaesar Wang /* PI_163 PI_TRAS_MAX_F1:RW:0:17 */ 1410f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0x1ffff, 1411f9ba21beSCaesar Wang pdram_timing->tras_max * 99 / 100); 1412613038bcSCaesar Wang /* PI_164 PI_TMRD_F1:RW:16:6 */ 1413f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0x3f << 16, 1414613038bcSCaesar Wang pdram_timing->tmrd << 16); 1415613038bcSCaesar Wang /* PI_164 PI_TDQSCK_MAX_F1:RW:0:4 */ 1416f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0xf, 1417613038bcSCaesar Wang pdram_timing->tdqsck_max); 1418613038bcSCaesar Wang /* PI_189 PI_TDFI_CTRLUPD_MAX_F1:RW:0:16 */ 1419f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 189), 0xffff, 1420f9ba21beSCaesar Wang 2 * pdram_timing->trefi); 1421613038bcSCaesar Wang /* PI_190 PI_TDFI_CTRLUPD_INTERVAL_F1:RW:0:32 */ 1422f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 190), 0xffffffff, 1423f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1424613038bcSCaesar Wang } 1425613038bcSCaesar Wang } 1426613038bcSCaesar Wang 1427613038bcSCaesar Wang static void gen_rk3399_pi_params(struct timing_related_config *timing_config, 1428613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1429613038bcSCaesar Wang uint32_t fn) 1430613038bcSCaesar Wang { 1431613038bcSCaesar Wang if (fn == 0) 1432613038bcSCaesar Wang gen_rk3399_pi_params_f0(timing_config, pdram_timing); 1433613038bcSCaesar Wang else 1434613038bcSCaesar Wang gen_rk3399_pi_params_f1(timing_config, pdram_timing); 1435613038bcSCaesar Wang 1436613038bcSCaesar Wang #if PI_TRAINING 1437613038bcSCaesar Wang uint32_t i; 1438613038bcSCaesar Wang 1439613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1440613038bcSCaesar Wang #if EN_READ_GATE_TRAINING 1441f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 80), 3 << 24, 2 << 24); 1442613038bcSCaesar Wang #endif 1443613038bcSCaesar Wang 1444613038bcSCaesar Wang #if EN_CA_TRAINING 1445f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 100), 3 << 8, 2 << 8); 1446613038bcSCaesar Wang #endif 1447613038bcSCaesar Wang 1448613038bcSCaesar Wang #if EN_WRITE_LEVELING 1449f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 60), 3 << 8, 2 << 8); 1450613038bcSCaesar Wang #endif 1451613038bcSCaesar Wang 1452613038bcSCaesar Wang #if EN_READ_LEVELING 1453f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 80), 3 << 16, 2 << 16); 1454613038bcSCaesar Wang #endif 1455613038bcSCaesar Wang 1456613038bcSCaesar Wang #if EN_WDQ_LEVELING 1457f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 124), 3 << 16, 2 << 16); 1458613038bcSCaesar Wang #endif 1459613038bcSCaesar Wang } 1460613038bcSCaesar Wang #endif 1461613038bcSCaesar Wang } 1462613038bcSCaesar Wang 1463613038bcSCaesar Wang static void gen_rk3399_set_odt(uint32_t odt_en) 1464613038bcSCaesar Wang { 1465613038bcSCaesar Wang uint32_t drv_odt_val; 1466613038bcSCaesar Wang uint32_t i; 1467613038bcSCaesar Wang 1468613038bcSCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) { 1469613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 16; 1470f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 5), 0x7 << 16, drv_odt_val); 1471f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 133), 0x7 << 16, drv_odt_val); 1472f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 261), 0x7 << 16, drv_odt_val); 1473f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 389), 0x7 << 16, drv_odt_val); 1474613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 24; 1475f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 6), 0x7 << 24, drv_odt_val); 1476f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 134), 0x7 << 24, drv_odt_val); 1477f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 262), 0x7 << 24, drv_odt_val); 1478f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 390), 0x7 << 24, drv_odt_val); 1479613038bcSCaesar Wang } 1480613038bcSCaesar Wang } 1481613038bcSCaesar Wang 1482613038bcSCaesar Wang static void gen_rk3399_phy_params(struct timing_related_config *timing_config, 1483613038bcSCaesar Wang struct drv_odt_lp_config *drv_config, 1484613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1485613038bcSCaesar Wang uint32_t fn) 1486613038bcSCaesar Wang { 1487613038bcSCaesar Wang uint32_t tmp, i, div, j; 1488613038bcSCaesar Wang uint32_t mem_delay_ps, pad_delay_ps, total_delay_ps, delay_frac_ps; 1489613038bcSCaesar Wang uint32_t trpre_min_ps, gate_delay_ps, gate_delay_frac_ps; 1490613038bcSCaesar Wang uint32_t ie_enable, tsel_enable, cas_lat, rddata_en_ie_dly, tsel_adder; 1491613038bcSCaesar Wang uint32_t extra_adder, delta, hs_offset; 1492613038bcSCaesar Wang 1493613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1494613038bcSCaesar Wang 1495613038bcSCaesar Wang pad_delay_ps = PI_PAD_DELAY_PS_VALUE; 1496613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 1497613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 1498613038bcSCaesar Wang 1499f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 896), (0x3 << 8) | 1, fn << 8); 1500613038bcSCaesar Wang 1501613038bcSCaesar Wang /* PHY_LOW_FREQ_SEL */ 1502613038bcSCaesar Wang /* DENALI_PHY_913 1bit offset_0 */ 1503613038bcSCaesar Wang if (timing_config->freq > 400) 1504f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 913), 1); 1505613038bcSCaesar Wang else 1506f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 913), 1); 1507613038bcSCaesar Wang 1508613038bcSCaesar Wang /* PHY_RPTR_UPDATE_x */ 1509613038bcSCaesar Wang /* DENALI_PHY_87/215/343/471 4bit offset_16 */ 1510613038bcSCaesar Wang tmp = 2500 / (1000000 / pdram_timing->mhz) + 3; 1511613038bcSCaesar Wang if ((2500 % (1000000 / pdram_timing->mhz)) != 0) 1512613038bcSCaesar Wang tmp++; 1513f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 87), 0xf << 16, tmp << 16); 1514f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 215), 0xf << 16, tmp << 16); 1515f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 343), 0xf << 16, tmp << 16); 1516f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 471), 0xf << 16, tmp << 16); 1517613038bcSCaesar Wang 1518613038bcSCaesar Wang /* PHY_PLL_CTRL */ 1519613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_0 */ 1520613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL */ 1521613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_0 */ 1522613038bcSCaesar Wang if (pdram_timing->mhz <= 150) 1523613038bcSCaesar Wang tmp = 3; 1524613038bcSCaesar Wang else if (pdram_timing->mhz <= 300) 1525613038bcSCaesar Wang tmp = 2; 1526613038bcSCaesar Wang else if (pdram_timing->mhz <= 600) 1527613038bcSCaesar Wang tmp = 1; 1528613038bcSCaesar Wang else 1529613038bcSCaesar Wang tmp = 0; 1530613038bcSCaesar Wang tmp = (1 << 12) | (tmp << 9) | (2 << 7) | (1 << 1); 1531f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff, tmp); 1532f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff, tmp); 1533613038bcSCaesar Wang 1534613038bcSCaesar Wang /* PHY_PLL_CTRL_CA */ 1535613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_16 */ 1536613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL_CA */ 1537613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_16 */ 1538613038bcSCaesar Wang if (pdram_timing->mhz <= 150) 1539613038bcSCaesar Wang tmp = 3; 1540613038bcSCaesar Wang else if (pdram_timing->mhz <= 300) 1541613038bcSCaesar Wang tmp = 2; 1542613038bcSCaesar Wang else if (pdram_timing->mhz <= 600) 1543613038bcSCaesar Wang tmp = 1; 1544613038bcSCaesar Wang else 1545613038bcSCaesar Wang tmp = 0; 1546613038bcSCaesar Wang tmp = (tmp << 9) | (2 << 7) | (1 << 5) | (1 << 1); 1547f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff << 16, tmp << 16); 1548f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff << 16, tmp << 16); 1549613038bcSCaesar Wang 1550613038bcSCaesar Wang /* PHY_TCKSRE_WAIT */ 1551613038bcSCaesar Wang /* DENALI_PHY_922 4bits offset_24 */ 1552613038bcSCaesar Wang if (pdram_timing->mhz <= 400) 1553613038bcSCaesar Wang tmp = 1; 1554613038bcSCaesar Wang else if (pdram_timing->mhz <= 800) 1555613038bcSCaesar Wang tmp = 3; 1556613038bcSCaesar Wang else if (pdram_timing->mhz <= 1000) 1557613038bcSCaesar Wang tmp = 4; 1558613038bcSCaesar Wang else 1559613038bcSCaesar Wang tmp = 5; 1560f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 922), 0xf << 24, tmp << 24); 1561613038bcSCaesar Wang /* PHY_CAL_CLK_SELECT_0:RW8:3 */ 1562613038bcSCaesar Wang div = pdram_timing->mhz / (2 * 20); 1563613038bcSCaesar Wang for (j = 2, tmp = 1; j <= 128; j <<= 1, tmp++) { 1564613038bcSCaesar Wang if (div < j) 1565613038bcSCaesar Wang break; 1566613038bcSCaesar Wang } 1567f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 947), 0x7 << 8, tmp << 8); 1568f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 927), (1 << 22)); 1569613038bcSCaesar Wang 1570613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 1571613038bcSCaesar Wang mem_delay_ps = 0; 1572613038bcSCaesar Wang trpre_min_ps = 1000; 1573613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 1574613038bcSCaesar Wang mem_delay_ps = 1500; 1575613038bcSCaesar Wang trpre_min_ps = 900; 1576613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 1577613038bcSCaesar Wang mem_delay_ps = 2500; 1578613038bcSCaesar Wang trpre_min_ps = 900; 1579613038bcSCaesar Wang } else { 1580613038bcSCaesar Wang ERROR("gen_rk3399_phy_params:dramtype unsupport\n"); 1581613038bcSCaesar Wang return; 1582613038bcSCaesar Wang } 1583613038bcSCaesar Wang total_delay_ps = mem_delay_ps + pad_delay_ps; 1584f9ba21beSCaesar Wang delay_frac_ps = 1000 * total_delay_ps / 1585f9ba21beSCaesar Wang (1000000 / pdram_timing->mhz); 1586613038bcSCaesar Wang gate_delay_ps = delay_frac_ps + 1000 - (trpre_min_ps / 2); 1587f9ba21beSCaesar Wang gate_delay_frac_ps = gate_delay_ps % 1000; 1588613038bcSCaesar Wang tmp = gate_delay_frac_ps * 0x200 / 1000; 1589613038bcSCaesar Wang /* PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY */ 1590613038bcSCaesar Wang /* DENALI_PHY_2/130/258/386 10bits offset_0 */ 1591f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 2), 0x2ff, tmp); 1592f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 130), 0x2ff, tmp); 1593f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 258), 0x2ff, tmp); 1594f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 386), 0x2ff, tmp); 1595613038bcSCaesar Wang /* PHY_RDDQS_GATE_SLAVE_DELAY */ 1596613038bcSCaesar Wang /* DENALI_PHY_77/205/333/461 10bits offset_16 */ 1597f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 77), 0x2ff << 16, tmp << 16); 1598f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 205), 0x2ff << 16, tmp << 16); 1599f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 333), 0x2ff << 16, tmp << 16); 1600f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 461), 0x2ff << 16, tmp << 16); 1601613038bcSCaesar Wang 1602613038bcSCaesar Wang tmp = gate_delay_ps / 1000; 1603613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST */ 1604613038bcSCaesar Wang /* DENALI_PHY_10/138/266/394 4bit offset_0 */ 1605f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 10), 0xf, tmp); 1606f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 138), 0xf, tmp); 1607f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 266), 0xf, tmp); 1608f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 394), 0xf, tmp); 1609613038bcSCaesar Wang /* PHY_RDDQS_LATENCY_ADJUST */ 1610613038bcSCaesar Wang /* DENALI_PHY_78/206/334/462 4bits offset_0 */ 1611f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 78), 0xf, tmp); 1612f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 206), 0xf, tmp); 1613f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 334), 0xf, tmp); 1614f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 462), 0xf, tmp); 1615613038bcSCaesar Wang /* PHY_GTLVL_LAT_ADJ_START */ 1616613038bcSCaesar Wang /* DENALI_PHY_80/208/336/464 4bits offset_16 */ 1617613038bcSCaesar Wang tmp = delay_frac_ps / 1000; 1618f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 80), 0xf << 16, tmp << 16); 1619f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 208), 0xf << 16, tmp << 16); 1620f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 336), 0xf << 16, tmp << 16); 1621f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 464), 0xf << 16, tmp << 16); 1622613038bcSCaesar Wang 1623613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 1624613038bcSCaesar Wang rddata_en_ie_dly = ie_enable / (1000000 / pdram_timing->mhz); 1625613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 1626613038bcSCaesar Wang rddata_en_ie_dly++; 1627613038bcSCaesar Wang rddata_en_ie_dly = rddata_en_ie_dly - 1; 1628613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 1629613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 1630613038bcSCaesar Wang tsel_adder++; 1631613038bcSCaesar Wang if (rddata_en_ie_dly > tsel_adder) 1632613038bcSCaesar Wang extra_adder = rddata_en_ie_dly - tsel_adder; 1633613038bcSCaesar Wang else 1634613038bcSCaesar Wang extra_adder = 0; 1635613038bcSCaesar Wang delta = cas_lat - rddata_en_ie_dly; 1636613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 1637613038bcSCaesar Wang hs_offset = 2; 1638613038bcSCaesar Wang else 1639613038bcSCaesar Wang hs_offset = 1; 1640f9ba21beSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1641613038bcSCaesar Wang tmp = 0; 1642f9ba21beSCaesar Wang else if ((delta == 2) || (delta == 1)) 1643613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 - extra_adder; 1644613038bcSCaesar Wang else 1645613038bcSCaesar Wang tmp = extra_adder; 1646613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY */ 1647613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_16 */ 1648f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 16, tmp << 16); 1649f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 16, tmp << 16); 1650f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 16, tmp << 16); 1651f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 16, tmp << 16); 1652613038bcSCaesar Wang /* PHY_RDDATA_EN_TSEL_DLY */ 1653613038bcSCaesar Wang /* DENALI_PHY_86/214/342/470 4bit offset_0 */ 1654f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 86), 0xf, tmp); 1655f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 214), 0xf, tmp); 1656f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 342), 0xf, tmp); 1657f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 470), 0xf, tmp); 1658613038bcSCaesar Wang 1659613038bcSCaesar Wang if (tsel_adder > rddata_en_ie_dly) 1660613038bcSCaesar Wang extra_adder = tsel_adder - rddata_en_ie_dly; 1661613038bcSCaesar Wang else 1662613038bcSCaesar Wang extra_adder = 0; 1663613038bcSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1664613038bcSCaesar Wang tmp = tsel_adder; 1665613038bcSCaesar Wang else 1666613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 + extra_adder; 1667613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_DLY */ 1668613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_8 */ 1669f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 8, tmp << 8); 1670f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 8, tmp << 8); 1671f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 8, tmp << 8); 1672f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 8, tmp << 8); 1673613038bcSCaesar Wang /* PHY_RDDATA_EN_DLY */ 1674613038bcSCaesar Wang /* DENALI_PHY_85/213/341/469 4bit offset_24 */ 1675f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 85), 0xf << 24, tmp << 24); 1676f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 213), 0xf << 24, tmp << 24); 1677f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 341), 0xf << 24, tmp << 24); 1678f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 469), 0xf << 24, tmp << 24); 1679613038bcSCaesar Wang 1680613038bcSCaesar Wang if (pdram_timing->mhz <= ENPER_CS_TRAINING_FREQ) { 1681613038bcSCaesar Wang /* 1682613038bcSCaesar Wang * Note:Per-CS Training is not compatible at speeds 1683613038bcSCaesar Wang * under 533 MHz. If the PHY is running at a speed 1684613038bcSCaesar Wang * less than 533MHz, all phy_per_cs_training_en_X 1685613038bcSCaesar Wang * parameters must be cleared to 0. 1686613038bcSCaesar Wang */ 1687613038bcSCaesar Wang 1688613038bcSCaesar Wang /*DENALI_PHY_84/212/340/468 1bit offset_16 */ 1689f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 84), 0x1 << 16); 1690f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 212), 0x1 << 16); 1691f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 340), 0x1 << 16); 1692f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 468), 0x1 << 16); 1693613038bcSCaesar Wang } else { 1694f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 84), 0x1 << 16); 1695f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 212), 0x1 << 16); 1696f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 340), 0x1 << 16); 1697f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 468), 0x1 << 16); 1698613038bcSCaesar Wang } 1699613038bcSCaesar Wang } 1700613038bcSCaesar Wang } 1701613038bcSCaesar Wang 1702613038bcSCaesar Wang static int to_get_clk_index(unsigned int mhz) 1703613038bcSCaesar Wang { 1704613038bcSCaesar Wang int pll_cnt, i; 1705613038bcSCaesar Wang 1706613038bcSCaesar Wang pll_cnt = ARRAY_SIZE(dpll_rates_table); 1707613038bcSCaesar Wang 1708613038bcSCaesar Wang /* Assumming rate_table is in descending order */ 1709613038bcSCaesar Wang for (i = 0; i < pll_cnt; i++) { 1710613038bcSCaesar Wang if (mhz >= dpll_rates_table[i].mhz) 1711613038bcSCaesar Wang break; 1712613038bcSCaesar Wang } 1713613038bcSCaesar Wang 1714613038bcSCaesar Wang /* if mhz lower than lowest frequency in table, use lowest frequency */ 1715613038bcSCaesar Wang if (i == pll_cnt) 1716613038bcSCaesar Wang i = pll_cnt - 1; 1717613038bcSCaesar Wang 1718613038bcSCaesar Wang return i; 1719613038bcSCaesar Wang } 1720613038bcSCaesar Wang 1721613038bcSCaesar Wang uint32_t rkclk_prepare_pll_timing(unsigned int mhz) 1722613038bcSCaesar Wang { 1723613038bcSCaesar Wang unsigned int refdiv, postdiv1, fbdiv, postdiv2; 1724613038bcSCaesar Wang int index; 1725613038bcSCaesar Wang 1726613038bcSCaesar Wang index = to_get_clk_index(mhz); 1727613038bcSCaesar Wang refdiv = dpll_rates_table[index].refdiv; 1728613038bcSCaesar Wang fbdiv = dpll_rates_table[index].fbdiv; 1729613038bcSCaesar Wang postdiv1 = dpll_rates_table[index].postdiv1; 1730613038bcSCaesar Wang postdiv2 = dpll_rates_table[index].postdiv2; 1731f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_DPLL_CON0, FBDIV(fbdiv)); 1732f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_DPLL_CON1, 1733f9ba21beSCaesar Wang POSTDIV2(postdiv2) | POSTDIV1(postdiv1) | REFDIV(refdiv)); 1734613038bcSCaesar Wang return (24 * fbdiv) / refdiv / postdiv1 / postdiv2; 1735613038bcSCaesar Wang } 1736613038bcSCaesar Wang 1737613038bcSCaesar Wang uint32_t ddr_get_rate(void) 1738613038bcSCaesar Wang { 1739613038bcSCaesar Wang uint32_t refdiv, postdiv1, fbdiv, postdiv2; 1740613038bcSCaesar Wang 1741613038bcSCaesar Wang refdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) & 0x3f; 1742613038bcSCaesar Wang fbdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 0)) & 0xfff; 1743613038bcSCaesar Wang postdiv1 = 1744613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 8) & 0x7; 1745613038bcSCaesar Wang postdiv2 = 1746613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 12) & 0x7; 1747613038bcSCaesar Wang 1748613038bcSCaesar Wang return (24 / refdiv * fbdiv / postdiv1 / postdiv2) * 1000 * 1000; 1749613038bcSCaesar Wang } 1750613038bcSCaesar Wang 1751613038bcSCaesar Wang /* 1752613038bcSCaesar Wang * return: bit12: channel 1, external self-refresh 1753613038bcSCaesar Wang * bit11: channel 1, stdby_mode 1754613038bcSCaesar Wang * bit10: channel 1, self-refresh with controller and memory clock gate 1755613038bcSCaesar Wang * bit9: channel 1, self-refresh 1756613038bcSCaesar Wang * bit8: channel 1, power-down 1757613038bcSCaesar Wang * 1758613038bcSCaesar Wang * bit4: channel 1, external self-refresh 1759613038bcSCaesar Wang * bit3: channel 0, stdby_mode 1760613038bcSCaesar Wang * bit2: channel 0, self-refresh with controller and memory clock gate 1761613038bcSCaesar Wang * bit1: channel 0, self-refresh 1762613038bcSCaesar Wang * bit0: channel 0, power-down 1763613038bcSCaesar Wang */ 1764613038bcSCaesar Wang uint32_t exit_low_power(void) 1765613038bcSCaesar Wang { 1766613038bcSCaesar Wang uint32_t low_power = 0; 1767613038bcSCaesar Wang uint32_t channel_mask; 1768f9ba21beSCaesar Wang uint32_t tmp, i; 1769613038bcSCaesar Wang 1770f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1771f9ba21beSCaesar Wang 0x3; 1772f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1773f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1774613038bcSCaesar Wang continue; 1775613038bcSCaesar Wang 1776613038bcSCaesar Wang /* exit stdby mode */ 1777f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1778f9ba21beSCaesar Wang (1 << (i + 16)) | (0 << i)); 1779613038bcSCaesar Wang /* exit external self-refresh */ 1780f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1781f9ba21beSCaesar Wang low_power |= ((mmio_read_32(PMU_BASE + PMU_SFT_CON) >> tmp) & 1782f9ba21beSCaesar Wang 0x1) << (4 + 8 * i); 1783f9ba21beSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, 1 << tmp); 1784f9ba21beSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_DDR_SREF_ST) & (1 << i))) 1785613038bcSCaesar Wang ; 1786613038bcSCaesar Wang /* exit auto low-power */ 1787f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 101), 0x7); 1788613038bcSCaesar Wang /* lp_cmd to exit */ 1789f9ba21beSCaesar Wang if (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1790f9ba21beSCaesar Wang 0x40) { 1791f9ba21beSCaesar Wang while (mmio_read_32(CTL_REG(i, 200)) & 0x1) 1792613038bcSCaesar Wang ; 1793f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff << 24, 1794f9ba21beSCaesar Wang 0x69 << 24); 1795f9ba21beSCaesar Wang while (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1796f9ba21beSCaesar Wang 0x40) 1797613038bcSCaesar Wang ; 1798613038bcSCaesar Wang } 1799613038bcSCaesar Wang } 1800613038bcSCaesar Wang return low_power; 1801613038bcSCaesar Wang } 1802613038bcSCaesar Wang 1803613038bcSCaesar Wang void resume_low_power(uint32_t low_power) 1804613038bcSCaesar Wang { 1805613038bcSCaesar Wang uint32_t channel_mask; 1806f9ba21beSCaesar Wang uint32_t tmp, i, val; 1807613038bcSCaesar Wang 1808f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1809f9ba21beSCaesar Wang 0x3; 1810f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1811f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1812613038bcSCaesar Wang continue; 1813613038bcSCaesar Wang 1814613038bcSCaesar Wang /* resume external self-refresh */ 1815f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1816f9ba21beSCaesar Wang val = (low_power >> (4 + 8 * i)) & 0x1; 1817f9ba21beSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, val << tmp); 1818613038bcSCaesar Wang /* resume auto low-power */ 1819f9ba21beSCaesar Wang val = (low_power >> (8 * i)) & 0x7; 1820f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 101), val); 1821613038bcSCaesar Wang /* resume stdby mode */ 1822f9ba21beSCaesar Wang val = (low_power >> (3 + 8 * i)) & 0x1; 1823f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1824f9ba21beSCaesar Wang (1 << (i + 16)) | (val << i)); 1825613038bcSCaesar Wang } 1826613038bcSCaesar Wang } 1827613038bcSCaesar Wang 1828613038bcSCaesar Wang static void wait_dcf_done(void) 1829613038bcSCaesar Wang { 1830f9ba21beSCaesar Wang while ((mmio_read_32(DCF_BASE + DCF_DCF_ISR) & (DCF_DONE)) == 0) 1831613038bcSCaesar Wang continue; 1832613038bcSCaesar Wang } 1833613038bcSCaesar Wang 1834613038bcSCaesar Wang void clr_dcf_irq(void) 1835613038bcSCaesar Wang { 1836613038bcSCaesar Wang /* clear dcf irq status */ 1837613038bcSCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ISR, DCF_TIMEOUT | DCF_ERR | DCF_DONE); 1838613038bcSCaesar Wang } 1839613038bcSCaesar Wang 1840613038bcSCaesar Wang static void enable_dcf(uint32_t dcf_addr) 1841613038bcSCaesar Wang { 1842613038bcSCaesar Wang /* config DCF start addr */ 1843f9ba21beSCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ADDR, dcf_addr); 1844613038bcSCaesar Wang /* wait dcf done */ 1845f9ba21beSCaesar Wang while (mmio_read_32(DCF_BASE + DCF_DCF_CTRL) & 1) 1846613038bcSCaesar Wang continue; 1847613038bcSCaesar Wang /* clear dcf irq status */ 1848f9ba21beSCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ISR, DCF_TIMEOUT | DCF_ERR | DCF_DONE); 1849613038bcSCaesar Wang /* DCF start */ 1850f9ba21beSCaesar Wang mmio_setbits_32(DCF_BASE + DCF_DCF_CTRL, DCF_START); 1851613038bcSCaesar Wang } 1852613038bcSCaesar Wang 1853613038bcSCaesar Wang static void dcf_start(uint32_t freq, uint32_t index) 1854613038bcSCaesar Wang { 1855f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1856f9ba21beSCaesar Wang (0x1 << (1 + 16)) | (1 << 1)); 1857f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(11), 1858f9ba21beSCaesar Wang (0x1 << (0 + 16)) | (1 << 0)); 1859f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_FREQ_SELECT, index << 4); 1860613038bcSCaesar Wang 1861f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_DRAM_FREQ, freq); 1862613038bcSCaesar Wang 1863613038bcSCaesar Wang rkclk_prepare_pll_timing(freq); 1864613038bcSCaesar Wang udelay(10); 1865f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1866f9ba21beSCaesar Wang (0x1 << (1 + 16)) | (0 << 1)); 1867f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(11), 1868f9ba21beSCaesar Wang (0x1 << (0 + 16)) | (0 << 0)); 1869613038bcSCaesar Wang udelay(10); 1870613038bcSCaesar Wang enable_dcf(DCF_START_ADDR); 1871613038bcSCaesar Wang } 1872613038bcSCaesar Wang 1873*f91b969cSDerek Basehore static void dram_low_power_config(void) 1874613038bcSCaesar Wang { 1875*f91b969cSDerek Basehore uint32_t tmp, i; 1876613038bcSCaesar Wang uint32_t ch_cnt = rk3399_dram_status.timing_config.ch_cnt; 1877613038bcSCaesar Wang uint32_t dram_type = rk3399_dram_status.timing_config.dram_type; 1878613038bcSCaesar Wang 1879613038bcSCaesar Wang if (dram_type == DDR3) 1880*f91b969cSDerek Basehore tmp = (2 << 16) | (0x7 << 8); 1881613038bcSCaesar Wang else 1882*f91b969cSDerek Basehore tmp = (3 << 16) | (0x7 << 8); 1883613038bcSCaesar Wang 1884*f91b969cSDerek Basehore for (i = 0; i < ch_cnt; i++) 1885*f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 101), 0x70f0f, tmp); 1886613038bcSCaesar Wang 1887613038bcSCaesar Wang /* standby idle */ 1888f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CG_WAIT_TH, 0x640008); 1889613038bcSCaesar Wang 1890613038bcSCaesar Wang if (ch_cnt == 2) { 1891f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC1_CON1, 1892f9ba21beSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | 1893f9ba21beSCaesar Wang (0x1<<7)) << 16) | 1894613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1895*f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x002a0028); 1896613038bcSCaesar Wang } 1897613038bcSCaesar Wang 1898f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC0_CON1, 1899613038bcSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) | 1900613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1901*f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x00150014); 1902613038bcSCaesar Wang } 1903613038bcSCaesar Wang 1904*f91b969cSDerek Basehore void dram_dfs_init(void) 1905613038bcSCaesar Wang { 1906613038bcSCaesar Wang uint32_t trefi0, trefi1; 1907613038bcSCaesar Wang 1908613038bcSCaesar Wang /* get sdram config for os reg */ 1909*f91b969cSDerek Basehore get_dram_drv_odt_val(sdram_config.dramtype, 1910613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1911613038bcSCaesar Wang sdram_timing_cfg_init(&rk3399_dram_status.timing_config, 1912613038bcSCaesar Wang &sdram_config, 1913613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1914613038bcSCaesar Wang 1915f9ba21beSCaesar Wang trefi0 = ((mmio_read_32(CTL_REG(0, 48)) >> 16) & 0xffff) + 8; 1916f9ba21beSCaesar Wang trefi1 = ((mmio_read_32(CTL_REG(0, 49)) >> 16) & 0xffff) + 8; 1917613038bcSCaesar Wang 1918613038bcSCaesar Wang rk3399_dram_status.index_freq[0] = trefi0 * 10 / 39; 1919613038bcSCaesar Wang rk3399_dram_status.index_freq[1] = trefi1 * 10 / 39; 1920613038bcSCaesar Wang rk3399_dram_status.current_index = 1921f9ba21beSCaesar Wang (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3; 1922613038bcSCaesar Wang if (rk3399_dram_status.timing_config.dram_type == DDR3) { 1923613038bcSCaesar Wang rk3399_dram_status.index_freq[0] /= 2; 1924613038bcSCaesar Wang rk3399_dram_status.index_freq[1] /= 2; 1925613038bcSCaesar Wang } 1926613038bcSCaesar Wang rk3399_dram_status.index_freq[(rk3399_dram_status.current_index + 1) 1927613038bcSCaesar Wang & 0x1] = 0; 1928*f91b969cSDerek Basehore dram_low_power_config(); 1929613038bcSCaesar Wang } 1930613038bcSCaesar Wang 1931*f91b969cSDerek Basehore /* 1932*f91b969cSDerek Basehore * arg0: bit0-7: sr_idle; bit8-15:sr_mc_gate_idle; bit16-31: standby idle 1933*f91b969cSDerek Basehore * arg1: bit0-11: pd_idle; bit 16-27: srpd_lite_idle 1934*f91b969cSDerek Basehore * arg2: bit0: if odt en 1935*f91b969cSDerek Basehore */ 1936*f91b969cSDerek Basehore uint32_t dram_set_odt_pd(uint32_t arg0, uint32_t arg1, uint32_t arg2) 1937*f91b969cSDerek Basehore { 1938*f91b969cSDerek Basehore struct drv_odt_lp_config *lp_cfg = &rk3399_dram_status.drv_odt_lp_cfg; 1939*f91b969cSDerek Basehore uint32_t *low_power = &rk3399_dram_status.low_power_stat; 1940*f91b969cSDerek Basehore uint32_t dram_type, ch_count, pd_tmp, sr_tmp, i; 1941*f91b969cSDerek Basehore 1942*f91b969cSDerek Basehore dram_type = rk3399_dram_status.timing_config.dram_type; 1943*f91b969cSDerek Basehore ch_count = rk3399_dram_status.timing_config.ch_cnt; 1944*f91b969cSDerek Basehore 1945*f91b969cSDerek Basehore lp_cfg->sr_idle = arg0 & 0xff; 1946*f91b969cSDerek Basehore lp_cfg->sr_mc_gate_idle = (arg0 >> 8) & 0xff; 1947*f91b969cSDerek Basehore lp_cfg->standby_idle = (arg0 >> 16) & 0xffff; 1948*f91b969cSDerek Basehore lp_cfg->pd_idle = arg1 & 0xfff; 1949*f91b969cSDerek Basehore lp_cfg->srpd_lite_idle = (arg1 >> 16) & 0xfff; 1950*f91b969cSDerek Basehore 1951*f91b969cSDerek Basehore rk3399_dram_status.timing_config.odt = arg2 & 0x1; 1952*f91b969cSDerek Basehore 1953*f91b969cSDerek Basehore exit_low_power(); 1954*f91b969cSDerek Basehore 1955*f91b969cSDerek Basehore *low_power = 0; 1956*f91b969cSDerek Basehore 1957*f91b969cSDerek Basehore /* pd_idle en */ 1958*f91b969cSDerek Basehore if (lp_cfg->pd_idle) 1959*f91b969cSDerek Basehore *low_power |= ((1 << 0) | (1 << 8)); 1960*f91b969cSDerek Basehore /* sr_idle en srpd_lite_idle */ 1961*f91b969cSDerek Basehore if (lp_cfg->sr_idle | lp_cfg->srpd_lite_idle) 1962*f91b969cSDerek Basehore *low_power |= ((1 << 1) | (1 << 9)); 1963*f91b969cSDerek Basehore /* sr_mc_gate_idle */ 1964*f91b969cSDerek Basehore if (lp_cfg->sr_mc_gate_idle) 1965*f91b969cSDerek Basehore *low_power |= ((1 << 2) | (1 << 10)); 1966*f91b969cSDerek Basehore /* standbyidle */ 1967*f91b969cSDerek Basehore if (lp_cfg->standby_idle) { 1968*f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.ch_cnt == 2) 1969*f91b969cSDerek Basehore *low_power |= ((1 << 3) | (1 << 11)); 1970613038bcSCaesar Wang else 1971*f91b969cSDerek Basehore *low_power |= (1 << 3); 1972*f91b969cSDerek Basehore } 1973*f91b969cSDerek Basehore 1974*f91b969cSDerek Basehore pd_tmp = arg1; 1975*f91b969cSDerek Basehore if (dram_type != LPDDR4) 1976*f91b969cSDerek Basehore pd_tmp = arg1 & 0xfff; 1977*f91b969cSDerek Basehore sr_tmp = arg0 & 0xffff; 1978*f91b969cSDerek Basehore for (i = 0; i < ch_count; i++) { 1979*f91b969cSDerek Basehore mmio_write_32(CTL_REG(i, 102), pd_tmp); 1980*f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 103), 0xffff, sr_tmp); 1981*f91b969cSDerek Basehore } 1982*f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_IDLE_TH, (arg0 >> 16) & 0xffff); 1983*f91b969cSDerek Basehore 1984*f91b969cSDerek Basehore return 0; 1985613038bcSCaesar Wang } 1986613038bcSCaesar Wang 1987613038bcSCaesar Wang static uint32_t prepare_ddr_timing(uint32_t mhz) 1988613038bcSCaesar Wang { 1989613038bcSCaesar Wang uint32_t index; 1990613038bcSCaesar Wang struct dram_timing_t dram_timing; 1991613038bcSCaesar Wang 1992613038bcSCaesar Wang rk3399_dram_status.timing_config.freq = mhz; 1993613038bcSCaesar Wang 1994*f91b969cSDerek Basehore if (mhz < 300) 1995613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 1; 1996613038bcSCaesar Wang else 1997613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 0; 1998*f91b969cSDerek Basehore 1999*f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.odt == 1) 2000613038bcSCaesar Wang gen_rk3399_set_odt(1); 2001613038bcSCaesar Wang 2002613038bcSCaesar Wang index = (rk3399_dram_status.current_index + 1) & 0x1; 2003613038bcSCaesar Wang if (rk3399_dram_status.index_freq[index] == mhz) 2004613038bcSCaesar Wang goto out; 2005613038bcSCaesar Wang 2006613038bcSCaesar Wang /* 2007613038bcSCaesar Wang * checking if having available gate traiing timing for 2008613038bcSCaesar Wang * target freq. 2009613038bcSCaesar Wang */ 2010613038bcSCaesar Wang dram_get_parameter(&rk3399_dram_status.timing_config, &dram_timing); 2011613038bcSCaesar Wang gen_rk3399_ctl_params(&rk3399_dram_status.timing_config, 2012613038bcSCaesar Wang &dram_timing, index); 2013613038bcSCaesar Wang gen_rk3399_pi_params(&rk3399_dram_status.timing_config, 2014613038bcSCaesar Wang &dram_timing, index); 2015613038bcSCaesar Wang gen_rk3399_phy_params(&rk3399_dram_status.timing_config, 2016613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg, 2017613038bcSCaesar Wang &dram_timing, index); 2018613038bcSCaesar Wang rk3399_dram_status.index_freq[index] = mhz; 2019613038bcSCaesar Wang 2020613038bcSCaesar Wang out: 2021613038bcSCaesar Wang return index; 2022613038bcSCaesar Wang } 2023613038bcSCaesar Wang 2024613038bcSCaesar Wang void print_dram_status_info(void) 2025613038bcSCaesar Wang { 2026613038bcSCaesar Wang uint32_t *p; 2027613038bcSCaesar Wang uint32_t i; 2028613038bcSCaesar Wang 2029613038bcSCaesar Wang p = (uint32_t *) &rk3399_dram_status.timing_config; 2030613038bcSCaesar Wang INFO("rk3399_dram_status.timing_config:\n"); 2031613038bcSCaesar Wang for (i = 0; i < sizeof(struct timing_related_config) / 4; i++) 2032613038bcSCaesar Wang tf_printf("%u\n", p[i]); 2033613038bcSCaesar Wang p = (uint32_t *) &rk3399_dram_status.drv_odt_lp_cfg; 2034613038bcSCaesar Wang INFO("rk3399_dram_status.drv_odt_lp_cfg:\n"); 2035613038bcSCaesar Wang for (i = 0; i < sizeof(struct drv_odt_lp_config) / 4; i++) 2036613038bcSCaesar Wang tf_printf("%u\n", p[i]); 2037613038bcSCaesar Wang } 2038613038bcSCaesar Wang 2039613038bcSCaesar Wang uint32_t ddr_set_rate(uint32_t hz) 2040613038bcSCaesar Wang { 2041613038bcSCaesar Wang uint32_t low_power, index; 2042613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2043613038bcSCaesar Wang 2044613038bcSCaesar Wang if (mhz == 2045613038bcSCaesar Wang rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) 2046613038bcSCaesar Wang goto out; 2047613038bcSCaesar Wang 2048613038bcSCaesar Wang index = to_get_clk_index(mhz); 2049613038bcSCaesar Wang mhz = dpll_rates_table[index].mhz; 2050613038bcSCaesar Wang 2051613038bcSCaesar Wang index = prepare_ddr_timing(mhz); 2052613038bcSCaesar Wang if (index > 1) 2053613038bcSCaesar Wang goto out; 2054613038bcSCaesar Wang 2055613038bcSCaesar Wang dcf_start(mhz, index); 2056613038bcSCaesar Wang wait_dcf_done(); 2057613038bcSCaesar Wang if (rk3399_dram_status.timing_config.odt == 0) 2058613038bcSCaesar Wang gen_rk3399_set_odt(0); 2059613038bcSCaesar Wang 2060613038bcSCaesar Wang rk3399_dram_status.current_index = index; 2061*f91b969cSDerek Basehore low_power = rk3399_dram_status.low_power_stat; 2062613038bcSCaesar Wang resume_low_power(low_power); 2063613038bcSCaesar Wang out: 2064613038bcSCaesar Wang return mhz; 2065613038bcSCaesar Wang } 2066613038bcSCaesar Wang 2067613038bcSCaesar Wang uint32_t ddr_round_rate(uint32_t hz) 2068613038bcSCaesar Wang { 2069613038bcSCaesar Wang int index; 2070613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2071613038bcSCaesar Wang 2072613038bcSCaesar Wang index = to_get_clk_index(mhz); 2073613038bcSCaesar Wang 2074613038bcSCaesar Wang return dpll_rates_table[index].mhz * 1000 * 1000; 2075613038bcSCaesar Wang } 2076