1613038bcSCaesar Wang /* 2613038bcSCaesar Wang * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3613038bcSCaesar Wang * 4613038bcSCaesar Wang * Redistribution and use in source and binary forms, with or without 5613038bcSCaesar Wang * modification, are permitted provided that the following conditions are met: 6613038bcSCaesar Wang * 7613038bcSCaesar Wang * Redistributions of source code must retain the above copyright notice, this 8613038bcSCaesar Wang * list of conditions and the following disclaimer. 9613038bcSCaesar Wang * 10613038bcSCaesar Wang * Redistributions in binary form must reproduce the above copyright notice, 11613038bcSCaesar Wang * this list of conditions and the following disclaimer in the documentation 12613038bcSCaesar Wang * and/or other materials provided with the distribution. 13613038bcSCaesar Wang * 14613038bcSCaesar Wang * Neither the name of ARM nor the names of its contributors may be used 15613038bcSCaesar Wang * to endorse or promote products derived from this software without specific 16613038bcSCaesar Wang * prior written permission. 17613038bcSCaesar Wang * 18613038bcSCaesar Wang * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19613038bcSCaesar Wang * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20613038bcSCaesar Wang * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21613038bcSCaesar Wang * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22613038bcSCaesar Wang * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23613038bcSCaesar Wang * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24613038bcSCaesar Wang * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25613038bcSCaesar Wang * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26613038bcSCaesar Wang * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27613038bcSCaesar Wang * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28613038bcSCaesar Wang * POSSIBILITY OF SUCH DAMAGE. 29613038bcSCaesar Wang */ 30613038bcSCaesar Wang 31613038bcSCaesar Wang #include <debug.h> 32613038bcSCaesar Wang #include <mmio.h> 33613038bcSCaesar Wang #include <plat_private.h> 34613038bcSCaesar Wang #include "dfs.h" 35613038bcSCaesar Wang #include "dram.h" 36613038bcSCaesar Wang #include "dram_spec_timing.h" 37613038bcSCaesar Wang #include "string.h" 38613038bcSCaesar Wang #include "soc.h" 39613038bcSCaesar Wang #include "pmu.h" 40613038bcSCaesar Wang 41613038bcSCaesar Wang #include <delay_timer.h> 42613038bcSCaesar Wang 43613038bcSCaesar Wang #define ENPER_CS_TRAINING_FREQ (933) 44*9a6376c8SDerek Basehore #define PHY_DLL_BYPASS_FREQ (260) 45613038bcSCaesar Wang 46613038bcSCaesar Wang struct pll_div { 47*9a6376c8SDerek Basehore uint32_t mhz; 48*9a6376c8SDerek Basehore uint32_t refdiv; 49*9a6376c8SDerek Basehore uint32_t fbdiv; 50*9a6376c8SDerek Basehore uint32_t postdiv1; 51*9a6376c8SDerek Basehore uint32_t postdiv2; 52*9a6376c8SDerek Basehore uint32_t frac; 53*9a6376c8SDerek Basehore uint32_t freq; 54613038bcSCaesar Wang }; 55613038bcSCaesar Wang 56613038bcSCaesar Wang static const struct pll_div dpll_rates_table[] = { 57613038bcSCaesar Wang 58613038bcSCaesar Wang /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2 */ 59613038bcSCaesar Wang {.mhz = 933, .refdiv = 3, .fbdiv = 350, .postdiv1 = 3, .postdiv2 = 1}, 60613038bcSCaesar Wang {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1}, 61613038bcSCaesar Wang {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1}, 62613038bcSCaesar Wang {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1}, 63613038bcSCaesar Wang {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1}, 64613038bcSCaesar Wang {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1}, 65613038bcSCaesar Wang {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1}, 66613038bcSCaesar Wang {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1}, 67613038bcSCaesar Wang {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2}, 68613038bcSCaesar Wang }; 69613038bcSCaesar Wang 70613038bcSCaesar Wang struct rk3399_dram_status { 71613038bcSCaesar Wang uint32_t current_index; 72613038bcSCaesar Wang uint32_t index_freq[2]; 73613038bcSCaesar Wang uint32_t low_power_stat; 74613038bcSCaesar Wang struct timing_related_config timing_config; 75613038bcSCaesar Wang struct drv_odt_lp_config drv_odt_lp_cfg; 76613038bcSCaesar Wang }; 77613038bcSCaesar Wang 78613038bcSCaesar Wang static struct rk3399_dram_status rk3399_dram_status; 79*9a6376c8SDerek Basehore static uint32_t wrdqs_delay_val[2][2][4]; 80613038bcSCaesar Wang 81613038bcSCaesar Wang static struct rk3399_sdram_default_config ddr3_default_config = { 82613038bcSCaesar Wang .bl = 8, 83613038bcSCaesar Wang .ap = 0, 84613038bcSCaesar Wang .burst_ref_cnt = 1, 85613038bcSCaesar Wang .zqcsi = 0 86613038bcSCaesar Wang }; 87613038bcSCaesar Wang 88613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr3_default_config = { 89613038bcSCaesar Wang .bl = 8, 90613038bcSCaesar Wang .ap = 0, 91613038bcSCaesar Wang .burst_ref_cnt = 1, 92613038bcSCaesar Wang .zqcsi = 0 93613038bcSCaesar Wang }; 94613038bcSCaesar Wang 95613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr4_default_config = { 96613038bcSCaesar Wang .bl = 16, 97613038bcSCaesar Wang .ap = 0, 98613038bcSCaesar Wang .caodt = 240, 99613038bcSCaesar Wang .burst_ref_cnt = 1, 100613038bcSCaesar Wang .zqcsi = 0 101613038bcSCaesar Wang }; 102613038bcSCaesar Wang 103613038bcSCaesar Wang uint32_t dcf_code[] = { 104613038bcSCaesar Wang #include "dcf_code.inc" 105613038bcSCaesar Wang }; 106613038bcSCaesar Wang 107613038bcSCaesar Wang #define DCF_START_ADDR (SRAM_BASE + 0x1400) 108613038bcSCaesar Wang #define DCF_PARAM_ADDR (SRAM_BASE + 0x1000) 109613038bcSCaesar Wang 110613038bcSCaesar Wang /* DCF_PAMET */ 111613038bcSCaesar Wang #define PARAM_DRAM_FREQ (0) 112613038bcSCaesar Wang #define PARAM_DPLL_CON0 (4) 113613038bcSCaesar Wang #define PARAM_DPLL_CON1 (8) 114613038bcSCaesar Wang #define PARAM_DPLL_CON2 (0xc) 115613038bcSCaesar Wang #define PARAM_DPLL_CON3 (0x10) 116613038bcSCaesar Wang #define PARAM_DPLL_CON4 (0x14) 117613038bcSCaesar Wang #define PARAM_DPLL_CON5 (0x18) 118613038bcSCaesar Wang /* equal to fn<<4 */ 119613038bcSCaesar Wang #define PARAM_FREQ_SELECT (0x1c) 120613038bcSCaesar Wang 121613038bcSCaesar Wang static uint32_t get_cs_die_capability(struct rk3399_sdram_params *sdram_config, 122613038bcSCaesar Wang uint8_t channel, uint8_t cs) 123613038bcSCaesar Wang { 124613038bcSCaesar Wang struct rk3399_sdram_channel *ch = &sdram_config->ch[channel]; 125613038bcSCaesar Wang uint32_t bandwidth; 126613038bcSCaesar Wang uint32_t die_bandwidth; 127613038bcSCaesar Wang uint32_t die; 128613038bcSCaesar Wang uint32_t cs_cap; 129613038bcSCaesar Wang uint32_t row; 130613038bcSCaesar Wang 131613038bcSCaesar Wang row = cs == 0 ? ch->cs0_row : ch->cs1_row; 132613038bcSCaesar Wang bandwidth = 8 * (1 << ch->bw); 133613038bcSCaesar Wang die_bandwidth = 8 * (1 << ch->dbw); 134613038bcSCaesar Wang die = bandwidth / die_bandwidth; 135613038bcSCaesar Wang cs_cap = (1 << (row + ((1 << ch->bk) / 4 + 1) + ch->col + 136613038bcSCaesar Wang (bandwidth / 16))); 137613038bcSCaesar Wang if (ch->row_3_4) 138613038bcSCaesar Wang cs_cap = cs_cap * 3 / 4; 139613038bcSCaesar Wang 140613038bcSCaesar Wang return (cs_cap / die); 141613038bcSCaesar Wang } 142613038bcSCaesar Wang 143f91b969cSDerek Basehore static void get_dram_drv_odt_val(uint32_t dram_type, 144613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 145613038bcSCaesar Wang { 146f91b969cSDerek Basehore uint32_t tmp; 147f91b969cSDerek Basehore uint32_t mr1_val, mr3_val, mr11_val; 148613038bcSCaesar Wang 149613038bcSCaesar Wang switch (dram_type) { 150613038bcSCaesar Wang case DDR3: 151f91b969cSDerek Basehore mr1_val = (mmio_read_32(CTL_REG(0, 133)) >> 16) & 0xffff; 152f91b969cSDerek Basehore tmp = ((mr1_val >> 1) & 1) | ((mr1_val >> 4) & 1); 153f91b969cSDerek Basehore if (tmp) 154f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 155f91b969cSDerek Basehore else 156f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 157f91b969cSDerek Basehore tmp = ((mr1_val >> 2) & 1) | ((mr1_val >> 5) & 1) | 158f91b969cSDerek Basehore ((mr1_val >> 7) & 1); 159f91b969cSDerek Basehore if (tmp == 0) 160f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 161f91b969cSDerek Basehore else if (tmp == 1) 162f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 163f91b969cSDerek Basehore else if (tmp == 3) 164f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 40; 165f91b969cSDerek Basehore else 166f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 167613038bcSCaesar Wang break; 168613038bcSCaesar Wang case LPDDR3: 169f91b969cSDerek Basehore mr3_val = mmio_read_32(CTL_REG(0, 138)) & 0xf; 170f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0x3; 171f91b969cSDerek Basehore if (mr3_val == 0xb) 172f91b969cSDerek Basehore drv_config->dram_side_drv = 3448; 173f91b969cSDerek Basehore else if (mr3_val == 0xa) 174f91b969cSDerek Basehore drv_config->dram_side_drv = 4048; 175f91b969cSDerek Basehore else if (mr3_val == 0x9) 176f91b969cSDerek Basehore drv_config->dram_side_drv = 3440; 177f91b969cSDerek Basehore else if (mr3_val == 0x4) 178f91b969cSDerek Basehore drv_config->dram_side_drv = 60; 179f91b969cSDerek Basehore else if (mr3_val == 0x3) 180f91b969cSDerek Basehore drv_config->dram_side_drv = 48; 181f91b969cSDerek Basehore else if (mr3_val == 0x2) 182f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 183f91b969cSDerek Basehore else 184f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 185613038bcSCaesar Wang 186f91b969cSDerek Basehore if (mr11_val == 1) 187f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 188f91b969cSDerek Basehore else if (mr11_val == 2) 189f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 190f91b969cSDerek Basehore else if (mr11_val == 0) 191f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 192f91b969cSDerek Basehore else 193f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240; 194613038bcSCaesar Wang break; 195613038bcSCaesar Wang case LPDDR4: 196613038bcSCaesar Wang default: 197f91b969cSDerek Basehore mr3_val = (mmio_read_32(CTL_REG(0, 138)) >> 3) & 0x7; 198f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0xff; 199613038bcSCaesar Wang 200f91b969cSDerek Basehore if ((mr3_val == 0) || (mr3_val == 7)) 201f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 202f91b969cSDerek Basehore else 203f91b969cSDerek Basehore drv_config->dram_side_drv = 240 / mr3_val; 204613038bcSCaesar Wang 205f91b969cSDerek Basehore tmp = mr11_val & 0x7; 206f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 207f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 208f91b969cSDerek Basehore else 209f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240 / tmp; 210613038bcSCaesar Wang 211f91b969cSDerek Basehore tmp = (mr11_val >> 4) & 0x7; 212f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 213f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 0; 214f91b969cSDerek Basehore else 215f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 240 / tmp; 216613038bcSCaesar Wang break; 217613038bcSCaesar Wang } 218613038bcSCaesar Wang } 219613038bcSCaesar Wang 220613038bcSCaesar Wang static void sdram_timing_cfg_init(struct timing_related_config *ptiming_config, 221613038bcSCaesar Wang struct rk3399_sdram_params *sdram_params, 222613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 223613038bcSCaesar Wang { 224613038bcSCaesar Wang uint32_t i, j; 225613038bcSCaesar Wang 226613038bcSCaesar Wang for (i = 0; i < sdram_params->num_channels; i++) { 227f91b969cSDerek Basehore ptiming_config->dram_info[i].speed_rate = DDR3_DEFAULT; 228613038bcSCaesar Wang ptiming_config->dram_info[i].cs_cnt = sdram_params->ch[i].rank; 229613038bcSCaesar Wang for (j = 0; j < sdram_params->ch[i].rank; j++) { 230613038bcSCaesar Wang ptiming_config->dram_info[i].per_die_capability[j] = 231613038bcSCaesar Wang get_cs_die_capability(sdram_params, i, j); 232613038bcSCaesar Wang } 233613038bcSCaesar Wang } 234613038bcSCaesar Wang ptiming_config->dram_type = sdram_params->dramtype; 235613038bcSCaesar Wang ptiming_config->ch_cnt = sdram_params->num_channels; 236613038bcSCaesar Wang switch (sdram_params->dramtype) { 237613038bcSCaesar Wang case DDR3: 238613038bcSCaesar Wang ptiming_config->bl = ddr3_default_config.bl; 239613038bcSCaesar Wang ptiming_config->ap = ddr3_default_config.ap; 240613038bcSCaesar Wang break; 241613038bcSCaesar Wang case LPDDR3: 242613038bcSCaesar Wang ptiming_config->bl = lpddr3_default_config.bl; 243613038bcSCaesar Wang ptiming_config->ap = lpddr3_default_config.ap; 244613038bcSCaesar Wang break; 245613038bcSCaesar Wang case LPDDR4: 246613038bcSCaesar Wang ptiming_config->bl = lpddr4_default_config.bl; 247613038bcSCaesar Wang ptiming_config->ap = lpddr4_default_config.ap; 248613038bcSCaesar Wang ptiming_config->rdbi = 0; 249613038bcSCaesar Wang ptiming_config->wdbi = 0; 250613038bcSCaesar Wang break; 251613038bcSCaesar Wang } 252613038bcSCaesar Wang ptiming_config->dramds = drv_config->dram_side_drv; 253613038bcSCaesar Wang ptiming_config->dramodt = drv_config->dram_side_dq_odt; 254613038bcSCaesar Wang ptiming_config->caodt = drv_config->dram_side_ca_odt; 255613038bcSCaesar Wang } 256613038bcSCaesar Wang 257613038bcSCaesar Wang struct lat_adj_pair { 258613038bcSCaesar Wang uint32_t cl; 259613038bcSCaesar Wang uint32_t rdlat_adj; 260613038bcSCaesar Wang uint32_t cwl; 261613038bcSCaesar Wang uint32_t wrlat_adj; 262613038bcSCaesar Wang }; 263613038bcSCaesar Wang 264613038bcSCaesar Wang const struct lat_adj_pair ddr3_lat_adj[] = { 265613038bcSCaesar Wang {6, 5, 5, 4}, 266613038bcSCaesar Wang {8, 7, 6, 5}, 267613038bcSCaesar Wang {10, 9, 7, 6}, 268613038bcSCaesar Wang {11, 9, 8, 7}, 269613038bcSCaesar Wang {13, 0xb, 9, 8}, 270613038bcSCaesar Wang {14, 0xb, 0xa, 9} 271613038bcSCaesar Wang }; 272613038bcSCaesar Wang 273613038bcSCaesar Wang const struct lat_adj_pair lpddr3_lat_adj[] = { 274613038bcSCaesar Wang {3, 2, 1, 0}, 275613038bcSCaesar Wang {6, 5, 3, 2}, 276613038bcSCaesar Wang {8, 7, 4, 3}, 277613038bcSCaesar Wang {9, 8, 5, 4}, 278613038bcSCaesar Wang {10, 9, 6, 5}, 279613038bcSCaesar Wang {11, 9, 6, 5}, 280613038bcSCaesar Wang {12, 0xa, 6, 5}, 281613038bcSCaesar Wang {14, 0xc, 8, 7}, 282613038bcSCaesar Wang {16, 0xd, 8, 7} 283613038bcSCaesar Wang }; 284613038bcSCaesar Wang 285613038bcSCaesar Wang const struct lat_adj_pair lpddr4_lat_adj[] = { 286613038bcSCaesar Wang {6, 5, 4, 2}, 287613038bcSCaesar Wang {10, 9, 6, 4}, 288613038bcSCaesar Wang {14, 0xc, 8, 6}, 289613038bcSCaesar Wang {20, 0x11, 0xa, 8}, 290613038bcSCaesar Wang {24, 0x15, 0xc, 0xa}, 291613038bcSCaesar Wang {28, 0x18, 0xe, 0xc}, 292613038bcSCaesar Wang {32, 0x1b, 0x10, 0xe}, 293613038bcSCaesar Wang {36, 0x1e, 0x12, 0x10} 294613038bcSCaesar Wang }; 295613038bcSCaesar Wang 296613038bcSCaesar Wang static uint32_t get_rdlat_adj(uint32_t dram_type, uint32_t cl) 297613038bcSCaesar Wang { 298613038bcSCaesar Wang const struct lat_adj_pair *p; 299613038bcSCaesar Wang uint32_t cnt; 300613038bcSCaesar Wang uint32_t i; 301613038bcSCaesar Wang 302613038bcSCaesar Wang if (dram_type == DDR3) { 303613038bcSCaesar Wang p = ddr3_lat_adj; 304613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 305613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 306613038bcSCaesar Wang p = lpddr3_lat_adj; 307613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 308613038bcSCaesar Wang } else { 309613038bcSCaesar Wang p = lpddr4_lat_adj; 310613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 311613038bcSCaesar Wang } 312613038bcSCaesar Wang 313613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 314613038bcSCaesar Wang if (cl == p[i].cl) 315613038bcSCaesar Wang return p[i].rdlat_adj; 316613038bcSCaesar Wang } 317613038bcSCaesar Wang /* fail */ 318613038bcSCaesar Wang return 0xff; 319613038bcSCaesar Wang } 320613038bcSCaesar Wang 321613038bcSCaesar Wang static uint32_t get_wrlat_adj(uint32_t dram_type, uint32_t cwl) 322613038bcSCaesar Wang { 323613038bcSCaesar Wang const struct lat_adj_pair *p; 324613038bcSCaesar Wang uint32_t cnt; 325613038bcSCaesar Wang uint32_t i; 326613038bcSCaesar Wang 327613038bcSCaesar Wang if (dram_type == DDR3) { 328613038bcSCaesar Wang p = ddr3_lat_adj; 329613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 330613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 331613038bcSCaesar Wang p = lpddr3_lat_adj; 332613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 333613038bcSCaesar Wang } else { 334613038bcSCaesar Wang p = lpddr4_lat_adj; 335613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 336613038bcSCaesar Wang } 337613038bcSCaesar Wang 338613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 339613038bcSCaesar Wang if (cwl == p[i].cwl) 340613038bcSCaesar Wang return p[i].wrlat_adj; 341613038bcSCaesar Wang } 342613038bcSCaesar Wang /* fail */ 343613038bcSCaesar Wang return 0xff; 344613038bcSCaesar Wang } 345613038bcSCaesar Wang 346613038bcSCaesar Wang #define PI_REGS_DIMM_SUPPORT (0) 347613038bcSCaesar Wang #define PI_ADD_LATENCY (0) 348613038bcSCaesar Wang #define PI_DOUBLEFREEK (1) 349613038bcSCaesar Wang 350613038bcSCaesar Wang #define PI_PAD_DELAY_PS_VALUE (1000) 351613038bcSCaesar Wang #define PI_IE_ENABLE_VALUE (3000) 352613038bcSCaesar Wang #define PI_TSEL_ENABLE_VALUE (700) 353613038bcSCaesar Wang 354613038bcSCaesar Wang static uint32_t get_pi_rdlat_adj(struct dram_timing_t *pdram_timing) 355613038bcSCaesar Wang { 356613038bcSCaesar Wang /*[DLLSUBTYPE2] == "STD_DENALI_HS" */ 357613038bcSCaesar Wang uint32_t rdlat, delay_adder, ie_enable, hs_offset, tsel_adder, 358613038bcSCaesar Wang extra_adder, tsel_enable; 359613038bcSCaesar Wang 360613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 361613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 362613038bcSCaesar Wang 363613038bcSCaesar Wang rdlat = pdram_timing->cl + PI_ADD_LATENCY; 364613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 365613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 366613038bcSCaesar Wang delay_adder++; 367613038bcSCaesar Wang hs_offset = 0; 368613038bcSCaesar Wang tsel_adder = 0; 369613038bcSCaesar Wang extra_adder = 0; 370613038bcSCaesar Wang /* rdlat = rdlat - (PREAMBLE_SUPPORT & 0x1); */ 371613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 372613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 373613038bcSCaesar Wang tsel_adder++; 374613038bcSCaesar Wang delay_adder = delay_adder - 1; 375613038bcSCaesar Wang if (tsel_adder > delay_adder) 376613038bcSCaesar Wang extra_adder = tsel_adder - delay_adder; 377613038bcSCaesar Wang else 378613038bcSCaesar Wang extra_adder = 0; 379613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 380613038bcSCaesar Wang hs_offset = 2; 381613038bcSCaesar Wang else 382613038bcSCaesar Wang hs_offset = 1; 383613038bcSCaesar Wang 384613038bcSCaesar Wang if (delay_adder > (rdlat - 1 - hs_offset)) { 385613038bcSCaesar Wang rdlat = rdlat - tsel_adder; 386613038bcSCaesar Wang } else { 387613038bcSCaesar Wang if ((rdlat - delay_adder) < 2) 388613038bcSCaesar Wang rdlat = 2; 389613038bcSCaesar Wang else 390613038bcSCaesar Wang rdlat = rdlat - delay_adder - extra_adder; 391613038bcSCaesar Wang } 392613038bcSCaesar Wang 393613038bcSCaesar Wang return rdlat; 394613038bcSCaesar Wang } 395613038bcSCaesar Wang 396613038bcSCaesar Wang static uint32_t get_pi_wrlat(struct dram_timing_t *pdram_timing, 397613038bcSCaesar Wang struct timing_related_config *timing_config) 398613038bcSCaesar Wang { 399613038bcSCaesar Wang uint32_t tmp; 400613038bcSCaesar Wang 401613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 402613038bcSCaesar Wang tmp = pdram_timing->cl; 403613038bcSCaesar Wang if (tmp >= 14) 404613038bcSCaesar Wang tmp = 8; 405613038bcSCaesar Wang else if (tmp >= 10) 406613038bcSCaesar Wang tmp = 6; 407613038bcSCaesar Wang else if (tmp == 9) 408613038bcSCaesar Wang tmp = 5; 409613038bcSCaesar Wang else if (tmp == 8) 410613038bcSCaesar Wang tmp = 4; 411613038bcSCaesar Wang else if (tmp == 6) 412613038bcSCaesar Wang tmp = 3; 413613038bcSCaesar Wang else 414613038bcSCaesar Wang tmp = 1; 415613038bcSCaesar Wang } else { 416613038bcSCaesar Wang tmp = 1; 417613038bcSCaesar Wang } 418613038bcSCaesar Wang 419613038bcSCaesar Wang return tmp; 420613038bcSCaesar Wang } 421613038bcSCaesar Wang 422613038bcSCaesar Wang static uint32_t get_pi_wrlat_adj(struct dram_timing_t *pdram_timing, 423613038bcSCaesar Wang struct timing_related_config *timing_config) 424613038bcSCaesar Wang { 425613038bcSCaesar Wang return get_pi_wrlat(pdram_timing, timing_config) + PI_ADD_LATENCY - 1; 426613038bcSCaesar Wang } 427613038bcSCaesar Wang 428613038bcSCaesar Wang static uint32_t get_pi_tdfi_phy_rdlat(struct dram_timing_t *pdram_timing, 429613038bcSCaesar Wang struct timing_related_config *timing_config) 430613038bcSCaesar Wang { 431613038bcSCaesar Wang /* [DLLSUBTYPE2] == "STD_DENALI_HS" */ 432613038bcSCaesar Wang uint32_t cas_lat, delay_adder, ie_enable, hs_offset, ie_delay_adder; 433613038bcSCaesar Wang uint32_t mem_delay_ps, round_trip_ps; 434613038bcSCaesar Wang uint32_t phy_internal_delay, lpddr_adder, dfi_adder, rdlat_delay; 435613038bcSCaesar Wang 436613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 437613038bcSCaesar Wang 438613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 439613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 440613038bcSCaesar Wang delay_adder++; 441613038bcSCaesar Wang delay_adder = delay_adder - 1; 442613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 443613038bcSCaesar Wang hs_offset = 2; 444613038bcSCaesar Wang else 445613038bcSCaesar Wang hs_offset = 1; 446613038bcSCaesar Wang 447613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 448613038bcSCaesar Wang 449613038bcSCaesar Wang if (delay_adder > (cas_lat - 1 - hs_offset)) { 450613038bcSCaesar Wang ie_delay_adder = 0; 451613038bcSCaesar Wang } else { 452613038bcSCaesar Wang ie_delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 453613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 454613038bcSCaesar Wang ie_delay_adder++; 455613038bcSCaesar Wang } 456613038bcSCaesar Wang 457613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 458613038bcSCaesar Wang mem_delay_ps = 0; 459613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 460613038bcSCaesar Wang mem_delay_ps = 3600; 461613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 462613038bcSCaesar Wang mem_delay_ps = 5500; 463613038bcSCaesar Wang } else { 464613038bcSCaesar Wang printf("get_pi_tdfi_phy_rdlat:dramtype unsupport\n"); 465613038bcSCaesar Wang return 0; 466613038bcSCaesar Wang } 467613038bcSCaesar Wang round_trip_ps = 1100 + 500 + mem_delay_ps + 500 + 600; 468613038bcSCaesar Wang delay_adder = round_trip_ps / (1000000 / pdram_timing->mhz); 469613038bcSCaesar Wang if ((round_trip_ps % (1000000 / pdram_timing->mhz)) != 0) 470613038bcSCaesar Wang delay_adder++; 471613038bcSCaesar Wang 472613038bcSCaesar Wang phy_internal_delay = 5 + 2 + 4; 473613038bcSCaesar Wang lpddr_adder = mem_delay_ps / (1000000 / pdram_timing->mhz); 474613038bcSCaesar Wang if ((mem_delay_ps % (1000000 / pdram_timing->mhz)) != 0) 475613038bcSCaesar Wang lpddr_adder++; 476613038bcSCaesar Wang dfi_adder = 0; 477613038bcSCaesar Wang phy_internal_delay = phy_internal_delay + 2; 478613038bcSCaesar Wang rdlat_delay = delay_adder + phy_internal_delay + 479613038bcSCaesar Wang ie_delay_adder + lpddr_adder + dfi_adder; 480613038bcSCaesar Wang 481613038bcSCaesar Wang rdlat_delay = rdlat_delay + 2; 482613038bcSCaesar Wang return rdlat_delay; 483613038bcSCaesar Wang } 484613038bcSCaesar Wang 485613038bcSCaesar Wang static uint32_t get_pi_todtoff_min(struct dram_timing_t *pdram_timing, 486613038bcSCaesar Wang struct timing_related_config *timing_config) 487613038bcSCaesar Wang { 488613038bcSCaesar Wang uint32_t tmp, todtoff_min_ps; 489613038bcSCaesar Wang 490613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) 491613038bcSCaesar Wang todtoff_min_ps = 2500; 492613038bcSCaesar Wang else if (timing_config->dram_type == LPDDR4) 493613038bcSCaesar Wang todtoff_min_ps = 1500; 494613038bcSCaesar Wang else 495613038bcSCaesar Wang todtoff_min_ps = 0; 496613038bcSCaesar Wang /* todtoff_min */ 497613038bcSCaesar Wang tmp = todtoff_min_ps / (1000000 / pdram_timing->mhz); 498613038bcSCaesar Wang if ((todtoff_min_ps % (1000000 / pdram_timing->mhz)) != 0) 499613038bcSCaesar Wang tmp++; 500613038bcSCaesar Wang return tmp; 501613038bcSCaesar Wang } 502613038bcSCaesar Wang 503613038bcSCaesar Wang static uint32_t get_pi_todtoff_max(struct dram_timing_t *pdram_timing, 504613038bcSCaesar Wang struct timing_related_config *timing_config) 505613038bcSCaesar Wang { 506613038bcSCaesar Wang uint32_t tmp, todtoff_max_ps; 507613038bcSCaesar Wang 508613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR4) 509613038bcSCaesar Wang || (timing_config->dram_type == LPDDR3)) 510613038bcSCaesar Wang todtoff_max_ps = 3500; 511613038bcSCaesar Wang else 512613038bcSCaesar Wang todtoff_max_ps = 0; 513613038bcSCaesar Wang 514613038bcSCaesar Wang /* todtoff_max */ 515613038bcSCaesar Wang tmp = todtoff_max_ps / (1000000 / pdram_timing->mhz); 516613038bcSCaesar Wang if ((todtoff_max_ps % (1000000 / pdram_timing->mhz)) != 0) 517613038bcSCaesar Wang tmp++; 518613038bcSCaesar Wang return tmp; 519613038bcSCaesar Wang } 520613038bcSCaesar Wang 521613038bcSCaesar Wang static void gen_rk3399_ctl_params_f0(struct timing_related_config 522613038bcSCaesar Wang *timing_config, 523613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 524613038bcSCaesar Wang { 525613038bcSCaesar Wang uint32_t i; 526613038bcSCaesar Wang uint32_t tmp, tmp1; 527613038bcSCaesar Wang 528613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 529613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 530613038bcSCaesar Wang tmp = ((700000 + 10) * timing_config->freq + 531613038bcSCaesar Wang 999) / 1000; 532613038bcSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 533613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 534f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), tmp); 535613038bcSCaesar Wang 536f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff, 537f9ba21beSCaesar Wang pdram_timing->tdllk); 538613038bcSCaesar Wang 539f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 540613038bcSCaesar Wang (pdram_timing->tmod << 8) | 541613038bcSCaesar Wang pdram_timing->tmrd); 542613038bcSCaesar Wang 543f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 544613038bcSCaesar Wang (pdram_timing->txsr - 545613038bcSCaesar Wang pdram_timing->trcd) << 16); 546613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 547f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1 + 548613038bcSCaesar Wang pdram_timing->tinit3); 549f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 550f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 551f9ba21beSCaesar Wang pdram_timing->tmrd); 552f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 553f9ba21beSCaesar Wang pdram_timing->txsr << 16); 554f9ba21beSCaesar Wang } else { 555f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1); 556f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 7), pdram_timing->tinit4); 557f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 558f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 559f9ba21beSCaesar Wang pdram_timing->tmrd); 560f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 561f9ba21beSCaesar Wang pdram_timing->txsr << 16); 562f9ba21beSCaesar Wang } 563f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 6), pdram_timing->tinit3); 564f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 8), pdram_timing->tinit5); 565f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x7f << 16), 566613038bcSCaesar Wang ((pdram_timing->cl * 2) << 16)); 567f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x1f << 24), 568613038bcSCaesar Wang (pdram_timing->cwl << 24)); 569f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f, pdram_timing->al); 570f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 26), 0xffff << 16, 571613038bcSCaesar Wang (pdram_timing->trc << 24) | 572613038bcSCaesar Wang (pdram_timing->trrd << 16)); 573f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 27), 574613038bcSCaesar Wang (pdram_timing->tfaw << 24) | 575613038bcSCaesar Wang (pdram_timing->trppb << 16) | 576f9ba21beSCaesar Wang (pdram_timing->twtr << 8) | 577f9ba21beSCaesar Wang pdram_timing->tras_min); 578613038bcSCaesar Wang 579f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 31), 0xff << 24, 580613038bcSCaesar Wang max(4, pdram_timing->trtp) << 24); 581f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 33), (pdram_timing->tcke << 24) | 582f9ba21beSCaesar Wang pdram_timing->tras_max); 583f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xff, 584613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 585f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), 586613038bcSCaesar Wang (0x3f << 16) | (0xff << 8), 587613038bcSCaesar Wang (pdram_timing->twr << 16) | 588613038bcSCaesar Wang (pdram_timing->trcd << 8)); 589f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 16, 590613038bcSCaesar Wang pdram_timing->tmrz << 16); 591613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 592613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 593f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff, tmp); 594f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff, pdram_timing->trp); 595f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 48), 596613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 597613038bcSCaesar Wang pdram_timing->trfc); 598f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff, pdram_timing->txp); 599f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 53), 0xffff << 16, 600613038bcSCaesar Wang pdram_timing->txpdll << 16); 601f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xf << 24, 602613038bcSCaesar Wang pdram_timing->tcscke << 24); 603f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff, pdram_timing->tmrri); 604f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 56), 605613038bcSCaesar Wang (pdram_timing->tzqcke << 24) | 606613038bcSCaesar Wang (pdram_timing->tmrwckel << 16) | 607f9ba21beSCaesar Wang (pdram_timing->tckehcs << 8) | 608f9ba21beSCaesar Wang pdram_timing->tckelcs); 609f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff, pdram_timing->txsnr); 610f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 62), 0xffff << 16, 611613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 612613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 613f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 63), 614613038bcSCaesar Wang (pdram_timing->tckelpd << 24) | 615613038bcSCaesar Wang (pdram_timing->tescke << 16) | 616f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 617f9ba21beSCaesar Wang pdram_timing->tckckel); 618f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xfff, 619613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 620613038bcSCaesar Wang pdram_timing->tcsckeh); 621f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), 0xffff << 8, 622613038bcSCaesar Wang (pdram_timing->tcksrx << 16) | 623613038bcSCaesar Wang (pdram_timing->tcksre << 8)); 624f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), 0x1 << 24, 625613038bcSCaesar Wang (timing_config->dllbp << 24)); 626f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 122), 0x3ff << 16, 627613038bcSCaesar Wang (pdram_timing->tvrcg_enable << 16)); 628f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 123), (pdram_timing->tfc_long << 16) | 629613038bcSCaesar Wang pdram_timing->tvrcg_disable); 630f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 124), 631613038bcSCaesar Wang (pdram_timing->tvref_long << 16) | 632613038bcSCaesar Wang (pdram_timing->tckfspx << 8) | 633613038bcSCaesar Wang pdram_timing->tckfspe); 634f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 133), (pdram_timing->mr[1] << 16) | 635f9ba21beSCaesar Wang pdram_timing->mr[0]); 636f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff, 637613038bcSCaesar Wang pdram_timing->mr[2]); 638f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff, 639613038bcSCaesar Wang pdram_timing->mr[3]); 640f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 139), 0xff << 24, 641613038bcSCaesar Wang pdram_timing->mr11 << 24); 642f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 147), 643f9ba21beSCaesar Wang (pdram_timing->mr[1] << 16) | 644f9ba21beSCaesar Wang pdram_timing->mr[0]); 645f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff, 646613038bcSCaesar Wang pdram_timing->mr[2]); 647f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff, 648613038bcSCaesar Wang pdram_timing->mr[3]); 649f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 153), 0xff << 24, 650613038bcSCaesar Wang pdram_timing->mr11 << 24); 651613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 652f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xffff << 16, 653f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 654f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 142), 0xffff << 16, 655f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 656f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 145), 0xffff << 16, 657f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 658f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xffff << 16, 659f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 660f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 156), 0xffff << 16, 661f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 662f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 159), 0xffff << 16, 663f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 664613038bcSCaesar Wang } 665f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 179), 0xfff << 8, 666613038bcSCaesar Wang pdram_timing->tzqinit << 8); 667f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 180), (pdram_timing->tzqcs << 16) | 668613038bcSCaesar Wang (pdram_timing->tzqinit / 2)); 669f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 181), (pdram_timing->tzqlat << 16) | 670f9ba21beSCaesar Wang pdram_timing->tzqcal); 671f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 8, 672613038bcSCaesar Wang pdram_timing->todton << 8); 673613038bcSCaesar Wang 674613038bcSCaesar Wang if (timing_config->odt) { 675f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), 1 << 16); 676613038bcSCaesar Wang if (timing_config->freq < 400) 677613038bcSCaesar Wang tmp = 4 << 24; 678613038bcSCaesar Wang else 679613038bcSCaesar Wang tmp = 8 << 24; 680613038bcSCaesar Wang } else { 681f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), 1 << 16); 682613038bcSCaesar Wang tmp = 2 << 24; 683613038bcSCaesar Wang } 684613038bcSCaesar Wang 685f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 216), 0x1f << 24, tmp); 686f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), (0x3 << 16) | (0xf << 8), 687613038bcSCaesar Wang (pdram_timing->tdqsck << 16) | 688613038bcSCaesar Wang (pdram_timing->tdqsck_max << 8)); 689613038bcSCaesar Wang tmp = 690613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, pdram_timing->cwl) 691613038bcSCaesar Wang << 8) | get_rdlat_adj(timing_config->dram_type, 692613038bcSCaesar Wang pdram_timing->cl); 693f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff, tmp); 694f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 82), 0xffff << 16, 695613038bcSCaesar Wang (4 * pdram_timing->trefi) << 16); 696613038bcSCaesar Wang 697f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 83), 0xffff, 698613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 699613038bcSCaesar Wang 700613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 701613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 702613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 703613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 704613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 705613038bcSCaesar Wang } else { 706613038bcSCaesar Wang tmp = 0; 707613038bcSCaesar Wang } 708f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 16, 709613038bcSCaesar Wang (tmp & 0x3f) << 16); 710613038bcSCaesar Wang 711613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 712613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 713613038bcSCaesar Wang /* min_rl_preamble = cl+TDQSCK_MIN -1 */ 714613038bcSCaesar Wang tmp = pdram_timing->cl + 715613038bcSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 716613038bcSCaesar Wang /* todtoff_max */ 717613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 718613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 719613038bcSCaesar Wang } else { 720613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 721613038bcSCaesar Wang } 722f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 8, 723613038bcSCaesar Wang (tmp & 0x3f) << 8); 724613038bcSCaesar Wang 725f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 16, 726f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 727f9ba21beSCaesar Wang timing_config) & 728f9ba21beSCaesar Wang 0xff) << 16); 729613038bcSCaesar Wang 730f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 277), 0xffff, 731613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 732613038bcSCaesar Wang 733f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 282), 0xffff, 734613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 735613038bcSCaesar Wang 736f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 283), 20 * pdram_timing->trefi); 737613038bcSCaesar Wang 738613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 739613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 740613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 741613038bcSCaesar Wang tmp1++; 742613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 743f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff << 16, tmp << 16); 744613038bcSCaesar Wang 745613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CC_F0:RW:0:10 */ 746613038bcSCaesar Wang tmp = tmp + 18; 747f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff, tmp); 748613038bcSCaesar Wang 749613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F0:RW:8:8 */ 750613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 751613038bcSCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 752613038bcSCaesar Wang if (tmp1 == 0) 753613038bcSCaesar Wang tmp = 0; 754f9ba21beSCaesar Wang else if (tmp1 < 5) 755613038bcSCaesar Wang tmp = tmp1 - 1; 756f9ba21beSCaesar Wang else 757613038bcSCaesar Wang tmp = tmp1 - 5; 758613038bcSCaesar Wang } else { 759613038bcSCaesar Wang tmp = tmp1 - 2; 760613038bcSCaesar Wang } 761f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 8, tmp << 8); 762613038bcSCaesar Wang 763613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F0:RW:0:8 */ 764613038bcSCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 765613038bcSCaesar Wang (pdram_timing->cl >= 5)) 766613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 767613038bcSCaesar Wang else 768613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 769f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff, tmp); 770613038bcSCaesar Wang } 771613038bcSCaesar Wang } 772613038bcSCaesar Wang 773613038bcSCaesar Wang static void gen_rk3399_ctl_params_f1(struct timing_related_config 774613038bcSCaesar Wang *timing_config, 775613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 776613038bcSCaesar Wang { 777613038bcSCaesar Wang uint32_t i; 778613038bcSCaesar Wang uint32_t tmp, tmp1; 779613038bcSCaesar Wang 780613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 781613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 782613038bcSCaesar Wang tmp = 783f9ba21beSCaesar Wang ((700000 + 10) * timing_config->freq + 999) / 1000; 784f9ba21beSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 785613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 786f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), tmp); 787f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff << 16, 788f9ba21beSCaesar Wang pdram_timing->tdllk << 16); 789f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 790613038bcSCaesar Wang (pdram_timing->tmod << 24) | 791613038bcSCaesar Wang (pdram_timing->tmrd << 16) | 792613038bcSCaesar Wang (pdram_timing->trtp << 8)); 793f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 794613038bcSCaesar Wang (pdram_timing->txsr - 795613038bcSCaesar Wang pdram_timing->trcd) << 16); 796613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 797f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1 + 798613038bcSCaesar Wang pdram_timing->tinit3); 799f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 800f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 801f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 802f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 803f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 804f9ba21beSCaesar Wang pdram_timing->txsr << 16); 805f9ba21beSCaesar Wang } else { 806f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1); 807f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 11), pdram_timing->tinit4); 808f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 809f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 810f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 811f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 812f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 813f9ba21beSCaesar Wang pdram_timing->txsr << 16); 814f9ba21beSCaesar Wang } 815f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 10), pdram_timing->tinit3); 816f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 12), pdram_timing->tinit5); 817f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x7f << 8), 818613038bcSCaesar Wang ((pdram_timing->cl * 2) << 8)); 819f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x1f << 16), 820613038bcSCaesar Wang (pdram_timing->cwl << 16)); 821f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f << 24, 822613038bcSCaesar Wang pdram_timing->al << 24); 823f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 28), 0xffffff00, 824613038bcSCaesar Wang (pdram_timing->tras_min << 24) | 825613038bcSCaesar Wang (pdram_timing->trc << 16) | 826613038bcSCaesar Wang (pdram_timing->trrd << 8)); 827f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 29), 0xffffff, 828613038bcSCaesar Wang (pdram_timing->tfaw << 16) | 829f9ba21beSCaesar Wang (pdram_timing->trppb << 8) | 830f9ba21beSCaesar Wang pdram_timing->twtr); 831f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 35), (pdram_timing->tcke << 24) | 832f9ba21beSCaesar Wang pdram_timing->tras_max); 833f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 36), 0xff, 834613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 835f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), (0xff << 24), 836f9ba21beSCaesar Wang (pdram_timing->trcd << 24)); 837f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 40), 0x3f, pdram_timing->twr); 838f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 24, 839613038bcSCaesar Wang pdram_timing->tmrz << 24); 840613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 841613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 842f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff << 8, tmp << 8); 843f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff << 8, 844613038bcSCaesar Wang pdram_timing->trp << 8); 845f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 49), 846613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 847613038bcSCaesar Wang pdram_timing->trfc); 848f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff << 16, 849613038bcSCaesar Wang pdram_timing->txp << 16); 850f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 54), 0xffff, 851613038bcSCaesar Wang pdram_timing->txpdll); 852f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff << 8, 853613038bcSCaesar Wang pdram_timing->tmrri << 8); 854f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 57), (pdram_timing->tmrwckel << 24) | 855613038bcSCaesar Wang (pdram_timing->tckehcs << 16) | 856f9ba21beSCaesar Wang (pdram_timing->tckelcs << 8) | 857f9ba21beSCaesar Wang pdram_timing->tcscke); 858f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 58), 0xf, pdram_timing->tzqcke); 859f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 61), 0xffff, pdram_timing->txsnr); 860f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xffff << 16, 861613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 862613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 863f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 65), (pdram_timing->tckelpd << 24) | 864613038bcSCaesar Wang (pdram_timing->tescke << 16) | 865f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 866f9ba21beSCaesar Wang pdram_timing->tckckel); 867f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 66), 0xfff, 868613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 869613038bcSCaesar Wang pdram_timing->tcsckeh); 870f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), (0xff << 24), 871613038bcSCaesar Wang (pdram_timing->tcksre << 24)); 872f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff, 873613038bcSCaesar Wang pdram_timing->tcksrx); 874f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), (0x1 << 25), 875613038bcSCaesar Wang (timing_config->dllbp << 25)); 876f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 125), 877613038bcSCaesar Wang (pdram_timing->tvrcg_disable << 16) | 878613038bcSCaesar Wang pdram_timing->tvrcg_enable); 879f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 126), (pdram_timing->tckfspx << 24) | 880613038bcSCaesar Wang (pdram_timing->tckfspe << 16) | 881613038bcSCaesar Wang pdram_timing->tfc_long); 882f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 127), 0xffff, 883613038bcSCaesar Wang pdram_timing->tvref_long); 884f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff << 16, 885f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 886f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 135), (pdram_timing->mr[2] << 16) | 887f9ba21beSCaesar Wang pdram_timing->mr[1]); 888f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff << 16, 889f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 890f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xff, pdram_timing->mr11); 891f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff << 16, 892f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 893f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 149), (pdram_timing->mr[2] << 16) | 894f9ba21beSCaesar Wang pdram_timing->mr[1]); 895f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff << 16, 896f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 897f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xff, pdram_timing->mr11); 898613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 899f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 141), 0xffff, 900f9ba21beSCaesar Wang pdram_timing->mr12); 901f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 143), 0xffff, 902f9ba21beSCaesar Wang pdram_timing->mr14); 903f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 146), 0xffff, 904f9ba21beSCaesar Wang pdram_timing->mr22); 905f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 155), 0xffff, 906f9ba21beSCaesar Wang pdram_timing->mr12); 907f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 157), 0xffff, 908f9ba21beSCaesar Wang pdram_timing->mr14); 909f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 160), 0xffff, 910f9ba21beSCaesar Wang pdram_timing->mr22); 911613038bcSCaesar Wang } 912f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 182), 913613038bcSCaesar Wang ((pdram_timing->tzqinit / 2) << 16) | 914613038bcSCaesar Wang pdram_timing->tzqinit); 915f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 183), (pdram_timing->tzqcal << 16) | 916f9ba21beSCaesar Wang pdram_timing->tzqcs); 917f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 184), 0x3f, pdram_timing->tzqlat); 918f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 188), 0xfff, 919613038bcSCaesar Wang pdram_timing->tzqreset); 920f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 16, 921613038bcSCaesar Wang pdram_timing->todton << 16); 922613038bcSCaesar Wang 923613038bcSCaesar Wang if (timing_config->odt) { 924f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), (1 << 24)); 925613038bcSCaesar Wang if (timing_config->freq < 400) 926613038bcSCaesar Wang tmp = 4 << 24; 927613038bcSCaesar Wang else 928613038bcSCaesar Wang tmp = 8 << 24; 929613038bcSCaesar Wang } else { 930f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), (1 << 24)); 931613038bcSCaesar Wang tmp = 2 << 24; 932613038bcSCaesar Wang } 933f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 217), 0x1f << 24, tmp); 934f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), 0xf << 24, 935613038bcSCaesar Wang (pdram_timing->tdqsck_max << 24)); 936f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 222), 0x3, pdram_timing->tdqsck); 937f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 291), 0xffff, 938613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, 939613038bcSCaesar Wang pdram_timing->cwl) << 8) | 940613038bcSCaesar Wang get_rdlat_adj(timing_config->dram_type, 941613038bcSCaesar Wang pdram_timing->cl)); 942613038bcSCaesar Wang 943f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff, 944613038bcSCaesar Wang (4 * pdram_timing->trefi) & 0xffff); 945613038bcSCaesar Wang 946f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff << 16, 947613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 948613038bcSCaesar Wang 949613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 950613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 951613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 952613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 953613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 954613038bcSCaesar Wang } else { 955613038bcSCaesar Wang tmp = 0; 956613038bcSCaesar Wang } 957f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 24, 958613038bcSCaesar Wang (tmp & 0x3f) << 24); 959613038bcSCaesar Wang 960613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 961613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 962613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 963613038bcSCaesar Wang tmp = pdram_timing->cl + 964f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 965f9ba21beSCaesar Wang tmp--; 966613038bcSCaesar Wang /* todtoff_max */ 967613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 968613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 969613038bcSCaesar Wang } else { 970613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 971613038bcSCaesar Wang } 972f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 16, 973613038bcSCaesar Wang (tmp & 0x3f) << 16); 974613038bcSCaesar Wang 975f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 24, 976f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 977f9ba21beSCaesar Wang timing_config) & 978f9ba21beSCaesar Wang 0xff) << 24); 979613038bcSCaesar Wang 980f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff << 16, 981613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 982613038bcSCaesar Wang 983f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 289), 0xffff, 984613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 985613038bcSCaesar Wang 986f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 290), 20 * pdram_timing->trefi); 987613038bcSCaesar Wang 988613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 989613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 990613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 991613038bcSCaesar Wang tmp1++; 992613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 993f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff << 16, tmp << 16); 994613038bcSCaesar Wang 995613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CC_F1:RW:0:10 */ 996613038bcSCaesar Wang tmp = tmp + 18; 997f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff, tmp); 998613038bcSCaesar Wang 999613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F1:RW:24:8 */ 1000613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 1001613038bcSCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 1002613038bcSCaesar Wang if (tmp1 == 0) 1003613038bcSCaesar Wang tmp = 0; 1004f9ba21beSCaesar Wang else if (tmp1 < 5) 1005613038bcSCaesar Wang tmp = tmp1 - 1; 1006f9ba21beSCaesar Wang else 1007613038bcSCaesar Wang tmp = tmp1 - 5; 1008613038bcSCaesar Wang } else { 1009613038bcSCaesar Wang tmp = tmp1 - 2; 1010613038bcSCaesar Wang } 1011613038bcSCaesar Wang 1012f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 24, tmp << 24); 1013613038bcSCaesar Wang 1014613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F1:RW:16:8 */ 1015613038bcSCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 1016613038bcSCaesar Wang (pdram_timing->cl >= 5)) 1017613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 1018613038bcSCaesar Wang else 1019613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 1020f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 16, tmp << 16); 1021613038bcSCaesar Wang } 1022613038bcSCaesar Wang } 1023613038bcSCaesar Wang 1024*9a6376c8SDerek Basehore static void gen_rk3399_enable_training(uint32_t ch_cnt, uint32_t nmhz) 1025*9a6376c8SDerek Basehore { 1026*9a6376c8SDerek Basehore uint32_t i, tmp; 1027*9a6376c8SDerek Basehore 1028*9a6376c8SDerek Basehore if (nmhz <= PHY_DLL_BYPASS_FREQ) 1029*9a6376c8SDerek Basehore tmp = 0; 1030*9a6376c8SDerek Basehore else 1031*9a6376c8SDerek Basehore tmp = 1; 1032*9a6376c8SDerek Basehore 1033*9a6376c8SDerek Basehore for (i = 0; i < ch_cnt; i++) { 1034*9a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 305), 1 << 16, tmp << 16); 1035*9a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 71), 1, tmp); 1036*9a6376c8SDerek Basehore } 1037*9a6376c8SDerek Basehore } 1038*9a6376c8SDerek Basehore 1039613038bcSCaesar Wang static void gen_rk3399_ctl_params(struct timing_related_config *timing_config, 1040613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1041613038bcSCaesar Wang uint32_t fn) 1042613038bcSCaesar Wang { 1043613038bcSCaesar Wang if (fn == 0) 1044613038bcSCaesar Wang gen_rk3399_ctl_params_f0(timing_config, pdram_timing); 1045613038bcSCaesar Wang else 1046613038bcSCaesar Wang gen_rk3399_ctl_params_f1(timing_config, pdram_timing); 1047613038bcSCaesar Wang } 1048613038bcSCaesar Wang 1049613038bcSCaesar Wang static void gen_rk3399_pi_params_f0(struct timing_related_config *timing_config, 1050613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1051613038bcSCaesar Wang { 1052613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1053613038bcSCaesar Wang uint32_t i; 1054613038bcSCaesar Wang 1055613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1056613038bcSCaesar Wang /* PI_02 PI_TDFI_PHYMSTR_MAX_F0:RW:0:32 */ 1057613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1058f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 2), tmp); 1059613038bcSCaesar Wang /* PI_03 PI_TDFI_PHYMSTR_RESP_F0:RW:0:16 */ 1060613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1061f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 3), 0xffff, tmp); 1062613038bcSCaesar Wang /* PI_07 PI_TDFI_PHYUPD_RESP_F0:RW:16:16 */ 1063f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 7), 0xffff << 16, tmp << 16); 1064613038bcSCaesar Wang 1065613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F0:RW:0:8 */ 1066613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1067613038bcSCaesar Wang tmp = 2; 1068613038bcSCaesar Wang else 1069613038bcSCaesar Wang tmp = 0; 1070613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1071613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1072613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1073f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff, tmp); 1074613038bcSCaesar Wang /* PI_43 PI_WRLAT_F0:RW:0:5 */ 1075613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1076613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1077f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f, tmp); 1078613038bcSCaesar Wang } 1079613038bcSCaesar Wang /* PI_43 PI_ADDITIVE_LAT_F0:RW:8:6 */ 1080f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x3f << 8, 1081613038bcSCaesar Wang PI_ADD_LATENCY << 8); 1082613038bcSCaesar Wang 1083613038bcSCaesar Wang /* PI_43 PI_CASLAT_LIN_F0:RW:16:7 */ 1084f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x7f << 16, 1085f9ba21beSCaesar Wang (pdram_timing->cl * 2) << 16); 1086613038bcSCaesar Wang /* PI_46 PI_TREF_F0:RW:16:16 */ 1087f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0xffff << 16, 1088613038bcSCaesar Wang pdram_timing->trefi << 16); 1089613038bcSCaesar Wang /* PI_46 PI_TRFC_F0:RW:0:10 */ 1090f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0x3ff, pdram_timing->trfc); 1091613038bcSCaesar Wang /* PI_66 PI_TODTL_2CMD_F0:RW:24:8 */ 1092613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1093613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1094f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 66), 0xff << 24, 1095f9ba21beSCaesar Wang tmp << 24); 1096613038bcSCaesar Wang } 1097613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F0:RW:16:6 */ 1098613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1099613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1100613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1101613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1102613038bcSCaesar Wang if (tmp1 > tmp2) 1103613038bcSCaesar Wang tmp = tmp1 - tmp2; 1104613038bcSCaesar Wang else 1105613038bcSCaesar Wang tmp = 0; 1106613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1107613038bcSCaesar Wang tmp = 0; 1108613038bcSCaesar Wang } 1109f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 16, tmp << 16); 1110613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F0:RW:8:6 */ 1111613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1112613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1113613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1114f9ba21beSCaesar Wang tmp1 = pdram_timing->cl; 1115f9ba21beSCaesar Wang tmp1 += get_pi_todtoff_min(pdram_timing, timing_config); 1116f9ba21beSCaesar Wang tmp1--; 1117613038bcSCaesar Wang /* todtoff_max */ 1118613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1119613038bcSCaesar Wang if (tmp1 > tmp2) 1120613038bcSCaesar Wang tmp = tmp1 - tmp2; 1121613038bcSCaesar Wang else 1122613038bcSCaesar Wang tmp = 0; 1123613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1124613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1125613038bcSCaesar Wang } 1126f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 8, tmp << 8); 1127613038bcSCaesar Wang /* PI_89 PI_RDLAT_ADJ_F0:RW:16:8 */ 1128613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1129f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 16, tmp << 16); 1130613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F0:RW:16:8 */ 1131613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1132f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 16, tmp << 16); 1133613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F0:RW:16:8 */ 1134613038bcSCaesar Wang tmp1 = tmp; 1135613038bcSCaesar Wang if (tmp1 == 0) 1136613038bcSCaesar Wang tmp = 0; 1137f9ba21beSCaesar Wang else if (tmp1 < 5) 1138613038bcSCaesar Wang tmp = tmp1 - 1; 1139f9ba21beSCaesar Wang else 1140613038bcSCaesar Wang tmp = tmp1 - 5; 1141f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 16, tmp << 16); 1142613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 1143613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1144613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1145613038bcSCaesar Wang tmp1++; 1146613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1147f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff << 16, tmp << 16); 1148613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CC_F0:RW:0:10 */ 1149f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff, tmp + 18); 1150613038bcSCaesar Wang /* PI_102 PI_TMRZ_F0:RW:8:5 */ 1151f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 102), 0x1f << 8, 1152613038bcSCaesar Wang pdram_timing->tmrz << 8); 1153613038bcSCaesar Wang /* PI_111 PI_TDFI_CALVL_STROBE_F0:RW:8:4 */ 1154613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1155613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1156613038bcSCaesar Wang tmp1++; 1157613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1158613038bcSCaesar Wang tmp = tmp1 + 5; 1159f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 8, tmp << 8); 1160613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F0:RW:16:6 */ 1161613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1162613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1163613038bcSCaesar Wang tmp++; 1164613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1165613038bcSCaesar Wang tmp = tmp + 1; 1166613038bcSCaesar Wang else 1167613038bcSCaesar Wang tmp = tmp + 8; 1168f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 16, tmp << 16); 1169613038bcSCaesar Wang /* PI_125 PI_MR1_DATA_F0_0:RW+:8:16 */ 1170f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 125), 0xffff << 8, 1171613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1172613038bcSCaesar Wang /* PI_133 PI_MR1_DATA_F0_1:RW+:0:16 */ 1173f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff, pdram_timing->mr[1]); 1174613038bcSCaesar Wang /* PI_140 PI_MR1_DATA_F0_2:RW+:16:16 */ 1175f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 140), 0xffff << 16, 1176613038bcSCaesar Wang pdram_timing->mr[1] << 16); 1177613038bcSCaesar Wang /* PI_148 PI_MR1_DATA_F0_3:RW+:0:16 */ 1178f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff, pdram_timing->mr[1]); 1179613038bcSCaesar Wang /* PI_126 PI_MR2_DATA_F0_0:RW+:0:16 */ 1180f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 126), 0xffff, pdram_timing->mr[2]); 1181613038bcSCaesar Wang /* PI_133 PI_MR2_DATA_F0_1:RW+:16:16 */ 1182f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff << 16, 1183613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1184613038bcSCaesar Wang /* PI_141 PI_MR2_DATA_F0_2:RW+:0:16 */ 1185f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 141), 0xffff, pdram_timing->mr[2]); 1186613038bcSCaesar Wang /* PI_148 PI_MR2_DATA_F0_3:RW+:16:16 */ 1187f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff << 16, 1188613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1189613038bcSCaesar Wang /* PI_156 PI_TFC_F0:RW:0:10 */ 1190f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff, pdram_timing->trfc); 1191613038bcSCaesar Wang /* PI_158 PI_TWR_F0:RW:24:6 */ 1192f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 24, 1193613038bcSCaesar Wang pdram_timing->twr << 24); 1194613038bcSCaesar Wang /* PI_158 PI_TWTR_F0:RW:16:6 */ 1195f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 16, 1196613038bcSCaesar Wang pdram_timing->twtr << 16); 1197613038bcSCaesar Wang /* PI_158 PI_TRCD_F0:RW:8:8 */ 1198f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff << 8, 1199613038bcSCaesar Wang pdram_timing->trcd << 8); 1200613038bcSCaesar Wang /* PI_158 PI_TRP_F0:RW:0:8 */ 1201f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff, pdram_timing->trp); 1202613038bcSCaesar Wang /* PI_157 PI_TRTP_F0:RW:24:8 */ 1203f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 157), 0xff << 24, 1204613038bcSCaesar Wang pdram_timing->trtp << 24); 1205613038bcSCaesar Wang /* PI_159 PI_TRAS_MIN_F0:RW:24:8 */ 1206f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0xff << 24, 1207613038bcSCaesar Wang pdram_timing->tras_min << 24); 1208613038bcSCaesar Wang /* PI_159 PI_TRAS_MAX_F0:RW:0:17 */ 1209613038bcSCaesar Wang tmp = pdram_timing->tras_max * 99 / 100; 1210f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0x1ffff, tmp); 1211613038bcSCaesar Wang /* PI_160 PI_TMRD_F0:RW:16:6 */ 1212f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0x3f << 16, 1213613038bcSCaesar Wang pdram_timing->tmrd << 16); 1214613038bcSCaesar Wang /*PI_160 PI_TDQSCK_MAX_F0:RW:0:4 */ 1215f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0xf, 1216613038bcSCaesar Wang pdram_timing->tdqsck_max); 1217613038bcSCaesar Wang /* PI_187 PI_TDFI_CTRLUPD_MAX_F0:RW:8:16 */ 1218f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 187), 0xffff << 8, 1219f9ba21beSCaesar Wang (2 * pdram_timing->trefi) << 8); 1220613038bcSCaesar Wang /* PI_188 PI_TDFI_CTRLUPD_INTERVAL_F0:RW:0:32 */ 1221f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 188), 0xffffffff, 1222f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1223613038bcSCaesar Wang } 1224613038bcSCaesar Wang } 1225613038bcSCaesar Wang 1226613038bcSCaesar Wang static void gen_rk3399_pi_params_f1(struct timing_related_config *timing_config, 1227613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1228613038bcSCaesar Wang { 1229613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1230613038bcSCaesar Wang uint32_t i; 1231613038bcSCaesar Wang 1232613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1233613038bcSCaesar Wang /* PI_04 PI_TDFI_PHYMSTR_MAX_F1:RW:0:32 */ 1234613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1235f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 4), tmp); 1236613038bcSCaesar Wang /* PI_05 PI_TDFI_PHYMSTR_RESP_F1:RW:0:16 */ 1237613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1238f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 5), 0xffff, tmp); 1239613038bcSCaesar Wang /* PI_12 PI_TDFI_PHYUPD_RESP_F1:RW:0:16 */ 1240f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 12), 0xffff, tmp); 1241613038bcSCaesar Wang 1242613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F1:RW:8:8 */ 1243613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1244613038bcSCaesar Wang tmp = 2; 1245613038bcSCaesar Wang else 1246613038bcSCaesar Wang tmp = 0; 1247613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1248613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1249613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1250f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff << 8, tmp << 8); 1251613038bcSCaesar Wang /* PI_43 PI_WRLAT_F1:RW:24:5 */ 1252613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1253613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1254f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f << 24, 1255f9ba21beSCaesar Wang tmp << 24); 1256613038bcSCaesar Wang } 1257613038bcSCaesar Wang /* PI_44 PI_ADDITIVE_LAT_F1:RW:0:6 */ 1258f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x3f, PI_ADD_LATENCY); 1259613038bcSCaesar Wang /* PI_44 PI_CASLAT_LIN_F1:RW:8:7:=0x18 */ 1260f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x7f << 8, 1261f9ba21beSCaesar Wang pdram_timing->cl * 2); 1262613038bcSCaesar Wang /* PI_47 PI_TREF_F1:RW:16:16 */ 1263f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0xffff << 16, 1264613038bcSCaesar Wang pdram_timing->trefi << 16); 1265613038bcSCaesar Wang /* PI_47 PI_TRFC_F1:RW:0:10 */ 1266f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0x3ff, pdram_timing->trfc); 1267613038bcSCaesar Wang /* PI_67 PI_TODTL_2CMD_F1:RW:8:8 */ 1268613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1269613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1270f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 67), 0xff << 8, tmp << 8); 1271613038bcSCaesar Wang } 1272613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F1:RW:24:6 */ 1273f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1274f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1275613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1276613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1277613038bcSCaesar Wang if (tmp1 > tmp2) 1278613038bcSCaesar Wang tmp = tmp1 - tmp2; 1279613038bcSCaesar Wang else 1280613038bcSCaesar Wang tmp = 0; 1281613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1282613038bcSCaesar Wang tmp = 0; 1283613038bcSCaesar Wang } 1284f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 24, tmp << 24); 1285613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F1:RW:16:6 */ 1286f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1287f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1288613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1289f9ba21beSCaesar Wang tmp1 = pdram_timing->cl + 1290f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 1291f9ba21beSCaesar Wang tmp1--; 1292613038bcSCaesar Wang /* todtoff_max */ 1293613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1294613038bcSCaesar Wang if (tmp1 > tmp2) 1295613038bcSCaesar Wang tmp = tmp1 - tmp2; 1296613038bcSCaesar Wang else 1297613038bcSCaesar Wang tmp = 0; 1298f9ba21beSCaesar Wang } else if (timing_config->dram_type == DDR3) 1299613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1300f9ba21beSCaesar Wang 1301f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 16, tmp << 16); 1302613038bcSCaesar Wang /*P I_89 PI_RDLAT_ADJ_F1:RW:24:8 */ 1303613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1304f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 24, tmp << 24); 1305613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F1:RW:24:8 */ 1306613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1307f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 24, tmp << 24); 1308613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F1:RW:24:8 */ 1309613038bcSCaesar Wang tmp1 = tmp; 1310613038bcSCaesar Wang if (tmp1 == 0) 1311613038bcSCaesar Wang tmp = 0; 1312f9ba21beSCaesar Wang else if (tmp1 < 5) 1313613038bcSCaesar Wang tmp = tmp1 - 1; 1314f9ba21beSCaesar Wang else 1315613038bcSCaesar Wang tmp = tmp1 - 5; 1316f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 24, tmp << 24); 1317613038bcSCaesar Wang /*PI_96 PI_TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 1318613038bcSCaesar Wang /* tadr=20ns */ 1319613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1320613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1321613038bcSCaesar Wang tmp1++; 1322613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1323f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff << 16, tmp << 16); 1324613038bcSCaesar Wang /* PI_96 PI_TDFI_CALVL_CC_F1:RW:0:10 */ 1325613038bcSCaesar Wang tmp = tmp + 18; 1326f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff, tmp); 1327613038bcSCaesar Wang /*PI_103 PI_TMRZ_F1:RW:0:5 */ 1328f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 103), 0x1f, pdram_timing->tmrz); 1329613038bcSCaesar Wang /*PI_111 PI_TDFI_CALVL_STROBE_F1:RW:16:4 */ 1330613038bcSCaesar Wang /* tds_train=ceil(2/ns) */ 1331613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1332613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1333613038bcSCaesar Wang tmp1++; 1334613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1335613038bcSCaesar Wang tmp = tmp1 + 5; 1336f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 16, 1337613038bcSCaesar Wang tmp << 16); 1338613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F1:RW:24:6 */ 1339613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1340613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1341613038bcSCaesar Wang tmp++; 1342613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1343613038bcSCaesar Wang tmp = tmp + 1; 1344613038bcSCaesar Wang else 1345613038bcSCaesar Wang tmp = tmp + 8; 1346f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 24, 1347613038bcSCaesar Wang tmp << 24); 1348613038bcSCaesar Wang /* PI_128 PI_MR1_DATA_F1_0:RW+:0:16 */ 1349f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff, pdram_timing->mr[1]); 1350613038bcSCaesar Wang /* PI_135 PI_MR1_DATA_F1_1:RW+:8:16 */ 1351f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 135), 0xffff << 8, 1352613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1353613038bcSCaesar Wang /* PI_143 PI_MR1_DATA_F1_2:RW+:0:16 */ 1354f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff, pdram_timing->mr[1]); 1355613038bcSCaesar Wang /* PI_150 PI_MR1_DATA_F1_3:RW+:8:16 */ 1356f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 150), 0xffff << 8, 1357613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1358613038bcSCaesar Wang /* PI_128 PI_MR2_DATA_F1_0:RW+:16:16 */ 1359f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff << 16, 1360613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1361613038bcSCaesar Wang /* PI_136 PI_MR2_DATA_F1_1:RW+:0:16 */ 1362f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 136), 0xffff, pdram_timing->mr[2]); 1363613038bcSCaesar Wang /* PI_143 PI_MR2_DATA_F1_2:RW+:16:16 */ 1364f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff << 16, 1365613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1366613038bcSCaesar Wang /* PI_151 PI_MR2_DATA_F1_3:RW+:0:16 */ 1367f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 151), 0xffff, pdram_timing->mr[2]); 1368613038bcSCaesar Wang /* PI_156 PI_TFC_F1:RW:16:10 */ 1369f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff << 16, 1370613038bcSCaesar Wang pdram_timing->trfc << 16); 1371613038bcSCaesar Wang /* PI_162 PI_TWR_F1:RW:8:6 */ 1372f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f << 8, 1373613038bcSCaesar Wang pdram_timing->twr << 8); 1374613038bcSCaesar Wang /* PI_162 PI_TWTR_F1:RW:0:6 */ 1375f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f, pdram_timing->twtr); 1376613038bcSCaesar Wang /* PI_161 PI_TRCD_F1:RW:24:8 */ 1377f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 24, 1378613038bcSCaesar Wang pdram_timing->trcd << 24); 1379613038bcSCaesar Wang /* PI_161 PI_TRP_F1:RW:16:8 */ 1380f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 16, 1381613038bcSCaesar Wang pdram_timing->trp << 16); 1382613038bcSCaesar Wang /* PI_161 PI_TRTP_F1:RW:8:8 */ 1383f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 8, 1384613038bcSCaesar Wang pdram_timing->trtp << 8); 1385613038bcSCaesar Wang /* PI_163 PI_TRAS_MIN_F1:RW:24:8 */ 1386f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0xff << 24, 1387613038bcSCaesar Wang pdram_timing->tras_min << 24); 1388613038bcSCaesar Wang /* PI_163 PI_TRAS_MAX_F1:RW:0:17 */ 1389f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0x1ffff, 1390f9ba21beSCaesar Wang pdram_timing->tras_max * 99 / 100); 1391613038bcSCaesar Wang /* PI_164 PI_TMRD_F1:RW:16:6 */ 1392f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0x3f << 16, 1393613038bcSCaesar Wang pdram_timing->tmrd << 16); 1394613038bcSCaesar Wang /* PI_164 PI_TDQSCK_MAX_F1:RW:0:4 */ 1395f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0xf, 1396613038bcSCaesar Wang pdram_timing->tdqsck_max); 1397613038bcSCaesar Wang /* PI_189 PI_TDFI_CTRLUPD_MAX_F1:RW:0:16 */ 1398f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 189), 0xffff, 1399f9ba21beSCaesar Wang 2 * pdram_timing->trefi); 1400613038bcSCaesar Wang /* PI_190 PI_TDFI_CTRLUPD_INTERVAL_F1:RW:0:32 */ 1401f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 190), 0xffffffff, 1402f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1403613038bcSCaesar Wang } 1404613038bcSCaesar Wang } 1405613038bcSCaesar Wang 1406613038bcSCaesar Wang static void gen_rk3399_pi_params(struct timing_related_config *timing_config, 1407613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1408613038bcSCaesar Wang uint32_t fn) 1409613038bcSCaesar Wang { 1410613038bcSCaesar Wang if (fn == 0) 1411613038bcSCaesar Wang gen_rk3399_pi_params_f0(timing_config, pdram_timing); 1412613038bcSCaesar Wang else 1413613038bcSCaesar Wang gen_rk3399_pi_params_f1(timing_config, pdram_timing); 1414613038bcSCaesar Wang } 1415613038bcSCaesar Wang 1416613038bcSCaesar Wang static void gen_rk3399_set_odt(uint32_t odt_en) 1417613038bcSCaesar Wang { 1418613038bcSCaesar Wang uint32_t drv_odt_val; 1419613038bcSCaesar Wang uint32_t i; 1420613038bcSCaesar Wang 1421613038bcSCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) { 1422613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 16; 1423f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 5), 0x7 << 16, drv_odt_val); 1424f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 133), 0x7 << 16, drv_odt_val); 1425f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 261), 0x7 << 16, drv_odt_val); 1426f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 389), 0x7 << 16, drv_odt_val); 1427613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 24; 1428f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 6), 0x7 << 24, drv_odt_val); 1429f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 134), 0x7 << 24, drv_odt_val); 1430f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 262), 0x7 << 24, drv_odt_val); 1431f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 390), 0x7 << 24, drv_odt_val); 1432613038bcSCaesar Wang } 1433613038bcSCaesar Wang } 1434613038bcSCaesar Wang 1435*9a6376c8SDerek Basehore static void gen_rk3399_phy_dll_bypass(uint32_t mhz, uint32_t ch, 1436*9a6376c8SDerek Basehore uint32_t index, uint32_t dram_type) 1437*9a6376c8SDerek Basehore { 1438*9a6376c8SDerek Basehore uint32_t sw_master_mode = 0; 1439*9a6376c8SDerek Basehore uint32_t rddqs_gate_delay, rddqs_latency, total_delay; 1440*9a6376c8SDerek Basehore uint32_t i; 1441*9a6376c8SDerek Basehore 1442*9a6376c8SDerek Basehore if (dram_type == DDR3) 1443*9a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE; 1444*9a6376c8SDerek Basehore else if (dram_type == LPDDR3) 1445*9a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 2500; 1446*9a6376c8SDerek Basehore else 1447*9a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 1500; 1448*9a6376c8SDerek Basehore /* total_delay + 0.55tck */ 1449*9a6376c8SDerek Basehore total_delay += (55 * 10000)/mhz; 1450*9a6376c8SDerek Basehore rddqs_latency = total_delay * mhz / 1000000; 1451*9a6376c8SDerek Basehore total_delay -= rddqs_latency * 1000000 / mhz; 1452*9a6376c8SDerek Basehore rddqs_gate_delay = total_delay * 0x200 * mhz / 1000000; 1453*9a6376c8SDerek Basehore if (mhz <= PHY_DLL_BYPASS_FREQ) { 1454*9a6376c8SDerek Basehore sw_master_mode = 0xc; 1455*9a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 514), 1); 1456*9a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 642), 1); 1457*9a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 770), 1); 1458*9a6376c8SDerek Basehore 1459*9a6376c8SDerek Basehore /* setting bypass mode slave delay */ 1460*9a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 1461*9a6376c8SDerek Basehore /* wr dq delay = -180deg + (0x60 / 4) * 20ps */ 1462*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 1 + 128 * i), 0x7ff << 8, 1463*9a6376c8SDerek Basehore 0x4a0 << 8); 1464*9a6376c8SDerek Basehore /* rd dqs/dq delay = (0x60 / 4) * 20ps */ 1465*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 11 + 128 * i), 0x3ff, 1466*9a6376c8SDerek Basehore 0xa0); 1467*9a6376c8SDerek Basehore /* rd rddqs_gate delay */ 1468*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 2 + 128 * i), 0x3ff, 1469*9a6376c8SDerek Basehore rddqs_gate_delay); 1470*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + 128 * i), 0xf, 1471*9a6376c8SDerek Basehore rddqs_latency); 1472*9a6376c8SDerek Basehore } 1473*9a6376c8SDerek Basehore for (i = 0; i < 3; i++) 1474*9a6376c8SDerek Basehore /* adr delay */ 1475*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 513 + 128 * i), 1476*9a6376c8SDerek Basehore 0x7ff << 16, 0x80 << 16); 1477*9a6376c8SDerek Basehore 1478*9a6376c8SDerek Basehore if ((mmio_read_32(PHY_REG(ch, 86)) & 0xc00) == 0) { 1479*9a6376c8SDerek Basehore /* 1480*9a6376c8SDerek Basehore * old status is normal mode, 1481*9a6376c8SDerek Basehore * and saving the wrdqs slave delay 1482*9a6376c8SDerek Basehore */ 1483*9a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 1484*9a6376c8SDerek Basehore /* save and clear wr dqs slave delay */ 1485*9a6376c8SDerek Basehore wrdqs_delay_val[ch][index][i] = 0x3ff & 1486*9a6376c8SDerek Basehore (mmio_read_32(PHY_REG(ch, 63 + i * 128)) 1487*9a6376c8SDerek Basehore >> 16); 1488*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128), 1489*9a6376c8SDerek Basehore 0x03ff << 16, 0 << 16); 1490*9a6376c8SDerek Basehore /* 1491*9a6376c8SDerek Basehore * in normal mode the cmd may delay 1cycle by 1492*9a6376c8SDerek Basehore * wrlvl and in bypass mode making dqs also 1493*9a6376c8SDerek Basehore * delay 1cycle. 1494*9a6376c8SDerek Basehore */ 1495*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + i * 128), 1496*9a6376c8SDerek Basehore 0x07 << 8, 0x1 << 8); 1497*9a6376c8SDerek Basehore } 1498*9a6376c8SDerek Basehore } 1499*9a6376c8SDerek Basehore } else if (mmio_read_32(PHY_REG(ch, 86)) & 0xc00) { 1500*9a6376c8SDerek Basehore /* old status is bypass mode and restore wrlvl resume */ 1501*9a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 1502*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128), 1503*9a6376c8SDerek Basehore 0x03ff << 16, 1504*9a6376c8SDerek Basehore (wrdqs_delay_val[ch][index][i] & 1505*9a6376c8SDerek Basehore 0x3ff) << 16); 1506*9a6376c8SDerek Basehore /* resume phy_write_path_lat_add */ 1507*9a6376c8SDerek Basehore mmio_clrbits_32(PHY_REG(ch, 78 + i * 128), 0x07 << 8); 1508*9a6376c8SDerek Basehore } 1509*9a6376c8SDerek Basehore } 1510*9a6376c8SDerek Basehore 1511*9a6376c8SDerek Basehore /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */ 1512*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 86), 0xf << 8, sw_master_mode << 8); 1513*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 214), 0xf << 8, sw_master_mode << 8); 1514*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 342), 0xf << 8, sw_master_mode << 8); 1515*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 470), 0xf << 8, sw_master_mode << 8); 1516*9a6376c8SDerek Basehore 1517*9a6376c8SDerek Basehore /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */ 1518*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 547), 0xf << 16, sw_master_mode << 16); 1519*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 675), 0xf << 16, sw_master_mode << 16); 1520*9a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 803), 0xf << 16, sw_master_mode << 16); 1521*9a6376c8SDerek Basehore } 1522*9a6376c8SDerek Basehore 1523613038bcSCaesar Wang static void gen_rk3399_phy_params(struct timing_related_config *timing_config, 1524613038bcSCaesar Wang struct drv_odt_lp_config *drv_config, 1525613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1526613038bcSCaesar Wang uint32_t fn) 1527613038bcSCaesar Wang { 1528613038bcSCaesar Wang uint32_t tmp, i, div, j; 1529613038bcSCaesar Wang uint32_t mem_delay_ps, pad_delay_ps, total_delay_ps, delay_frac_ps; 1530613038bcSCaesar Wang uint32_t trpre_min_ps, gate_delay_ps, gate_delay_frac_ps; 1531613038bcSCaesar Wang uint32_t ie_enable, tsel_enable, cas_lat, rddata_en_ie_dly, tsel_adder; 1532613038bcSCaesar Wang uint32_t extra_adder, delta, hs_offset; 1533613038bcSCaesar Wang 1534613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1535613038bcSCaesar Wang 1536613038bcSCaesar Wang pad_delay_ps = PI_PAD_DELAY_PS_VALUE; 1537613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 1538613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 1539613038bcSCaesar Wang 1540f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 896), (0x3 << 8) | 1, fn << 8); 1541613038bcSCaesar Wang 1542613038bcSCaesar Wang /* PHY_LOW_FREQ_SEL */ 1543613038bcSCaesar Wang /* DENALI_PHY_913 1bit offset_0 */ 1544613038bcSCaesar Wang if (timing_config->freq > 400) 1545f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 913), 1); 1546613038bcSCaesar Wang else 1547f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 913), 1); 1548613038bcSCaesar Wang 1549613038bcSCaesar Wang /* PHY_RPTR_UPDATE_x */ 1550613038bcSCaesar Wang /* DENALI_PHY_87/215/343/471 4bit offset_16 */ 1551613038bcSCaesar Wang tmp = 2500 / (1000000 / pdram_timing->mhz) + 3; 1552613038bcSCaesar Wang if ((2500 % (1000000 / pdram_timing->mhz)) != 0) 1553613038bcSCaesar Wang tmp++; 1554f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 87), 0xf << 16, tmp << 16); 1555f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 215), 0xf << 16, tmp << 16); 1556f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 343), 0xf << 16, tmp << 16); 1557f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 471), 0xf << 16, tmp << 16); 1558613038bcSCaesar Wang 1559613038bcSCaesar Wang /* PHY_PLL_CTRL */ 1560613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_0 */ 1561613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL */ 1562613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_0 */ 1563613038bcSCaesar Wang if (pdram_timing->mhz <= 150) 1564613038bcSCaesar Wang tmp = 3; 1565613038bcSCaesar Wang else if (pdram_timing->mhz <= 300) 1566613038bcSCaesar Wang tmp = 2; 1567613038bcSCaesar Wang else if (pdram_timing->mhz <= 600) 1568613038bcSCaesar Wang tmp = 1; 1569613038bcSCaesar Wang else 1570613038bcSCaesar Wang tmp = 0; 1571613038bcSCaesar Wang tmp = (1 << 12) | (tmp << 9) | (2 << 7) | (1 << 1); 1572f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff, tmp); 1573f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff, tmp); 1574613038bcSCaesar Wang 1575613038bcSCaesar Wang /* PHY_PLL_CTRL_CA */ 1576613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_16 */ 1577613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL_CA */ 1578613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_16 */ 1579613038bcSCaesar Wang if (pdram_timing->mhz <= 150) 1580613038bcSCaesar Wang tmp = 3; 1581613038bcSCaesar Wang else if (pdram_timing->mhz <= 300) 1582613038bcSCaesar Wang tmp = 2; 1583613038bcSCaesar Wang else if (pdram_timing->mhz <= 600) 1584613038bcSCaesar Wang tmp = 1; 1585613038bcSCaesar Wang else 1586613038bcSCaesar Wang tmp = 0; 1587613038bcSCaesar Wang tmp = (tmp << 9) | (2 << 7) | (1 << 5) | (1 << 1); 1588f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff << 16, tmp << 16); 1589f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff << 16, tmp << 16); 1590613038bcSCaesar Wang 1591613038bcSCaesar Wang /* PHY_TCKSRE_WAIT */ 1592613038bcSCaesar Wang /* DENALI_PHY_922 4bits offset_24 */ 1593613038bcSCaesar Wang if (pdram_timing->mhz <= 400) 1594613038bcSCaesar Wang tmp = 1; 1595613038bcSCaesar Wang else if (pdram_timing->mhz <= 800) 1596613038bcSCaesar Wang tmp = 3; 1597613038bcSCaesar Wang else if (pdram_timing->mhz <= 1000) 1598613038bcSCaesar Wang tmp = 4; 1599613038bcSCaesar Wang else 1600613038bcSCaesar Wang tmp = 5; 1601f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 922), 0xf << 24, tmp << 24); 1602613038bcSCaesar Wang /* PHY_CAL_CLK_SELECT_0:RW8:3 */ 1603613038bcSCaesar Wang div = pdram_timing->mhz / (2 * 20); 1604613038bcSCaesar Wang for (j = 2, tmp = 1; j <= 128; j <<= 1, tmp++) { 1605613038bcSCaesar Wang if (div < j) 1606613038bcSCaesar Wang break; 1607613038bcSCaesar Wang } 1608f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 947), 0x7 << 8, tmp << 8); 1609f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 927), (1 << 22)); 1610613038bcSCaesar Wang 1611613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 1612613038bcSCaesar Wang mem_delay_ps = 0; 1613613038bcSCaesar Wang trpre_min_ps = 1000; 1614613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 1615613038bcSCaesar Wang mem_delay_ps = 1500; 1616613038bcSCaesar Wang trpre_min_ps = 900; 1617613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 1618613038bcSCaesar Wang mem_delay_ps = 2500; 1619613038bcSCaesar Wang trpre_min_ps = 900; 1620613038bcSCaesar Wang } else { 1621613038bcSCaesar Wang ERROR("gen_rk3399_phy_params:dramtype unsupport\n"); 1622613038bcSCaesar Wang return; 1623613038bcSCaesar Wang } 1624613038bcSCaesar Wang total_delay_ps = mem_delay_ps + pad_delay_ps; 1625f9ba21beSCaesar Wang delay_frac_ps = 1000 * total_delay_ps / 1626f9ba21beSCaesar Wang (1000000 / pdram_timing->mhz); 1627613038bcSCaesar Wang gate_delay_ps = delay_frac_ps + 1000 - (trpre_min_ps / 2); 1628f9ba21beSCaesar Wang gate_delay_frac_ps = gate_delay_ps % 1000; 1629613038bcSCaesar Wang tmp = gate_delay_frac_ps * 0x200 / 1000; 1630613038bcSCaesar Wang /* PHY_RDDQS_GATE_SLAVE_DELAY */ 1631613038bcSCaesar Wang /* DENALI_PHY_77/205/333/461 10bits offset_16 */ 1632f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 77), 0x2ff << 16, tmp << 16); 1633f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 205), 0x2ff << 16, tmp << 16); 1634f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 333), 0x2ff << 16, tmp << 16); 1635f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 461), 0x2ff << 16, tmp << 16); 1636613038bcSCaesar Wang 1637613038bcSCaesar Wang tmp = gate_delay_ps / 1000; 1638613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST */ 1639613038bcSCaesar Wang /* DENALI_PHY_10/138/266/394 4bit offset_0 */ 1640f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 10), 0xf, tmp); 1641f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 138), 0xf, tmp); 1642f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 266), 0xf, tmp); 1643f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 394), 0xf, tmp); 1644613038bcSCaesar Wang /* PHY_GTLVL_LAT_ADJ_START */ 1645613038bcSCaesar Wang /* DENALI_PHY_80/208/336/464 4bits offset_16 */ 1646613038bcSCaesar Wang tmp = delay_frac_ps / 1000; 1647f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 80), 0xf << 16, tmp << 16); 1648f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 208), 0xf << 16, tmp << 16); 1649f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 336), 0xf << 16, tmp << 16); 1650f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 464), 0xf << 16, tmp << 16); 1651613038bcSCaesar Wang 1652613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 1653613038bcSCaesar Wang rddata_en_ie_dly = ie_enable / (1000000 / pdram_timing->mhz); 1654613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 1655613038bcSCaesar Wang rddata_en_ie_dly++; 1656613038bcSCaesar Wang rddata_en_ie_dly = rddata_en_ie_dly - 1; 1657613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 1658613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 1659613038bcSCaesar Wang tsel_adder++; 1660613038bcSCaesar Wang if (rddata_en_ie_dly > tsel_adder) 1661613038bcSCaesar Wang extra_adder = rddata_en_ie_dly - tsel_adder; 1662613038bcSCaesar Wang else 1663613038bcSCaesar Wang extra_adder = 0; 1664613038bcSCaesar Wang delta = cas_lat - rddata_en_ie_dly; 1665613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 1666613038bcSCaesar Wang hs_offset = 2; 1667613038bcSCaesar Wang else 1668613038bcSCaesar Wang hs_offset = 1; 1669f9ba21beSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1670613038bcSCaesar Wang tmp = 0; 1671f9ba21beSCaesar Wang else if ((delta == 2) || (delta == 1)) 1672613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 - extra_adder; 1673613038bcSCaesar Wang else 1674613038bcSCaesar Wang tmp = extra_adder; 1675613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY */ 1676613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_16 */ 1677f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 16, tmp << 16); 1678f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 16, tmp << 16); 1679f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 16, tmp << 16); 1680f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 16, tmp << 16); 1681613038bcSCaesar Wang /* PHY_RDDATA_EN_TSEL_DLY */ 1682613038bcSCaesar Wang /* DENALI_PHY_86/214/342/470 4bit offset_0 */ 1683f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 86), 0xf, tmp); 1684f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 214), 0xf, tmp); 1685f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 342), 0xf, tmp); 1686f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 470), 0xf, tmp); 1687613038bcSCaesar Wang 1688613038bcSCaesar Wang if (tsel_adder > rddata_en_ie_dly) 1689613038bcSCaesar Wang extra_adder = tsel_adder - rddata_en_ie_dly; 1690613038bcSCaesar Wang else 1691613038bcSCaesar Wang extra_adder = 0; 1692613038bcSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1693613038bcSCaesar Wang tmp = tsel_adder; 1694613038bcSCaesar Wang else 1695613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 + extra_adder; 1696613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_DLY */ 1697613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_8 */ 1698f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 8, tmp << 8); 1699f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 8, tmp << 8); 1700f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 8, tmp << 8); 1701f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 8, tmp << 8); 1702613038bcSCaesar Wang /* PHY_RDDATA_EN_DLY */ 1703613038bcSCaesar Wang /* DENALI_PHY_85/213/341/469 4bit offset_24 */ 1704f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 85), 0xf << 24, tmp << 24); 1705f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 213), 0xf << 24, tmp << 24); 1706f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 341), 0xf << 24, tmp << 24); 1707f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 469), 0xf << 24, tmp << 24); 1708613038bcSCaesar Wang 1709613038bcSCaesar Wang if (pdram_timing->mhz <= ENPER_CS_TRAINING_FREQ) { 1710613038bcSCaesar Wang /* 1711613038bcSCaesar Wang * Note:Per-CS Training is not compatible at speeds 1712613038bcSCaesar Wang * under 533 MHz. If the PHY is running at a speed 1713613038bcSCaesar Wang * less than 533MHz, all phy_per_cs_training_en_X 1714613038bcSCaesar Wang * parameters must be cleared to 0. 1715613038bcSCaesar Wang */ 1716613038bcSCaesar Wang 1717613038bcSCaesar Wang /*DENALI_PHY_84/212/340/468 1bit offset_16 */ 1718f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 84), 0x1 << 16); 1719f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 212), 0x1 << 16); 1720f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 340), 0x1 << 16); 1721f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 468), 0x1 << 16); 1722613038bcSCaesar Wang } else { 1723f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 84), 0x1 << 16); 1724f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 212), 0x1 << 16); 1725f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 340), 0x1 << 16); 1726f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 468), 0x1 << 16); 1727613038bcSCaesar Wang } 1728*9a6376c8SDerek Basehore gen_rk3399_phy_dll_bypass(pdram_timing->mhz, i, fn, 1729*9a6376c8SDerek Basehore timing_config->dram_type); 1730613038bcSCaesar Wang } 1731613038bcSCaesar Wang } 1732613038bcSCaesar Wang 1733613038bcSCaesar Wang static int to_get_clk_index(unsigned int mhz) 1734613038bcSCaesar Wang { 1735613038bcSCaesar Wang int pll_cnt, i; 1736613038bcSCaesar Wang 1737613038bcSCaesar Wang pll_cnt = ARRAY_SIZE(dpll_rates_table); 1738613038bcSCaesar Wang 1739613038bcSCaesar Wang /* Assumming rate_table is in descending order */ 1740613038bcSCaesar Wang for (i = 0; i < pll_cnt; i++) { 1741613038bcSCaesar Wang if (mhz >= dpll_rates_table[i].mhz) 1742613038bcSCaesar Wang break; 1743613038bcSCaesar Wang } 1744613038bcSCaesar Wang 1745613038bcSCaesar Wang /* if mhz lower than lowest frequency in table, use lowest frequency */ 1746613038bcSCaesar Wang if (i == pll_cnt) 1747613038bcSCaesar Wang i = pll_cnt - 1; 1748613038bcSCaesar Wang 1749613038bcSCaesar Wang return i; 1750613038bcSCaesar Wang } 1751613038bcSCaesar Wang 1752613038bcSCaesar Wang uint32_t rkclk_prepare_pll_timing(unsigned int mhz) 1753613038bcSCaesar Wang { 1754613038bcSCaesar Wang unsigned int refdiv, postdiv1, fbdiv, postdiv2; 1755613038bcSCaesar Wang int index; 1756613038bcSCaesar Wang 1757613038bcSCaesar Wang index = to_get_clk_index(mhz); 1758613038bcSCaesar Wang refdiv = dpll_rates_table[index].refdiv; 1759613038bcSCaesar Wang fbdiv = dpll_rates_table[index].fbdiv; 1760613038bcSCaesar Wang postdiv1 = dpll_rates_table[index].postdiv1; 1761613038bcSCaesar Wang postdiv2 = dpll_rates_table[index].postdiv2; 1762f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_DPLL_CON0, FBDIV(fbdiv)); 1763f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_DPLL_CON1, 1764f9ba21beSCaesar Wang POSTDIV2(postdiv2) | POSTDIV1(postdiv1) | REFDIV(refdiv)); 1765613038bcSCaesar Wang return (24 * fbdiv) / refdiv / postdiv1 / postdiv2; 1766613038bcSCaesar Wang } 1767613038bcSCaesar Wang 1768613038bcSCaesar Wang uint32_t ddr_get_rate(void) 1769613038bcSCaesar Wang { 1770613038bcSCaesar Wang uint32_t refdiv, postdiv1, fbdiv, postdiv2; 1771613038bcSCaesar Wang 1772613038bcSCaesar Wang refdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) & 0x3f; 1773613038bcSCaesar Wang fbdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 0)) & 0xfff; 1774613038bcSCaesar Wang postdiv1 = 1775613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 8) & 0x7; 1776613038bcSCaesar Wang postdiv2 = 1777613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 12) & 0x7; 1778613038bcSCaesar Wang 1779613038bcSCaesar Wang return (24 / refdiv * fbdiv / postdiv1 / postdiv2) * 1000 * 1000; 1780613038bcSCaesar Wang } 1781613038bcSCaesar Wang 1782613038bcSCaesar Wang /* 1783613038bcSCaesar Wang * return: bit12: channel 1, external self-refresh 1784613038bcSCaesar Wang * bit11: channel 1, stdby_mode 1785613038bcSCaesar Wang * bit10: channel 1, self-refresh with controller and memory clock gate 1786613038bcSCaesar Wang * bit9: channel 1, self-refresh 1787613038bcSCaesar Wang * bit8: channel 1, power-down 1788613038bcSCaesar Wang * 1789613038bcSCaesar Wang * bit4: channel 1, external self-refresh 1790613038bcSCaesar Wang * bit3: channel 0, stdby_mode 1791613038bcSCaesar Wang * bit2: channel 0, self-refresh with controller and memory clock gate 1792613038bcSCaesar Wang * bit1: channel 0, self-refresh 1793613038bcSCaesar Wang * bit0: channel 0, power-down 1794613038bcSCaesar Wang */ 1795613038bcSCaesar Wang uint32_t exit_low_power(void) 1796613038bcSCaesar Wang { 1797613038bcSCaesar Wang uint32_t low_power = 0; 1798613038bcSCaesar Wang uint32_t channel_mask; 1799f9ba21beSCaesar Wang uint32_t tmp, i; 1800613038bcSCaesar Wang 1801f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1802f9ba21beSCaesar Wang 0x3; 1803f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1804f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1805613038bcSCaesar Wang continue; 1806613038bcSCaesar Wang 1807613038bcSCaesar Wang /* exit stdby mode */ 1808f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1809f9ba21beSCaesar Wang (1 << (i + 16)) | (0 << i)); 1810613038bcSCaesar Wang /* exit external self-refresh */ 1811f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1812f9ba21beSCaesar Wang low_power |= ((mmio_read_32(PMU_BASE + PMU_SFT_CON) >> tmp) & 1813f9ba21beSCaesar Wang 0x1) << (4 + 8 * i); 1814f9ba21beSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, 1 << tmp); 1815f9ba21beSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_DDR_SREF_ST) & (1 << i))) 1816613038bcSCaesar Wang ; 1817613038bcSCaesar Wang /* exit auto low-power */ 1818f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 101), 0x7); 1819613038bcSCaesar Wang /* lp_cmd to exit */ 1820f9ba21beSCaesar Wang if (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1821f9ba21beSCaesar Wang 0x40) { 1822f9ba21beSCaesar Wang while (mmio_read_32(CTL_REG(i, 200)) & 0x1) 1823613038bcSCaesar Wang ; 1824f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff << 24, 1825f9ba21beSCaesar Wang 0x69 << 24); 1826f9ba21beSCaesar Wang while (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1827f9ba21beSCaesar Wang 0x40) 1828613038bcSCaesar Wang ; 1829613038bcSCaesar Wang } 1830613038bcSCaesar Wang } 1831613038bcSCaesar Wang return low_power; 1832613038bcSCaesar Wang } 1833613038bcSCaesar Wang 1834613038bcSCaesar Wang void resume_low_power(uint32_t low_power) 1835613038bcSCaesar Wang { 1836613038bcSCaesar Wang uint32_t channel_mask; 1837f9ba21beSCaesar Wang uint32_t tmp, i, val; 1838613038bcSCaesar Wang 1839f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1840f9ba21beSCaesar Wang 0x3; 1841f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1842f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1843613038bcSCaesar Wang continue; 1844613038bcSCaesar Wang 1845613038bcSCaesar Wang /* resume external self-refresh */ 1846f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1847f9ba21beSCaesar Wang val = (low_power >> (4 + 8 * i)) & 0x1; 1848f9ba21beSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, val << tmp); 1849613038bcSCaesar Wang /* resume auto low-power */ 1850f9ba21beSCaesar Wang val = (low_power >> (8 * i)) & 0x7; 1851f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 101), val); 1852613038bcSCaesar Wang /* resume stdby mode */ 1853f9ba21beSCaesar Wang val = (low_power >> (3 + 8 * i)) & 0x1; 1854f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1855f9ba21beSCaesar Wang (1 << (i + 16)) | (val << i)); 1856613038bcSCaesar Wang } 1857613038bcSCaesar Wang } 1858613038bcSCaesar Wang 1859613038bcSCaesar Wang static void wait_dcf_done(void) 1860613038bcSCaesar Wang { 1861f9ba21beSCaesar Wang while ((mmio_read_32(DCF_BASE + DCF_DCF_ISR) & (DCF_DONE)) == 0) 1862613038bcSCaesar Wang continue; 1863613038bcSCaesar Wang } 1864613038bcSCaesar Wang 1865613038bcSCaesar Wang void clr_dcf_irq(void) 1866613038bcSCaesar Wang { 1867613038bcSCaesar Wang /* clear dcf irq status */ 1868613038bcSCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ISR, DCF_TIMEOUT | DCF_ERR | DCF_DONE); 1869613038bcSCaesar Wang } 1870613038bcSCaesar Wang 1871613038bcSCaesar Wang static void enable_dcf(uint32_t dcf_addr) 1872613038bcSCaesar Wang { 1873613038bcSCaesar Wang /* config DCF start addr */ 1874f9ba21beSCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ADDR, dcf_addr); 1875613038bcSCaesar Wang /* wait dcf done */ 1876f9ba21beSCaesar Wang while (mmio_read_32(DCF_BASE + DCF_DCF_CTRL) & 1) 1877613038bcSCaesar Wang continue; 1878613038bcSCaesar Wang /* clear dcf irq status */ 1879f9ba21beSCaesar Wang mmio_write_32(DCF_BASE + DCF_DCF_ISR, DCF_TIMEOUT | DCF_ERR | DCF_DONE); 1880613038bcSCaesar Wang /* DCF start */ 1881f9ba21beSCaesar Wang mmio_setbits_32(DCF_BASE + DCF_DCF_CTRL, DCF_START); 1882613038bcSCaesar Wang } 1883613038bcSCaesar Wang 1884613038bcSCaesar Wang static void dcf_start(uint32_t freq, uint32_t index) 1885613038bcSCaesar Wang { 1886f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1887f9ba21beSCaesar Wang (0x1 << (1 + 16)) | (1 << 1)); 1888f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(11), 1889f9ba21beSCaesar Wang (0x1 << (0 + 16)) | (1 << 0)); 1890f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_FREQ_SELECT, index << 4); 1891613038bcSCaesar Wang 1892f9ba21beSCaesar Wang mmio_write_32(DCF_PARAM_ADDR + PARAM_DRAM_FREQ, freq); 1893613038bcSCaesar Wang 1894613038bcSCaesar Wang rkclk_prepare_pll_timing(freq); 1895613038bcSCaesar Wang udelay(10); 1896f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(10), 1897f9ba21beSCaesar Wang (0x1 << (1 + 16)) | (0 << 1)); 1898f9ba21beSCaesar Wang mmio_write_32(CRU_BASE + CRU_SOFTRST_CON(11), 1899f9ba21beSCaesar Wang (0x1 << (0 + 16)) | (0 << 0)); 1900613038bcSCaesar Wang udelay(10); 1901613038bcSCaesar Wang enable_dcf(DCF_START_ADDR); 1902613038bcSCaesar Wang } 1903613038bcSCaesar Wang 1904f91b969cSDerek Basehore static void dram_low_power_config(void) 1905613038bcSCaesar Wang { 1906f91b969cSDerek Basehore uint32_t tmp, i; 1907613038bcSCaesar Wang uint32_t ch_cnt = rk3399_dram_status.timing_config.ch_cnt; 1908613038bcSCaesar Wang uint32_t dram_type = rk3399_dram_status.timing_config.dram_type; 1909613038bcSCaesar Wang 1910613038bcSCaesar Wang if (dram_type == DDR3) 1911f91b969cSDerek Basehore tmp = (2 << 16) | (0x7 << 8); 1912613038bcSCaesar Wang else 1913f91b969cSDerek Basehore tmp = (3 << 16) | (0x7 << 8); 1914613038bcSCaesar Wang 1915f91b969cSDerek Basehore for (i = 0; i < ch_cnt; i++) 1916f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 101), 0x70f0f, tmp); 1917613038bcSCaesar Wang 1918613038bcSCaesar Wang /* standby idle */ 1919f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CG_WAIT_TH, 0x640008); 1920613038bcSCaesar Wang 1921613038bcSCaesar Wang if (ch_cnt == 2) { 1922f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC1_CON1, 1923f9ba21beSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | 1924f9ba21beSCaesar Wang (0x1<<7)) << 16) | 1925613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1926f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x002a0028); 1927613038bcSCaesar Wang } 1928613038bcSCaesar Wang 1929f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC0_CON1, 1930613038bcSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) | 1931613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1932f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x00150014); 1933613038bcSCaesar Wang } 1934613038bcSCaesar Wang 1935f91b969cSDerek Basehore void dram_dfs_init(void) 1936613038bcSCaesar Wang { 1937613038bcSCaesar Wang uint32_t trefi0, trefi1; 1938613038bcSCaesar Wang 1939613038bcSCaesar Wang /* get sdram config for os reg */ 1940f91b969cSDerek Basehore get_dram_drv_odt_val(sdram_config.dramtype, 1941613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1942613038bcSCaesar Wang sdram_timing_cfg_init(&rk3399_dram_status.timing_config, 1943613038bcSCaesar Wang &sdram_config, 1944613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1945613038bcSCaesar Wang 1946f9ba21beSCaesar Wang trefi0 = ((mmio_read_32(CTL_REG(0, 48)) >> 16) & 0xffff) + 8; 1947f9ba21beSCaesar Wang trefi1 = ((mmio_read_32(CTL_REG(0, 49)) >> 16) & 0xffff) + 8; 1948613038bcSCaesar Wang 1949613038bcSCaesar Wang rk3399_dram_status.index_freq[0] = trefi0 * 10 / 39; 1950613038bcSCaesar Wang rk3399_dram_status.index_freq[1] = trefi1 * 10 / 39; 1951613038bcSCaesar Wang rk3399_dram_status.current_index = 1952f9ba21beSCaesar Wang (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3; 1953613038bcSCaesar Wang if (rk3399_dram_status.timing_config.dram_type == DDR3) { 1954613038bcSCaesar Wang rk3399_dram_status.index_freq[0] /= 2; 1955613038bcSCaesar Wang rk3399_dram_status.index_freq[1] /= 2; 1956613038bcSCaesar Wang } 1957613038bcSCaesar Wang rk3399_dram_status.index_freq[(rk3399_dram_status.current_index + 1) 1958613038bcSCaesar Wang & 0x1] = 0; 1959f91b969cSDerek Basehore dram_low_power_config(); 1960613038bcSCaesar Wang } 1961613038bcSCaesar Wang 1962f91b969cSDerek Basehore /* 1963f91b969cSDerek Basehore * arg0: bit0-7: sr_idle; bit8-15:sr_mc_gate_idle; bit16-31: standby idle 1964f91b969cSDerek Basehore * arg1: bit0-11: pd_idle; bit 16-27: srpd_lite_idle 1965f91b969cSDerek Basehore * arg2: bit0: if odt en 1966f91b969cSDerek Basehore */ 1967f91b969cSDerek Basehore uint32_t dram_set_odt_pd(uint32_t arg0, uint32_t arg1, uint32_t arg2) 1968f91b969cSDerek Basehore { 1969f91b969cSDerek Basehore struct drv_odt_lp_config *lp_cfg = &rk3399_dram_status.drv_odt_lp_cfg; 1970f91b969cSDerek Basehore uint32_t *low_power = &rk3399_dram_status.low_power_stat; 1971f91b969cSDerek Basehore uint32_t dram_type, ch_count, pd_tmp, sr_tmp, i; 1972f91b969cSDerek Basehore 1973f91b969cSDerek Basehore dram_type = rk3399_dram_status.timing_config.dram_type; 1974f91b969cSDerek Basehore ch_count = rk3399_dram_status.timing_config.ch_cnt; 1975f91b969cSDerek Basehore 1976f91b969cSDerek Basehore lp_cfg->sr_idle = arg0 & 0xff; 1977f91b969cSDerek Basehore lp_cfg->sr_mc_gate_idle = (arg0 >> 8) & 0xff; 1978f91b969cSDerek Basehore lp_cfg->standby_idle = (arg0 >> 16) & 0xffff; 1979f91b969cSDerek Basehore lp_cfg->pd_idle = arg1 & 0xfff; 1980f91b969cSDerek Basehore lp_cfg->srpd_lite_idle = (arg1 >> 16) & 0xfff; 1981f91b969cSDerek Basehore 1982f91b969cSDerek Basehore rk3399_dram_status.timing_config.odt = arg2 & 0x1; 1983f91b969cSDerek Basehore 1984f91b969cSDerek Basehore exit_low_power(); 1985f91b969cSDerek Basehore 1986f91b969cSDerek Basehore *low_power = 0; 1987f91b969cSDerek Basehore 1988f91b969cSDerek Basehore /* pd_idle en */ 1989f91b969cSDerek Basehore if (lp_cfg->pd_idle) 1990f91b969cSDerek Basehore *low_power |= ((1 << 0) | (1 << 8)); 1991f91b969cSDerek Basehore /* sr_idle en srpd_lite_idle */ 1992f91b969cSDerek Basehore if (lp_cfg->sr_idle | lp_cfg->srpd_lite_idle) 1993f91b969cSDerek Basehore *low_power |= ((1 << 1) | (1 << 9)); 1994f91b969cSDerek Basehore /* sr_mc_gate_idle */ 1995f91b969cSDerek Basehore if (lp_cfg->sr_mc_gate_idle) 1996f91b969cSDerek Basehore *low_power |= ((1 << 2) | (1 << 10)); 1997f91b969cSDerek Basehore /* standbyidle */ 1998f91b969cSDerek Basehore if (lp_cfg->standby_idle) { 1999f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.ch_cnt == 2) 2000f91b969cSDerek Basehore *low_power |= ((1 << 3) | (1 << 11)); 2001613038bcSCaesar Wang else 2002f91b969cSDerek Basehore *low_power |= (1 << 3); 2003f91b969cSDerek Basehore } 2004f91b969cSDerek Basehore 2005f91b969cSDerek Basehore pd_tmp = arg1; 2006f91b969cSDerek Basehore if (dram_type != LPDDR4) 2007f91b969cSDerek Basehore pd_tmp = arg1 & 0xfff; 2008f91b969cSDerek Basehore sr_tmp = arg0 & 0xffff; 2009f91b969cSDerek Basehore for (i = 0; i < ch_count; i++) { 2010f91b969cSDerek Basehore mmio_write_32(CTL_REG(i, 102), pd_tmp); 2011f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 103), 0xffff, sr_tmp); 2012f91b969cSDerek Basehore } 2013f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_IDLE_TH, (arg0 >> 16) & 0xffff); 2014f91b969cSDerek Basehore 2015f91b969cSDerek Basehore return 0; 2016613038bcSCaesar Wang } 2017613038bcSCaesar Wang 2018613038bcSCaesar Wang static uint32_t prepare_ddr_timing(uint32_t mhz) 2019613038bcSCaesar Wang { 2020613038bcSCaesar Wang uint32_t index; 2021613038bcSCaesar Wang struct dram_timing_t dram_timing; 2022613038bcSCaesar Wang 2023613038bcSCaesar Wang rk3399_dram_status.timing_config.freq = mhz; 2024613038bcSCaesar Wang 2025f91b969cSDerek Basehore if (mhz < 300) 2026613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 1; 2027613038bcSCaesar Wang else 2028613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 0; 2029f91b969cSDerek Basehore 2030f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.odt == 1) 2031613038bcSCaesar Wang gen_rk3399_set_odt(1); 2032613038bcSCaesar Wang 2033613038bcSCaesar Wang index = (rk3399_dram_status.current_index + 1) & 0x1; 2034613038bcSCaesar Wang if (rk3399_dram_status.index_freq[index] == mhz) 2035613038bcSCaesar Wang goto out; 2036613038bcSCaesar Wang 2037613038bcSCaesar Wang /* 2038613038bcSCaesar Wang * checking if having available gate traiing timing for 2039613038bcSCaesar Wang * target freq. 2040613038bcSCaesar Wang */ 2041613038bcSCaesar Wang dram_get_parameter(&rk3399_dram_status.timing_config, &dram_timing); 2042613038bcSCaesar Wang gen_rk3399_ctl_params(&rk3399_dram_status.timing_config, 2043613038bcSCaesar Wang &dram_timing, index); 2044613038bcSCaesar Wang gen_rk3399_pi_params(&rk3399_dram_status.timing_config, 2045613038bcSCaesar Wang &dram_timing, index); 2046613038bcSCaesar Wang gen_rk3399_phy_params(&rk3399_dram_status.timing_config, 2047613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg, 2048613038bcSCaesar Wang &dram_timing, index); 2049613038bcSCaesar Wang rk3399_dram_status.index_freq[index] = mhz; 2050613038bcSCaesar Wang 2051613038bcSCaesar Wang out: 2052*9a6376c8SDerek Basehore gen_rk3399_enable_training(rk3399_dram_status.timing_config.ch_cnt, 2053*9a6376c8SDerek Basehore mhz); 2054613038bcSCaesar Wang return index; 2055613038bcSCaesar Wang } 2056613038bcSCaesar Wang 2057613038bcSCaesar Wang void print_dram_status_info(void) 2058613038bcSCaesar Wang { 2059613038bcSCaesar Wang uint32_t *p; 2060613038bcSCaesar Wang uint32_t i; 2061613038bcSCaesar Wang 2062613038bcSCaesar Wang p = (uint32_t *) &rk3399_dram_status.timing_config; 2063613038bcSCaesar Wang INFO("rk3399_dram_status.timing_config:\n"); 2064613038bcSCaesar Wang for (i = 0; i < sizeof(struct timing_related_config) / 4; i++) 2065613038bcSCaesar Wang tf_printf("%u\n", p[i]); 2066613038bcSCaesar Wang p = (uint32_t *) &rk3399_dram_status.drv_odt_lp_cfg; 2067613038bcSCaesar Wang INFO("rk3399_dram_status.drv_odt_lp_cfg:\n"); 2068613038bcSCaesar Wang for (i = 0; i < sizeof(struct drv_odt_lp_config) / 4; i++) 2069613038bcSCaesar Wang tf_printf("%u\n", p[i]); 2070613038bcSCaesar Wang } 2071613038bcSCaesar Wang 2072613038bcSCaesar Wang uint32_t ddr_set_rate(uint32_t hz) 2073613038bcSCaesar Wang { 2074613038bcSCaesar Wang uint32_t low_power, index; 2075613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2076613038bcSCaesar Wang 2077613038bcSCaesar Wang if (mhz == 2078613038bcSCaesar Wang rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) 2079613038bcSCaesar Wang goto out; 2080613038bcSCaesar Wang 2081613038bcSCaesar Wang index = to_get_clk_index(mhz); 2082613038bcSCaesar Wang mhz = dpll_rates_table[index].mhz; 2083613038bcSCaesar Wang 2084613038bcSCaesar Wang index = prepare_ddr_timing(mhz); 2085613038bcSCaesar Wang if (index > 1) 2086613038bcSCaesar Wang goto out; 2087613038bcSCaesar Wang 2088613038bcSCaesar Wang dcf_start(mhz, index); 2089613038bcSCaesar Wang wait_dcf_done(); 2090613038bcSCaesar Wang if (rk3399_dram_status.timing_config.odt == 0) 2091613038bcSCaesar Wang gen_rk3399_set_odt(0); 2092613038bcSCaesar Wang 2093613038bcSCaesar Wang rk3399_dram_status.current_index = index; 2094f91b969cSDerek Basehore low_power = rk3399_dram_status.low_power_stat; 2095613038bcSCaesar Wang resume_low_power(low_power); 2096613038bcSCaesar Wang out: 2097613038bcSCaesar Wang return mhz; 2098613038bcSCaesar Wang } 2099613038bcSCaesar Wang 2100613038bcSCaesar Wang uint32_t ddr_round_rate(uint32_t hz) 2101613038bcSCaesar Wang { 2102613038bcSCaesar Wang int index; 2103613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2104613038bcSCaesar Wang 2105613038bcSCaesar Wang index = to_get_clk_index(mhz); 2106613038bcSCaesar Wang 2107613038bcSCaesar Wang return dpll_rates_table[index].mhz * 1000 * 1000; 2108613038bcSCaesar Wang } 2109