1613038bcSCaesar Wang /* 2613038bcSCaesar Wang * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3613038bcSCaesar Wang * 4613038bcSCaesar Wang * Redistribution and use in source and binary forms, with or without 5613038bcSCaesar Wang * modification, are permitted provided that the following conditions are met: 6613038bcSCaesar Wang * 7613038bcSCaesar Wang * Redistributions of source code must retain the above copyright notice, this 8613038bcSCaesar Wang * list of conditions and the following disclaimer. 9613038bcSCaesar Wang * 10613038bcSCaesar Wang * Redistributions in binary form must reproduce the above copyright notice, 11613038bcSCaesar Wang * this list of conditions and the following disclaimer in the documentation 12613038bcSCaesar Wang * and/or other materials provided with the distribution. 13613038bcSCaesar Wang * 14613038bcSCaesar Wang * Neither the name of ARM nor the names of its contributors may be used 15613038bcSCaesar Wang * to endorse or promote products derived from this software without specific 16613038bcSCaesar Wang * prior written permission. 17613038bcSCaesar Wang * 18613038bcSCaesar Wang * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19613038bcSCaesar Wang * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20613038bcSCaesar Wang * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21613038bcSCaesar Wang * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22613038bcSCaesar Wang * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23613038bcSCaesar Wang * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24613038bcSCaesar Wang * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25613038bcSCaesar Wang * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26613038bcSCaesar Wang * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27613038bcSCaesar Wang * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28613038bcSCaesar Wang * POSSIBILITY OF SUCH DAMAGE. 29613038bcSCaesar Wang */ 30613038bcSCaesar Wang 31977001aaSXing Zheng #include <arch_helpers.h> 32613038bcSCaesar Wang #include <debug.h> 33613038bcSCaesar Wang #include <mmio.h> 34977001aaSXing Zheng #include <m0_ctl.h> 35613038bcSCaesar Wang #include <plat_private.h> 36613038bcSCaesar Wang #include "dfs.h" 37613038bcSCaesar Wang #include "dram.h" 38613038bcSCaesar Wang #include "dram_spec_timing.h" 39613038bcSCaesar Wang #include "string.h" 40613038bcSCaesar Wang #include "soc.h" 41613038bcSCaesar Wang #include "pmu.h" 42613038bcSCaesar Wang 43613038bcSCaesar Wang #include <delay_timer.h> 44613038bcSCaesar Wang 45613038bcSCaesar Wang #define ENPER_CS_TRAINING_FREQ (933) 469a6376c8SDerek Basehore #define PHY_DLL_BYPASS_FREQ (260) 47613038bcSCaesar Wang 48613038bcSCaesar Wang static const struct pll_div dpll_rates_table[] = { 49613038bcSCaesar Wang 50613038bcSCaesar Wang /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2 */ 51977001aaSXing Zheng {.mhz = 928, .refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1}, 52613038bcSCaesar Wang {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1}, 53613038bcSCaesar Wang {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1}, 54613038bcSCaesar Wang {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1}, 55613038bcSCaesar Wang {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1}, 56613038bcSCaesar Wang {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1}, 57613038bcSCaesar Wang {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1}, 58613038bcSCaesar Wang {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1}, 59613038bcSCaesar Wang {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2}, 60613038bcSCaesar Wang }; 61613038bcSCaesar Wang 62613038bcSCaesar Wang struct rk3399_dram_status { 63613038bcSCaesar Wang uint32_t current_index; 64613038bcSCaesar Wang uint32_t index_freq[2]; 65*4bd1d3faSDerek Basehore uint32_t boot_freq; 66613038bcSCaesar Wang uint32_t low_power_stat; 67613038bcSCaesar Wang struct timing_related_config timing_config; 68613038bcSCaesar Wang struct drv_odt_lp_config drv_odt_lp_cfg; 69613038bcSCaesar Wang }; 70613038bcSCaesar Wang 71*4bd1d3faSDerek Basehore struct rk3399_saved_status { 72*4bd1d3faSDerek Basehore uint32_t freq; 73*4bd1d3faSDerek Basehore uint32_t low_power_stat; 74*4bd1d3faSDerek Basehore uint32_t odt; 75*4bd1d3faSDerek Basehore }; 76*4bd1d3faSDerek Basehore 77613038bcSCaesar Wang static struct rk3399_dram_status rk3399_dram_status; 78*4bd1d3faSDerek Basehore static struct rk3399_saved_status rk3399_suspend_status; 799a6376c8SDerek Basehore static uint32_t wrdqs_delay_val[2][2][4]; 80613038bcSCaesar Wang 81613038bcSCaesar Wang static struct rk3399_sdram_default_config ddr3_default_config = { 82613038bcSCaesar Wang .bl = 8, 83613038bcSCaesar Wang .ap = 0, 84613038bcSCaesar Wang .burst_ref_cnt = 1, 85613038bcSCaesar Wang .zqcsi = 0 86613038bcSCaesar Wang }; 87613038bcSCaesar Wang 88613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr3_default_config = { 89613038bcSCaesar Wang .bl = 8, 90613038bcSCaesar Wang .ap = 0, 91613038bcSCaesar Wang .burst_ref_cnt = 1, 92613038bcSCaesar Wang .zqcsi = 0 93613038bcSCaesar Wang }; 94613038bcSCaesar Wang 95613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr4_default_config = { 96613038bcSCaesar Wang .bl = 16, 97613038bcSCaesar Wang .ap = 0, 98613038bcSCaesar Wang .caodt = 240, 99613038bcSCaesar Wang .burst_ref_cnt = 1, 100613038bcSCaesar Wang .zqcsi = 0 101613038bcSCaesar Wang }; 102613038bcSCaesar Wang 103613038bcSCaesar Wang static uint32_t get_cs_die_capability(struct rk3399_sdram_params *sdram_config, 104613038bcSCaesar Wang uint8_t channel, uint8_t cs) 105613038bcSCaesar Wang { 106613038bcSCaesar Wang struct rk3399_sdram_channel *ch = &sdram_config->ch[channel]; 107613038bcSCaesar Wang uint32_t bandwidth; 108613038bcSCaesar Wang uint32_t die_bandwidth; 109613038bcSCaesar Wang uint32_t die; 110613038bcSCaesar Wang uint32_t cs_cap; 111613038bcSCaesar Wang uint32_t row; 112613038bcSCaesar Wang 113613038bcSCaesar Wang row = cs == 0 ? ch->cs0_row : ch->cs1_row; 114613038bcSCaesar Wang bandwidth = 8 * (1 << ch->bw); 115613038bcSCaesar Wang die_bandwidth = 8 * (1 << ch->dbw); 116613038bcSCaesar Wang die = bandwidth / die_bandwidth; 117613038bcSCaesar Wang cs_cap = (1 << (row + ((1 << ch->bk) / 4 + 1) + ch->col + 118613038bcSCaesar Wang (bandwidth / 16))); 119613038bcSCaesar Wang if (ch->row_3_4) 120613038bcSCaesar Wang cs_cap = cs_cap * 3 / 4; 121613038bcSCaesar Wang 122613038bcSCaesar Wang return (cs_cap / die); 123613038bcSCaesar Wang } 124613038bcSCaesar Wang 125f91b969cSDerek Basehore static void get_dram_drv_odt_val(uint32_t dram_type, 126613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 127613038bcSCaesar Wang { 128f91b969cSDerek Basehore uint32_t tmp; 129f91b969cSDerek Basehore uint32_t mr1_val, mr3_val, mr11_val; 130613038bcSCaesar Wang 131613038bcSCaesar Wang switch (dram_type) { 132613038bcSCaesar Wang case DDR3: 133f91b969cSDerek Basehore mr1_val = (mmio_read_32(CTL_REG(0, 133)) >> 16) & 0xffff; 134f91b969cSDerek Basehore tmp = ((mr1_val >> 1) & 1) | ((mr1_val >> 4) & 1); 135f91b969cSDerek Basehore if (tmp) 136f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 137f91b969cSDerek Basehore else 138f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 139f91b969cSDerek Basehore tmp = ((mr1_val >> 2) & 1) | ((mr1_val >> 5) & 1) | 140f91b969cSDerek Basehore ((mr1_val >> 7) & 1); 141f91b969cSDerek Basehore if (tmp == 0) 142f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 143f91b969cSDerek Basehore else if (tmp == 1) 144f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 145f91b969cSDerek Basehore else if (tmp == 3) 146f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 40; 147f91b969cSDerek Basehore else 148f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 149613038bcSCaesar Wang break; 150613038bcSCaesar Wang case LPDDR3: 151f91b969cSDerek Basehore mr3_val = mmio_read_32(CTL_REG(0, 138)) & 0xf; 152f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0x3; 153f91b969cSDerek Basehore if (mr3_val == 0xb) 154f91b969cSDerek Basehore drv_config->dram_side_drv = 3448; 155f91b969cSDerek Basehore else if (mr3_val == 0xa) 156f91b969cSDerek Basehore drv_config->dram_side_drv = 4048; 157f91b969cSDerek Basehore else if (mr3_val == 0x9) 158f91b969cSDerek Basehore drv_config->dram_side_drv = 3440; 159f91b969cSDerek Basehore else if (mr3_val == 0x4) 160f91b969cSDerek Basehore drv_config->dram_side_drv = 60; 161f91b969cSDerek Basehore else if (mr3_val == 0x3) 162f91b969cSDerek Basehore drv_config->dram_side_drv = 48; 163f91b969cSDerek Basehore else if (mr3_val == 0x2) 164f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 165f91b969cSDerek Basehore else 166f91b969cSDerek Basehore drv_config->dram_side_drv = 34; 167613038bcSCaesar Wang 168f91b969cSDerek Basehore if (mr11_val == 1) 169f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60; 170f91b969cSDerek Basehore else if (mr11_val == 2) 171f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120; 172f91b969cSDerek Basehore else if (mr11_val == 0) 173f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 174f91b969cSDerek Basehore else 175f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240; 176613038bcSCaesar Wang break; 177613038bcSCaesar Wang case LPDDR4: 178613038bcSCaesar Wang default: 179f91b969cSDerek Basehore mr3_val = (mmio_read_32(CTL_REG(0, 138)) >> 3) & 0x7; 180f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0xff; 181613038bcSCaesar Wang 182f91b969cSDerek Basehore if ((mr3_val == 0) || (mr3_val == 7)) 183f91b969cSDerek Basehore drv_config->dram_side_drv = 40; 184f91b969cSDerek Basehore else 185f91b969cSDerek Basehore drv_config->dram_side_drv = 240 / mr3_val; 186613038bcSCaesar Wang 187f91b969cSDerek Basehore tmp = mr11_val & 0x7; 188f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 189f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0; 190f91b969cSDerek Basehore else 191f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240 / tmp; 192613038bcSCaesar Wang 193f91b969cSDerek Basehore tmp = (mr11_val >> 4) & 0x7; 194f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0)) 195f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 0; 196f91b969cSDerek Basehore else 197f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 240 / tmp; 198613038bcSCaesar Wang break; 199613038bcSCaesar Wang } 200613038bcSCaesar Wang } 201613038bcSCaesar Wang 202613038bcSCaesar Wang static void sdram_timing_cfg_init(struct timing_related_config *ptiming_config, 203613038bcSCaesar Wang struct rk3399_sdram_params *sdram_params, 204613038bcSCaesar Wang struct drv_odt_lp_config *drv_config) 205613038bcSCaesar Wang { 206613038bcSCaesar Wang uint32_t i, j; 207613038bcSCaesar Wang 208613038bcSCaesar Wang for (i = 0; i < sdram_params->num_channels; i++) { 209f91b969cSDerek Basehore ptiming_config->dram_info[i].speed_rate = DDR3_DEFAULT; 210613038bcSCaesar Wang ptiming_config->dram_info[i].cs_cnt = sdram_params->ch[i].rank; 211613038bcSCaesar Wang for (j = 0; j < sdram_params->ch[i].rank; j++) { 212613038bcSCaesar Wang ptiming_config->dram_info[i].per_die_capability[j] = 213613038bcSCaesar Wang get_cs_die_capability(sdram_params, i, j); 214613038bcSCaesar Wang } 215613038bcSCaesar Wang } 216613038bcSCaesar Wang ptiming_config->dram_type = sdram_params->dramtype; 217613038bcSCaesar Wang ptiming_config->ch_cnt = sdram_params->num_channels; 218613038bcSCaesar Wang switch (sdram_params->dramtype) { 219613038bcSCaesar Wang case DDR3: 220613038bcSCaesar Wang ptiming_config->bl = ddr3_default_config.bl; 221613038bcSCaesar Wang ptiming_config->ap = ddr3_default_config.ap; 222613038bcSCaesar Wang break; 223613038bcSCaesar Wang case LPDDR3: 224613038bcSCaesar Wang ptiming_config->bl = lpddr3_default_config.bl; 225613038bcSCaesar Wang ptiming_config->ap = lpddr3_default_config.ap; 226613038bcSCaesar Wang break; 227613038bcSCaesar Wang case LPDDR4: 228613038bcSCaesar Wang ptiming_config->bl = lpddr4_default_config.bl; 229613038bcSCaesar Wang ptiming_config->ap = lpddr4_default_config.ap; 230613038bcSCaesar Wang ptiming_config->rdbi = 0; 231613038bcSCaesar Wang ptiming_config->wdbi = 0; 232613038bcSCaesar Wang break; 233613038bcSCaesar Wang } 234613038bcSCaesar Wang ptiming_config->dramds = drv_config->dram_side_drv; 235613038bcSCaesar Wang ptiming_config->dramodt = drv_config->dram_side_dq_odt; 236613038bcSCaesar Wang ptiming_config->caodt = drv_config->dram_side_ca_odt; 237*4bd1d3faSDerek Basehore ptiming_config->odt = (mmio_read_32(PHY_REG(0, 5)) >> 16) & 0x1; 238613038bcSCaesar Wang } 239613038bcSCaesar Wang 240613038bcSCaesar Wang struct lat_adj_pair { 241613038bcSCaesar Wang uint32_t cl; 242613038bcSCaesar Wang uint32_t rdlat_adj; 243613038bcSCaesar Wang uint32_t cwl; 244613038bcSCaesar Wang uint32_t wrlat_adj; 245613038bcSCaesar Wang }; 246613038bcSCaesar Wang 247613038bcSCaesar Wang const struct lat_adj_pair ddr3_lat_adj[] = { 248613038bcSCaesar Wang {6, 5, 5, 4}, 249613038bcSCaesar Wang {8, 7, 6, 5}, 250613038bcSCaesar Wang {10, 9, 7, 6}, 251613038bcSCaesar Wang {11, 9, 8, 7}, 252613038bcSCaesar Wang {13, 0xb, 9, 8}, 253613038bcSCaesar Wang {14, 0xb, 0xa, 9} 254613038bcSCaesar Wang }; 255613038bcSCaesar Wang 256613038bcSCaesar Wang const struct lat_adj_pair lpddr3_lat_adj[] = { 257613038bcSCaesar Wang {3, 2, 1, 0}, 258613038bcSCaesar Wang {6, 5, 3, 2}, 259613038bcSCaesar Wang {8, 7, 4, 3}, 260613038bcSCaesar Wang {9, 8, 5, 4}, 261613038bcSCaesar Wang {10, 9, 6, 5}, 262613038bcSCaesar Wang {11, 9, 6, 5}, 263613038bcSCaesar Wang {12, 0xa, 6, 5}, 264613038bcSCaesar Wang {14, 0xc, 8, 7}, 265613038bcSCaesar Wang {16, 0xd, 8, 7} 266613038bcSCaesar Wang }; 267613038bcSCaesar Wang 268613038bcSCaesar Wang const struct lat_adj_pair lpddr4_lat_adj[] = { 269613038bcSCaesar Wang {6, 5, 4, 2}, 270613038bcSCaesar Wang {10, 9, 6, 4}, 271613038bcSCaesar Wang {14, 0xc, 8, 6}, 272613038bcSCaesar Wang {20, 0x11, 0xa, 8}, 273613038bcSCaesar Wang {24, 0x15, 0xc, 0xa}, 274613038bcSCaesar Wang {28, 0x18, 0xe, 0xc}, 275613038bcSCaesar Wang {32, 0x1b, 0x10, 0xe}, 276613038bcSCaesar Wang {36, 0x1e, 0x12, 0x10} 277613038bcSCaesar Wang }; 278613038bcSCaesar Wang 279613038bcSCaesar Wang static uint32_t get_rdlat_adj(uint32_t dram_type, uint32_t cl) 280613038bcSCaesar Wang { 281613038bcSCaesar Wang const struct lat_adj_pair *p; 282613038bcSCaesar Wang uint32_t cnt; 283613038bcSCaesar Wang uint32_t i; 284613038bcSCaesar Wang 285613038bcSCaesar Wang if (dram_type == DDR3) { 286613038bcSCaesar Wang p = ddr3_lat_adj; 287613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 288613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 289613038bcSCaesar Wang p = lpddr3_lat_adj; 290613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 291613038bcSCaesar Wang } else { 292613038bcSCaesar Wang p = lpddr4_lat_adj; 293613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 294613038bcSCaesar Wang } 295613038bcSCaesar Wang 296613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 297613038bcSCaesar Wang if (cl == p[i].cl) 298613038bcSCaesar Wang return p[i].rdlat_adj; 299613038bcSCaesar Wang } 300613038bcSCaesar Wang /* fail */ 301613038bcSCaesar Wang return 0xff; 302613038bcSCaesar Wang } 303613038bcSCaesar Wang 304613038bcSCaesar Wang static uint32_t get_wrlat_adj(uint32_t dram_type, uint32_t cwl) 305613038bcSCaesar Wang { 306613038bcSCaesar Wang const struct lat_adj_pair *p; 307613038bcSCaesar Wang uint32_t cnt; 308613038bcSCaesar Wang uint32_t i; 309613038bcSCaesar Wang 310613038bcSCaesar Wang if (dram_type == DDR3) { 311613038bcSCaesar Wang p = ddr3_lat_adj; 312613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj); 313613038bcSCaesar Wang } else if (dram_type == LPDDR3) { 314613038bcSCaesar Wang p = lpddr3_lat_adj; 315613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj); 316613038bcSCaesar Wang } else { 317613038bcSCaesar Wang p = lpddr4_lat_adj; 318613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj); 319613038bcSCaesar Wang } 320613038bcSCaesar Wang 321613038bcSCaesar Wang for (i = 0; i < cnt; i++) { 322613038bcSCaesar Wang if (cwl == p[i].cwl) 323613038bcSCaesar Wang return p[i].wrlat_adj; 324613038bcSCaesar Wang } 325613038bcSCaesar Wang /* fail */ 326613038bcSCaesar Wang return 0xff; 327613038bcSCaesar Wang } 328613038bcSCaesar Wang 329613038bcSCaesar Wang #define PI_REGS_DIMM_SUPPORT (0) 330613038bcSCaesar Wang #define PI_ADD_LATENCY (0) 331613038bcSCaesar Wang #define PI_DOUBLEFREEK (1) 332613038bcSCaesar Wang 333613038bcSCaesar Wang #define PI_PAD_DELAY_PS_VALUE (1000) 334613038bcSCaesar Wang #define PI_IE_ENABLE_VALUE (3000) 335613038bcSCaesar Wang #define PI_TSEL_ENABLE_VALUE (700) 336613038bcSCaesar Wang 337613038bcSCaesar Wang static uint32_t get_pi_rdlat_adj(struct dram_timing_t *pdram_timing) 338613038bcSCaesar Wang { 339613038bcSCaesar Wang /*[DLLSUBTYPE2] == "STD_DENALI_HS" */ 340613038bcSCaesar Wang uint32_t rdlat, delay_adder, ie_enable, hs_offset, tsel_adder, 341613038bcSCaesar Wang extra_adder, tsel_enable; 342613038bcSCaesar Wang 343613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 344613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 345613038bcSCaesar Wang 346613038bcSCaesar Wang rdlat = pdram_timing->cl + PI_ADD_LATENCY; 347613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 348613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 349613038bcSCaesar Wang delay_adder++; 350613038bcSCaesar Wang hs_offset = 0; 351613038bcSCaesar Wang tsel_adder = 0; 352613038bcSCaesar Wang extra_adder = 0; 353613038bcSCaesar Wang /* rdlat = rdlat - (PREAMBLE_SUPPORT & 0x1); */ 354613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 355613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 356613038bcSCaesar Wang tsel_adder++; 357613038bcSCaesar Wang delay_adder = delay_adder - 1; 358613038bcSCaesar Wang if (tsel_adder > delay_adder) 359613038bcSCaesar Wang extra_adder = tsel_adder - delay_adder; 360613038bcSCaesar Wang else 361613038bcSCaesar Wang extra_adder = 0; 362613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 363613038bcSCaesar Wang hs_offset = 2; 364613038bcSCaesar Wang else 365613038bcSCaesar Wang hs_offset = 1; 366613038bcSCaesar Wang 367613038bcSCaesar Wang if (delay_adder > (rdlat - 1 - hs_offset)) { 368613038bcSCaesar Wang rdlat = rdlat - tsel_adder; 369613038bcSCaesar Wang } else { 370613038bcSCaesar Wang if ((rdlat - delay_adder) < 2) 371613038bcSCaesar Wang rdlat = 2; 372613038bcSCaesar Wang else 373613038bcSCaesar Wang rdlat = rdlat - delay_adder - extra_adder; 374613038bcSCaesar Wang } 375613038bcSCaesar Wang 376613038bcSCaesar Wang return rdlat; 377613038bcSCaesar Wang } 378613038bcSCaesar Wang 379613038bcSCaesar Wang static uint32_t get_pi_wrlat(struct dram_timing_t *pdram_timing, 380613038bcSCaesar Wang struct timing_related_config *timing_config) 381613038bcSCaesar Wang { 382613038bcSCaesar Wang uint32_t tmp; 383613038bcSCaesar Wang 384613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 385613038bcSCaesar Wang tmp = pdram_timing->cl; 386613038bcSCaesar Wang if (tmp >= 14) 387613038bcSCaesar Wang tmp = 8; 388613038bcSCaesar Wang else if (tmp >= 10) 389613038bcSCaesar Wang tmp = 6; 390613038bcSCaesar Wang else if (tmp == 9) 391613038bcSCaesar Wang tmp = 5; 392613038bcSCaesar Wang else if (tmp == 8) 393613038bcSCaesar Wang tmp = 4; 394613038bcSCaesar Wang else if (tmp == 6) 395613038bcSCaesar Wang tmp = 3; 396613038bcSCaesar Wang else 397613038bcSCaesar Wang tmp = 1; 398613038bcSCaesar Wang } else { 399613038bcSCaesar Wang tmp = 1; 400613038bcSCaesar Wang } 401613038bcSCaesar Wang 402613038bcSCaesar Wang return tmp; 403613038bcSCaesar Wang } 404613038bcSCaesar Wang 405613038bcSCaesar Wang static uint32_t get_pi_wrlat_adj(struct dram_timing_t *pdram_timing, 406613038bcSCaesar Wang struct timing_related_config *timing_config) 407613038bcSCaesar Wang { 408613038bcSCaesar Wang return get_pi_wrlat(pdram_timing, timing_config) + PI_ADD_LATENCY - 1; 409613038bcSCaesar Wang } 410613038bcSCaesar Wang 411613038bcSCaesar Wang static uint32_t get_pi_tdfi_phy_rdlat(struct dram_timing_t *pdram_timing, 412613038bcSCaesar Wang struct timing_related_config *timing_config) 413613038bcSCaesar Wang { 414613038bcSCaesar Wang /* [DLLSUBTYPE2] == "STD_DENALI_HS" */ 415613038bcSCaesar Wang uint32_t cas_lat, delay_adder, ie_enable, hs_offset, ie_delay_adder; 416613038bcSCaesar Wang uint32_t mem_delay_ps, round_trip_ps; 417613038bcSCaesar Wang uint32_t phy_internal_delay, lpddr_adder, dfi_adder, rdlat_delay; 418613038bcSCaesar Wang 419613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 420613038bcSCaesar Wang 421613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 422613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 423613038bcSCaesar Wang delay_adder++; 424613038bcSCaesar Wang delay_adder = delay_adder - 1; 425613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 426613038bcSCaesar Wang hs_offset = 2; 427613038bcSCaesar Wang else 428613038bcSCaesar Wang hs_offset = 1; 429613038bcSCaesar Wang 430613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 431613038bcSCaesar Wang 432613038bcSCaesar Wang if (delay_adder > (cas_lat - 1 - hs_offset)) { 433613038bcSCaesar Wang ie_delay_adder = 0; 434613038bcSCaesar Wang } else { 435613038bcSCaesar Wang ie_delay_adder = ie_enable / (1000000 / pdram_timing->mhz); 436613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 437613038bcSCaesar Wang ie_delay_adder++; 438613038bcSCaesar Wang } 439613038bcSCaesar Wang 440613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 441613038bcSCaesar Wang mem_delay_ps = 0; 442613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 443613038bcSCaesar Wang mem_delay_ps = 3600; 444613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 445613038bcSCaesar Wang mem_delay_ps = 5500; 446613038bcSCaesar Wang } else { 447613038bcSCaesar Wang printf("get_pi_tdfi_phy_rdlat:dramtype unsupport\n"); 448613038bcSCaesar Wang return 0; 449613038bcSCaesar Wang } 450613038bcSCaesar Wang round_trip_ps = 1100 + 500 + mem_delay_ps + 500 + 600; 451613038bcSCaesar Wang delay_adder = round_trip_ps / (1000000 / pdram_timing->mhz); 452613038bcSCaesar Wang if ((round_trip_ps % (1000000 / pdram_timing->mhz)) != 0) 453613038bcSCaesar Wang delay_adder++; 454613038bcSCaesar Wang 455613038bcSCaesar Wang phy_internal_delay = 5 + 2 + 4; 456613038bcSCaesar Wang lpddr_adder = mem_delay_ps / (1000000 / pdram_timing->mhz); 457613038bcSCaesar Wang if ((mem_delay_ps % (1000000 / pdram_timing->mhz)) != 0) 458613038bcSCaesar Wang lpddr_adder++; 459613038bcSCaesar Wang dfi_adder = 0; 460613038bcSCaesar Wang phy_internal_delay = phy_internal_delay + 2; 461613038bcSCaesar Wang rdlat_delay = delay_adder + phy_internal_delay + 462613038bcSCaesar Wang ie_delay_adder + lpddr_adder + dfi_adder; 463613038bcSCaesar Wang 464613038bcSCaesar Wang rdlat_delay = rdlat_delay + 2; 465613038bcSCaesar Wang return rdlat_delay; 466613038bcSCaesar Wang } 467613038bcSCaesar Wang 468613038bcSCaesar Wang static uint32_t get_pi_todtoff_min(struct dram_timing_t *pdram_timing, 469613038bcSCaesar Wang struct timing_related_config *timing_config) 470613038bcSCaesar Wang { 471613038bcSCaesar Wang uint32_t tmp, todtoff_min_ps; 472613038bcSCaesar Wang 473613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) 474613038bcSCaesar Wang todtoff_min_ps = 2500; 475613038bcSCaesar Wang else if (timing_config->dram_type == LPDDR4) 476613038bcSCaesar Wang todtoff_min_ps = 1500; 477613038bcSCaesar Wang else 478613038bcSCaesar Wang todtoff_min_ps = 0; 479613038bcSCaesar Wang /* todtoff_min */ 480613038bcSCaesar Wang tmp = todtoff_min_ps / (1000000 / pdram_timing->mhz); 481613038bcSCaesar Wang if ((todtoff_min_ps % (1000000 / pdram_timing->mhz)) != 0) 482613038bcSCaesar Wang tmp++; 483613038bcSCaesar Wang return tmp; 484613038bcSCaesar Wang } 485613038bcSCaesar Wang 486613038bcSCaesar Wang static uint32_t get_pi_todtoff_max(struct dram_timing_t *pdram_timing, 487613038bcSCaesar Wang struct timing_related_config *timing_config) 488613038bcSCaesar Wang { 489613038bcSCaesar Wang uint32_t tmp, todtoff_max_ps; 490613038bcSCaesar Wang 491613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR4) 492613038bcSCaesar Wang || (timing_config->dram_type == LPDDR3)) 493613038bcSCaesar Wang todtoff_max_ps = 3500; 494613038bcSCaesar Wang else 495613038bcSCaesar Wang todtoff_max_ps = 0; 496613038bcSCaesar Wang 497613038bcSCaesar Wang /* todtoff_max */ 498613038bcSCaesar Wang tmp = todtoff_max_ps / (1000000 / pdram_timing->mhz); 499613038bcSCaesar Wang if ((todtoff_max_ps % (1000000 / pdram_timing->mhz)) != 0) 500613038bcSCaesar Wang tmp++; 501613038bcSCaesar Wang return tmp; 502613038bcSCaesar Wang } 503613038bcSCaesar Wang 504613038bcSCaesar Wang static void gen_rk3399_ctl_params_f0(struct timing_related_config 505613038bcSCaesar Wang *timing_config, 506613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 507613038bcSCaesar Wang { 508613038bcSCaesar Wang uint32_t i; 509613038bcSCaesar Wang uint32_t tmp, tmp1; 510613038bcSCaesar Wang 511613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 512613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 513613038bcSCaesar Wang tmp = ((700000 + 10) * timing_config->freq + 514613038bcSCaesar Wang 999) / 1000; 515613038bcSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 516613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 517f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), tmp); 518613038bcSCaesar Wang 519f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff, 520f9ba21beSCaesar Wang pdram_timing->tdllk); 521613038bcSCaesar Wang 522f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 523613038bcSCaesar Wang (pdram_timing->tmod << 8) | 524613038bcSCaesar Wang pdram_timing->tmrd); 525613038bcSCaesar Wang 526f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 527613038bcSCaesar Wang (pdram_timing->txsr - 528613038bcSCaesar Wang pdram_timing->trcd) << 16); 529613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 530f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1 + 531613038bcSCaesar Wang pdram_timing->tinit3); 532f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 533f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 534f9ba21beSCaesar Wang pdram_timing->tmrd); 535f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 536f9ba21beSCaesar Wang pdram_timing->txsr << 16); 537f9ba21beSCaesar Wang } else { 538f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1); 539f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 7), pdram_timing->tinit4); 540f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32), 541f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) | 542f9ba21beSCaesar Wang pdram_timing->tmrd); 543f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 59), 0xffff << 16, 544f9ba21beSCaesar Wang pdram_timing->txsr << 16); 545f9ba21beSCaesar Wang } 546f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 6), pdram_timing->tinit3); 547f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 8), pdram_timing->tinit5); 548f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x7f << 16), 549613038bcSCaesar Wang ((pdram_timing->cl * 2) << 16)); 550f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x1f << 24), 551613038bcSCaesar Wang (pdram_timing->cwl << 24)); 552f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f, pdram_timing->al); 553f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 26), 0xffff << 16, 554613038bcSCaesar Wang (pdram_timing->trc << 24) | 555613038bcSCaesar Wang (pdram_timing->trrd << 16)); 556f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 27), 557613038bcSCaesar Wang (pdram_timing->tfaw << 24) | 558613038bcSCaesar Wang (pdram_timing->trppb << 16) | 559f9ba21beSCaesar Wang (pdram_timing->twtr << 8) | 560f9ba21beSCaesar Wang pdram_timing->tras_min); 561613038bcSCaesar Wang 562f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 31), 0xff << 24, 563613038bcSCaesar Wang max(4, pdram_timing->trtp) << 24); 564f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 33), (pdram_timing->tcke << 24) | 565f9ba21beSCaesar Wang pdram_timing->tras_max); 566f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xff, 567613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 568f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), 569613038bcSCaesar Wang (0x3f << 16) | (0xff << 8), 570613038bcSCaesar Wang (pdram_timing->twr << 16) | 571613038bcSCaesar Wang (pdram_timing->trcd << 8)); 572f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 16, 573613038bcSCaesar Wang pdram_timing->tmrz << 16); 574613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 575613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 576f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff, tmp); 577f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff, pdram_timing->trp); 578f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 48), 579613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 580613038bcSCaesar Wang pdram_timing->trfc); 581f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff, pdram_timing->txp); 582f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 53), 0xffff << 16, 583613038bcSCaesar Wang pdram_timing->txpdll << 16); 584f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xf << 24, 585613038bcSCaesar Wang pdram_timing->tcscke << 24); 586f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff, pdram_timing->tmrri); 587f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 56), 588613038bcSCaesar Wang (pdram_timing->tzqcke << 24) | 589613038bcSCaesar Wang (pdram_timing->tmrwckel << 16) | 590f9ba21beSCaesar Wang (pdram_timing->tckehcs << 8) | 591f9ba21beSCaesar Wang pdram_timing->tckelcs); 592f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff, pdram_timing->txsnr); 593f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 62), 0xffff << 16, 594613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 595613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 596f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 63), 597613038bcSCaesar Wang (pdram_timing->tckelpd << 24) | 598613038bcSCaesar Wang (pdram_timing->tescke << 16) | 599f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 600f9ba21beSCaesar Wang pdram_timing->tckckel); 601f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xfff, 602613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 603613038bcSCaesar Wang pdram_timing->tcsckeh); 604f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), 0xffff << 8, 605613038bcSCaesar Wang (pdram_timing->tcksrx << 16) | 606613038bcSCaesar Wang (pdram_timing->tcksre << 8)); 607f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), 0x1 << 24, 608613038bcSCaesar Wang (timing_config->dllbp << 24)); 609f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 122), 0x3ff << 16, 610613038bcSCaesar Wang (pdram_timing->tvrcg_enable << 16)); 611f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 123), (pdram_timing->tfc_long << 16) | 612613038bcSCaesar Wang pdram_timing->tvrcg_disable); 613f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 124), 614613038bcSCaesar Wang (pdram_timing->tvref_long << 16) | 615613038bcSCaesar Wang (pdram_timing->tckfspx << 8) | 616613038bcSCaesar Wang pdram_timing->tckfspe); 617f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 133), (pdram_timing->mr[1] << 16) | 618f9ba21beSCaesar Wang pdram_timing->mr[0]); 619f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff, 620613038bcSCaesar Wang pdram_timing->mr[2]); 621f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff, 622613038bcSCaesar Wang pdram_timing->mr[3]); 623f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 139), 0xff << 24, 624613038bcSCaesar Wang pdram_timing->mr11 << 24); 625f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 147), 626f9ba21beSCaesar Wang (pdram_timing->mr[1] << 16) | 627f9ba21beSCaesar Wang pdram_timing->mr[0]); 628f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff, 629613038bcSCaesar Wang pdram_timing->mr[2]); 630f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff, 631613038bcSCaesar Wang pdram_timing->mr[3]); 632f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 153), 0xff << 24, 633613038bcSCaesar Wang pdram_timing->mr11 << 24); 634613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 635f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xffff << 16, 636f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 637f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 142), 0xffff << 16, 638f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 639f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 145), 0xffff << 16, 640f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 641f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xffff << 16, 642f9ba21beSCaesar Wang pdram_timing->mr12 << 16); 643f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 156), 0xffff << 16, 644f9ba21beSCaesar Wang pdram_timing->mr14 << 16); 645f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 159), 0xffff << 16, 646f9ba21beSCaesar Wang pdram_timing->mr22 << 16); 647613038bcSCaesar Wang } 648f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 179), 0xfff << 8, 649613038bcSCaesar Wang pdram_timing->tzqinit << 8); 650f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 180), (pdram_timing->tzqcs << 16) | 651613038bcSCaesar Wang (pdram_timing->tzqinit / 2)); 652f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 181), (pdram_timing->tzqlat << 16) | 653f9ba21beSCaesar Wang pdram_timing->tzqcal); 654f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 8, 655613038bcSCaesar Wang pdram_timing->todton << 8); 656613038bcSCaesar Wang 657613038bcSCaesar Wang if (timing_config->odt) { 658f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), 1 << 16); 659613038bcSCaesar Wang if (timing_config->freq < 400) 660613038bcSCaesar Wang tmp = 4 << 24; 661613038bcSCaesar Wang else 662613038bcSCaesar Wang tmp = 8 << 24; 663613038bcSCaesar Wang } else { 664f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), 1 << 16); 665613038bcSCaesar Wang tmp = 2 << 24; 666613038bcSCaesar Wang } 667613038bcSCaesar Wang 668f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 216), 0x1f << 24, tmp); 669f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), (0x3 << 16) | (0xf << 8), 670613038bcSCaesar Wang (pdram_timing->tdqsck << 16) | 671613038bcSCaesar Wang (pdram_timing->tdqsck_max << 8)); 672613038bcSCaesar Wang tmp = 673613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, pdram_timing->cwl) 674613038bcSCaesar Wang << 8) | get_rdlat_adj(timing_config->dram_type, 675613038bcSCaesar Wang pdram_timing->cl); 676f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff, tmp); 677f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 82), 0xffff << 16, 678613038bcSCaesar Wang (4 * pdram_timing->trefi) << 16); 679613038bcSCaesar Wang 680f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 83), 0xffff, 681613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 682613038bcSCaesar Wang 683613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 684613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 685613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 686613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 687613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 688613038bcSCaesar Wang } else { 689613038bcSCaesar Wang tmp = 0; 690613038bcSCaesar Wang } 691f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 16, 692613038bcSCaesar Wang (tmp & 0x3f) << 16); 693613038bcSCaesar Wang 694613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 695613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 696613038bcSCaesar Wang /* min_rl_preamble = cl+TDQSCK_MIN -1 */ 697613038bcSCaesar Wang tmp = pdram_timing->cl + 698613038bcSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1; 699613038bcSCaesar Wang /* todtoff_max */ 700613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 701613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 702613038bcSCaesar Wang } else { 703613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 704613038bcSCaesar Wang } 705f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 8, 706613038bcSCaesar Wang (tmp & 0x3f) << 8); 707613038bcSCaesar Wang 708f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 16, 709f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 710f9ba21beSCaesar Wang timing_config) & 711f9ba21beSCaesar Wang 0xff) << 16); 712613038bcSCaesar Wang 713f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 277), 0xffff, 714613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 715613038bcSCaesar Wang 716f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 282), 0xffff, 717613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 718613038bcSCaesar Wang 719f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 283), 20 * pdram_timing->trefi); 720613038bcSCaesar Wang 721613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 722613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 723613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 724613038bcSCaesar Wang tmp1++; 725613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 726f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff << 16, tmp << 16); 727613038bcSCaesar Wang 728613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CC_F0:RW:0:10 */ 729613038bcSCaesar Wang tmp = tmp + 18; 730f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff, tmp); 731613038bcSCaesar Wang 732613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F0:RW:8:8 */ 733613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 734613038bcSCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 735613038bcSCaesar Wang if (tmp1 == 0) 736613038bcSCaesar Wang tmp = 0; 737f9ba21beSCaesar Wang else if (tmp1 < 5) 738613038bcSCaesar Wang tmp = tmp1 - 1; 739f9ba21beSCaesar Wang else 740613038bcSCaesar Wang tmp = tmp1 - 5; 741613038bcSCaesar Wang } else { 742613038bcSCaesar Wang tmp = tmp1 - 2; 743613038bcSCaesar Wang } 744f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 8, tmp << 8); 745613038bcSCaesar Wang 746613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F0:RW:0:8 */ 747613038bcSCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 748613038bcSCaesar Wang (pdram_timing->cl >= 5)) 749613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 750613038bcSCaesar Wang else 751613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 752f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff, tmp); 753613038bcSCaesar Wang } 754613038bcSCaesar Wang } 755613038bcSCaesar Wang 756613038bcSCaesar Wang static void gen_rk3399_ctl_params_f1(struct timing_related_config 757613038bcSCaesar Wang *timing_config, 758613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 759613038bcSCaesar Wang { 760613038bcSCaesar Wang uint32_t i; 761613038bcSCaesar Wang uint32_t tmp, tmp1; 762613038bcSCaesar Wang 763613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 764613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 765613038bcSCaesar Wang tmp = 766f9ba21beSCaesar Wang ((700000 + 10) * timing_config->freq + 999) / 1000; 767f9ba21beSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) + 768613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit; 769f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), tmp); 770f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff << 16, 771f9ba21beSCaesar Wang pdram_timing->tdllk << 16); 772f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 773613038bcSCaesar Wang (pdram_timing->tmod << 24) | 774613038bcSCaesar Wang (pdram_timing->tmrd << 16) | 775613038bcSCaesar Wang (pdram_timing->trtp << 8)); 776f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 777613038bcSCaesar Wang (pdram_timing->txsr - 778613038bcSCaesar Wang pdram_timing->trcd) << 16); 779613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 780f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1 + 781613038bcSCaesar Wang pdram_timing->tinit3); 782f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 783f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 784f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 785f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 786f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 787f9ba21beSCaesar Wang pdram_timing->txsr << 16); 788f9ba21beSCaesar Wang } else { 789f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1); 790f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 11), pdram_timing->tinit4); 791f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00, 792f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) | 793f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) | 794f9ba21beSCaesar Wang (pdram_timing->trtp << 8)); 795f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff << 16, 796f9ba21beSCaesar Wang pdram_timing->txsr << 16); 797f9ba21beSCaesar Wang } 798f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 10), pdram_timing->tinit3); 799f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 12), pdram_timing->tinit5); 800f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x7f << 8), 801613038bcSCaesar Wang ((pdram_timing->cl * 2) << 8)); 802f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x1f << 16), 803613038bcSCaesar Wang (pdram_timing->cwl << 16)); 804f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f << 24, 805613038bcSCaesar Wang pdram_timing->al << 24); 806f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 28), 0xffffff00, 807613038bcSCaesar Wang (pdram_timing->tras_min << 24) | 808613038bcSCaesar Wang (pdram_timing->trc << 16) | 809613038bcSCaesar Wang (pdram_timing->trrd << 8)); 810f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 29), 0xffffff, 811613038bcSCaesar Wang (pdram_timing->tfaw << 16) | 812f9ba21beSCaesar Wang (pdram_timing->trppb << 8) | 813f9ba21beSCaesar Wang pdram_timing->twtr); 814f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 35), (pdram_timing->tcke << 24) | 815f9ba21beSCaesar Wang pdram_timing->tras_max); 816f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 36), 0xff, 817613038bcSCaesar Wang max(1, pdram_timing->tckesr)); 818f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39), (0xff << 24), 819f9ba21beSCaesar Wang (pdram_timing->trcd << 24)); 820f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 40), 0x3f, pdram_timing->twr); 821f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 24, 822613038bcSCaesar Wang pdram_timing->tmrz << 24); 823613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal : 824613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp); 825f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff << 8, tmp << 8); 826f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff << 8, 827613038bcSCaesar Wang pdram_timing->trp << 8); 828f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 49), 829613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) | 830613038bcSCaesar Wang pdram_timing->trfc); 831f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff << 16, 832613038bcSCaesar Wang pdram_timing->txp << 16); 833f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 54), 0xffff, 834613038bcSCaesar Wang pdram_timing->txpdll); 835f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff << 8, 836613038bcSCaesar Wang pdram_timing->tmrri << 8); 837f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 57), (pdram_timing->tmrwckel << 24) | 838613038bcSCaesar Wang (pdram_timing->tckehcs << 16) | 839f9ba21beSCaesar Wang (pdram_timing->tckelcs << 8) | 840f9ba21beSCaesar Wang pdram_timing->tcscke); 841f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 58), 0xf, pdram_timing->tzqcke); 842f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 61), 0xffff, pdram_timing->txsnr); 843f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xffff << 16, 844613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) | 845613038bcSCaesar Wang (pdram_timing->tckelcmd << 16)); 846f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 65), (pdram_timing->tckelpd << 24) | 847613038bcSCaesar Wang (pdram_timing->tescke << 16) | 848f9ba21beSCaesar Wang (pdram_timing->tsr << 8) | 849f9ba21beSCaesar Wang pdram_timing->tckckel); 850f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 66), 0xfff, 851613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) | 852613038bcSCaesar Wang pdram_timing->tcsckeh); 853f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), (0xff << 24), 854613038bcSCaesar Wang (pdram_timing->tcksre << 24)); 855f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff, 856613038bcSCaesar Wang pdram_timing->tcksrx); 857f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), (0x1 << 25), 858613038bcSCaesar Wang (timing_config->dllbp << 25)); 859f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 125), 860613038bcSCaesar Wang (pdram_timing->tvrcg_disable << 16) | 861613038bcSCaesar Wang pdram_timing->tvrcg_enable); 862f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 126), (pdram_timing->tckfspx << 24) | 863613038bcSCaesar Wang (pdram_timing->tckfspe << 16) | 864613038bcSCaesar Wang pdram_timing->tfc_long); 865f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 127), 0xffff, 866613038bcSCaesar Wang pdram_timing->tvref_long); 867f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff << 16, 868f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 869f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 135), (pdram_timing->mr[2] << 16) | 870f9ba21beSCaesar Wang pdram_timing->mr[1]); 871f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff << 16, 872f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 873f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xff, pdram_timing->mr11); 874f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff << 16, 875f9ba21beSCaesar Wang pdram_timing->mr[0] << 16); 876f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 149), (pdram_timing->mr[2] << 16) | 877f9ba21beSCaesar Wang pdram_timing->mr[1]); 878f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff << 16, 879f9ba21beSCaesar Wang pdram_timing->mr[3] << 16); 880f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xff, pdram_timing->mr11); 881613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) { 882f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 141), 0xffff, 883f9ba21beSCaesar Wang pdram_timing->mr12); 884f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 143), 0xffff, 885f9ba21beSCaesar Wang pdram_timing->mr14); 886f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 146), 0xffff, 887f9ba21beSCaesar Wang pdram_timing->mr22); 888f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 155), 0xffff, 889f9ba21beSCaesar Wang pdram_timing->mr12); 890f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 157), 0xffff, 891f9ba21beSCaesar Wang pdram_timing->mr14); 892f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 160), 0xffff, 893f9ba21beSCaesar Wang pdram_timing->mr22); 894613038bcSCaesar Wang } 895f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 182), 896613038bcSCaesar Wang ((pdram_timing->tzqinit / 2) << 16) | 897613038bcSCaesar Wang pdram_timing->tzqinit); 898f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 183), (pdram_timing->tzqcal << 16) | 899f9ba21beSCaesar Wang pdram_timing->tzqcs); 900f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 184), 0x3f, pdram_timing->tzqlat); 901f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 188), 0xfff, 902613038bcSCaesar Wang pdram_timing->tzqreset); 903f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 16, 904613038bcSCaesar Wang pdram_timing->todton << 16); 905613038bcSCaesar Wang 906613038bcSCaesar Wang if (timing_config->odt) { 907f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), (1 << 24)); 908613038bcSCaesar Wang if (timing_config->freq < 400) 909613038bcSCaesar Wang tmp = 4 << 24; 910613038bcSCaesar Wang else 911613038bcSCaesar Wang tmp = 8 << 24; 912613038bcSCaesar Wang } else { 913f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), (1 << 24)); 914613038bcSCaesar Wang tmp = 2 << 24; 915613038bcSCaesar Wang } 916f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 217), 0x1f << 24, tmp); 917f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), 0xf << 24, 918613038bcSCaesar Wang (pdram_timing->tdqsck_max << 24)); 919f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 222), 0x3, pdram_timing->tdqsck); 920f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 291), 0xffff, 921613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, 922613038bcSCaesar Wang pdram_timing->cwl) << 8) | 923613038bcSCaesar Wang get_rdlat_adj(timing_config->dram_type, 924613038bcSCaesar Wang pdram_timing->cl)); 925613038bcSCaesar Wang 926f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff, 927613038bcSCaesar Wang (4 * pdram_timing->trefi) & 0xffff); 928613038bcSCaesar Wang 929f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff << 16, 930613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 931613038bcSCaesar Wang 932613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 933613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 934613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 935613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 936613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 937613038bcSCaesar Wang } else { 938613038bcSCaesar Wang tmp = 0; 939613038bcSCaesar Wang } 940f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 24, 941613038bcSCaesar Wang (tmp & 0x3f) << 24); 942613038bcSCaesar Wang 943613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 944613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 945613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 946613038bcSCaesar Wang tmp = pdram_timing->cl + 947f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 948f9ba21beSCaesar Wang tmp--; 949613038bcSCaesar Wang /* todtoff_max */ 950613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config); 951613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0; 952613038bcSCaesar Wang } else { 953613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 954613038bcSCaesar Wang } 955f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 16, 956613038bcSCaesar Wang (tmp & 0x3f) << 16); 957613038bcSCaesar Wang 958f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 24, 959f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing, 960f9ba21beSCaesar Wang timing_config) & 961f9ba21beSCaesar Wang 0xff) << 24); 962613038bcSCaesar Wang 963f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff << 16, 964613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16); 965613038bcSCaesar Wang 966f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 289), 0xffff, 967613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff); 968613038bcSCaesar Wang 969f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 290), 20 * pdram_timing->trefi); 970613038bcSCaesar Wang 971613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 972613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 973613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 974613038bcSCaesar Wang tmp1++; 975613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 976f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff << 16, tmp << 16); 977613038bcSCaesar Wang 978613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CC_F1:RW:0:10 */ 979613038bcSCaesar Wang tmp = tmp + 18; 980f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff, tmp); 981613038bcSCaesar Wang 982613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F1:RW:24:8 */ 983613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config); 984613038bcSCaesar Wang if (timing_config->freq <= ENPER_CS_TRAINING_FREQ) { 985613038bcSCaesar Wang if (tmp1 == 0) 986613038bcSCaesar Wang tmp = 0; 987f9ba21beSCaesar Wang else if (tmp1 < 5) 988613038bcSCaesar Wang tmp = tmp1 - 1; 989f9ba21beSCaesar Wang else 990613038bcSCaesar Wang tmp = tmp1 - 5; 991613038bcSCaesar Wang } else { 992613038bcSCaesar Wang tmp = tmp1 - 2; 993613038bcSCaesar Wang } 994613038bcSCaesar Wang 995f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 24, tmp << 24); 996613038bcSCaesar Wang 997613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F1:RW:16:8 */ 998613038bcSCaesar Wang if ((timing_config->freq <= ENPER_CS_TRAINING_FREQ) && 999613038bcSCaesar Wang (pdram_timing->cl >= 5)) 1000613038bcSCaesar Wang tmp = pdram_timing->cl - 5; 1001613038bcSCaesar Wang else 1002613038bcSCaesar Wang tmp = pdram_timing->cl - 2; 1003f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 16, tmp << 16); 1004613038bcSCaesar Wang } 1005613038bcSCaesar Wang } 1006613038bcSCaesar Wang 10079a6376c8SDerek Basehore static void gen_rk3399_enable_training(uint32_t ch_cnt, uint32_t nmhz) 10089a6376c8SDerek Basehore { 10099a6376c8SDerek Basehore uint32_t i, tmp; 10109a6376c8SDerek Basehore 10119a6376c8SDerek Basehore if (nmhz <= PHY_DLL_BYPASS_FREQ) 10129a6376c8SDerek Basehore tmp = 0; 10139a6376c8SDerek Basehore else 10149a6376c8SDerek Basehore tmp = 1; 10159a6376c8SDerek Basehore 10169a6376c8SDerek Basehore for (i = 0; i < ch_cnt; i++) { 10179a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 305), 1 << 16, tmp << 16); 10189a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 71), 1, tmp); 10199a6376c8SDerek Basehore } 10209a6376c8SDerek Basehore } 10219a6376c8SDerek Basehore 1022613038bcSCaesar Wang static void gen_rk3399_ctl_params(struct timing_related_config *timing_config, 1023613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1024613038bcSCaesar Wang uint32_t fn) 1025613038bcSCaesar Wang { 1026613038bcSCaesar Wang if (fn == 0) 1027613038bcSCaesar Wang gen_rk3399_ctl_params_f0(timing_config, pdram_timing); 1028613038bcSCaesar Wang else 1029613038bcSCaesar Wang gen_rk3399_ctl_params_f1(timing_config, pdram_timing); 1030613038bcSCaesar Wang } 1031613038bcSCaesar Wang 1032613038bcSCaesar Wang static void gen_rk3399_pi_params_f0(struct timing_related_config *timing_config, 1033613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1034613038bcSCaesar Wang { 1035613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1036613038bcSCaesar Wang uint32_t i; 1037613038bcSCaesar Wang 1038613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1039613038bcSCaesar Wang /* PI_02 PI_TDFI_PHYMSTR_MAX_F0:RW:0:32 */ 1040613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1041f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 2), tmp); 1042613038bcSCaesar Wang /* PI_03 PI_TDFI_PHYMSTR_RESP_F0:RW:0:16 */ 1043613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1044f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 3), 0xffff, tmp); 1045613038bcSCaesar Wang /* PI_07 PI_TDFI_PHYUPD_RESP_F0:RW:16:16 */ 1046f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 7), 0xffff << 16, tmp << 16); 1047613038bcSCaesar Wang 1048613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F0:RW:0:8 */ 1049613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1050613038bcSCaesar Wang tmp = 2; 1051613038bcSCaesar Wang else 1052613038bcSCaesar Wang tmp = 0; 1053613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1054613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1055613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1056f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff, tmp); 1057613038bcSCaesar Wang /* PI_43 PI_WRLAT_F0:RW:0:5 */ 1058613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1059613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1060f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f, tmp); 1061613038bcSCaesar Wang } 1062613038bcSCaesar Wang /* PI_43 PI_ADDITIVE_LAT_F0:RW:8:6 */ 1063f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x3f << 8, 1064613038bcSCaesar Wang PI_ADD_LATENCY << 8); 1065613038bcSCaesar Wang 1066613038bcSCaesar Wang /* PI_43 PI_CASLAT_LIN_F0:RW:16:7 */ 1067f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x7f << 16, 1068f9ba21beSCaesar Wang (pdram_timing->cl * 2) << 16); 1069613038bcSCaesar Wang /* PI_46 PI_TREF_F0:RW:16:16 */ 1070f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0xffff << 16, 1071613038bcSCaesar Wang pdram_timing->trefi << 16); 1072613038bcSCaesar Wang /* PI_46 PI_TRFC_F0:RW:0:10 */ 1073f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0x3ff, pdram_timing->trfc); 1074613038bcSCaesar Wang /* PI_66 PI_TODTL_2CMD_F0:RW:24:8 */ 1075613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1076613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1077f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 66), 0xff << 24, 1078f9ba21beSCaesar Wang tmp << 24); 1079613038bcSCaesar Wang } 1080613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F0:RW:16:6 */ 1081613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1082613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1083613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1084613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1085613038bcSCaesar Wang if (tmp1 > tmp2) 1086613038bcSCaesar Wang tmp = tmp1 - tmp2; 1087613038bcSCaesar Wang else 1088613038bcSCaesar Wang tmp = 0; 1089613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1090613038bcSCaesar Wang tmp = 0; 1091613038bcSCaesar Wang } 1092f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 16, tmp << 16); 1093613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F0:RW:8:6 */ 1094613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1095613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1096613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1097f9ba21beSCaesar Wang tmp1 = pdram_timing->cl; 1098f9ba21beSCaesar Wang tmp1 += get_pi_todtoff_min(pdram_timing, timing_config); 1099f9ba21beSCaesar Wang tmp1--; 1100613038bcSCaesar Wang /* todtoff_max */ 1101613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1102613038bcSCaesar Wang if (tmp1 > tmp2) 1103613038bcSCaesar Wang tmp = tmp1 - tmp2; 1104613038bcSCaesar Wang else 1105613038bcSCaesar Wang tmp = 0; 1106613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1107613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1108613038bcSCaesar Wang } 1109f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 8, tmp << 8); 1110613038bcSCaesar Wang /* PI_89 PI_RDLAT_ADJ_F0:RW:16:8 */ 1111613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1112f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 16, tmp << 16); 1113613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F0:RW:16:8 */ 1114613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1115f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 16, tmp << 16); 1116613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F0:RW:16:8 */ 1117613038bcSCaesar Wang tmp1 = tmp; 1118613038bcSCaesar Wang if (tmp1 == 0) 1119613038bcSCaesar Wang tmp = 0; 1120f9ba21beSCaesar Wang else if (tmp1 < 5) 1121613038bcSCaesar Wang tmp = tmp1 - 1; 1122f9ba21beSCaesar Wang else 1123613038bcSCaesar Wang tmp = tmp1 - 5; 1124f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 16, tmp << 16); 1125613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CAPTURE_F0:RW:16:10 */ 1126613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1127613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1128613038bcSCaesar Wang tmp1++; 1129613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1130f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff << 16, tmp << 16); 1131613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CC_F0:RW:0:10 */ 1132f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff, tmp + 18); 1133613038bcSCaesar Wang /* PI_102 PI_TMRZ_F0:RW:8:5 */ 1134f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 102), 0x1f << 8, 1135613038bcSCaesar Wang pdram_timing->tmrz << 8); 1136613038bcSCaesar Wang /* PI_111 PI_TDFI_CALVL_STROBE_F0:RW:8:4 */ 1137613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1138613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1139613038bcSCaesar Wang tmp1++; 1140613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1141613038bcSCaesar Wang tmp = tmp1 + 5; 1142f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 8, tmp << 8); 1143613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F0:RW:16:6 */ 1144613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1145613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1146613038bcSCaesar Wang tmp++; 1147613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1148613038bcSCaesar Wang tmp = tmp + 1; 1149613038bcSCaesar Wang else 1150613038bcSCaesar Wang tmp = tmp + 8; 1151f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 16, tmp << 16); 1152613038bcSCaesar Wang /* PI_125 PI_MR1_DATA_F0_0:RW+:8:16 */ 1153f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 125), 0xffff << 8, 1154613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1155613038bcSCaesar Wang /* PI_133 PI_MR1_DATA_F0_1:RW+:0:16 */ 1156f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff, pdram_timing->mr[1]); 1157613038bcSCaesar Wang /* PI_140 PI_MR1_DATA_F0_2:RW+:16:16 */ 1158f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 140), 0xffff << 16, 1159613038bcSCaesar Wang pdram_timing->mr[1] << 16); 1160613038bcSCaesar Wang /* PI_148 PI_MR1_DATA_F0_3:RW+:0:16 */ 1161f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff, pdram_timing->mr[1]); 1162613038bcSCaesar Wang /* PI_126 PI_MR2_DATA_F0_0:RW+:0:16 */ 1163f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 126), 0xffff, pdram_timing->mr[2]); 1164613038bcSCaesar Wang /* PI_133 PI_MR2_DATA_F0_1:RW+:16:16 */ 1165f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff << 16, 1166613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1167613038bcSCaesar Wang /* PI_141 PI_MR2_DATA_F0_2:RW+:0:16 */ 1168f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 141), 0xffff, pdram_timing->mr[2]); 1169613038bcSCaesar Wang /* PI_148 PI_MR2_DATA_F0_3:RW+:16:16 */ 1170f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff << 16, 1171613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1172613038bcSCaesar Wang /* PI_156 PI_TFC_F0:RW:0:10 */ 1173f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff, pdram_timing->trfc); 1174613038bcSCaesar Wang /* PI_158 PI_TWR_F0:RW:24:6 */ 1175f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 24, 1176613038bcSCaesar Wang pdram_timing->twr << 24); 1177613038bcSCaesar Wang /* PI_158 PI_TWTR_F0:RW:16:6 */ 1178f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 16, 1179613038bcSCaesar Wang pdram_timing->twtr << 16); 1180613038bcSCaesar Wang /* PI_158 PI_TRCD_F0:RW:8:8 */ 1181f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff << 8, 1182613038bcSCaesar Wang pdram_timing->trcd << 8); 1183613038bcSCaesar Wang /* PI_158 PI_TRP_F0:RW:0:8 */ 1184f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff, pdram_timing->trp); 1185613038bcSCaesar Wang /* PI_157 PI_TRTP_F0:RW:24:8 */ 1186f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 157), 0xff << 24, 1187613038bcSCaesar Wang pdram_timing->trtp << 24); 1188613038bcSCaesar Wang /* PI_159 PI_TRAS_MIN_F0:RW:24:8 */ 1189f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0xff << 24, 1190613038bcSCaesar Wang pdram_timing->tras_min << 24); 1191613038bcSCaesar Wang /* PI_159 PI_TRAS_MAX_F0:RW:0:17 */ 1192613038bcSCaesar Wang tmp = pdram_timing->tras_max * 99 / 100; 1193f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0x1ffff, tmp); 1194613038bcSCaesar Wang /* PI_160 PI_TMRD_F0:RW:16:6 */ 1195f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0x3f << 16, 1196613038bcSCaesar Wang pdram_timing->tmrd << 16); 1197613038bcSCaesar Wang /*PI_160 PI_TDQSCK_MAX_F0:RW:0:4 */ 1198f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0xf, 1199613038bcSCaesar Wang pdram_timing->tdqsck_max); 1200613038bcSCaesar Wang /* PI_187 PI_TDFI_CTRLUPD_MAX_F0:RW:8:16 */ 1201f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 187), 0xffff << 8, 1202f9ba21beSCaesar Wang (2 * pdram_timing->trefi) << 8); 1203613038bcSCaesar Wang /* PI_188 PI_TDFI_CTRLUPD_INTERVAL_F0:RW:0:32 */ 1204f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 188), 0xffffffff, 1205f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1206613038bcSCaesar Wang } 1207613038bcSCaesar Wang } 1208613038bcSCaesar Wang 1209613038bcSCaesar Wang static void gen_rk3399_pi_params_f1(struct timing_related_config *timing_config, 1210613038bcSCaesar Wang struct dram_timing_t *pdram_timing) 1211613038bcSCaesar Wang { 1212613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2; 1213613038bcSCaesar Wang uint32_t i; 1214613038bcSCaesar Wang 1215613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1216613038bcSCaesar Wang /* PI_04 PI_TDFI_PHYMSTR_MAX_F1:RW:0:32 */ 1217613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi; 1218f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 4), tmp); 1219613038bcSCaesar Wang /* PI_05 PI_TDFI_PHYMSTR_RESP_F1:RW:0:16 */ 1220613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi; 1221f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 5), 0xffff, tmp); 1222613038bcSCaesar Wang /* PI_12 PI_TDFI_PHYUPD_RESP_F1:RW:0:16 */ 1223f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 12), 0xffff, tmp); 1224613038bcSCaesar Wang 1225613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F1:RW:8:8 */ 1226613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) 1227613038bcSCaesar Wang tmp = 2; 1228613038bcSCaesar Wang else 1229613038bcSCaesar Wang tmp = 0; 1230613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 + 1231613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp + 1232613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config); 1233f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff << 8, tmp << 8); 1234613038bcSCaesar Wang /* PI_43 PI_WRLAT_F1:RW:24:5 */ 1235613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1236613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config); 1237f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f << 24, 1238f9ba21beSCaesar Wang tmp << 24); 1239613038bcSCaesar Wang } 1240613038bcSCaesar Wang /* PI_44 PI_ADDITIVE_LAT_F1:RW:0:6 */ 1241f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x3f, PI_ADD_LATENCY); 1242613038bcSCaesar Wang /* PI_44 PI_CASLAT_LIN_F1:RW:8:7:=0x18 */ 1243f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x7f << 8, 1244f9ba21beSCaesar Wang pdram_timing->cl * 2); 1245613038bcSCaesar Wang /* PI_47 PI_TREF_F1:RW:16:16 */ 1246f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0xffff << 16, 1247613038bcSCaesar Wang pdram_timing->trefi << 16); 1248613038bcSCaesar Wang /* PI_47 PI_TRFC_F1:RW:0:10 */ 1249f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0x3ff, pdram_timing->trfc); 1250613038bcSCaesar Wang /* PI_67 PI_TODTL_2CMD_F1:RW:8:8 */ 1251613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) { 1252613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config); 1253f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 67), 0xff << 8, tmp << 8); 1254613038bcSCaesar Wang } 1255613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F1:RW:24:6 */ 1256f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1257f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1258613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config); 1259613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1260613038bcSCaesar Wang if (tmp1 > tmp2) 1261613038bcSCaesar Wang tmp = tmp1 - tmp2; 1262613038bcSCaesar Wang else 1263613038bcSCaesar Wang tmp = 0; 1264613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) { 1265613038bcSCaesar Wang tmp = 0; 1266613038bcSCaesar Wang } 1267f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 24, tmp << 24); 1268613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F1:RW:16:6 */ 1269f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) || 1270f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) { 1271613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */ 1272f9ba21beSCaesar Wang tmp1 = pdram_timing->cl + 1273f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config); 1274f9ba21beSCaesar Wang tmp1--; 1275613038bcSCaesar Wang /* todtoff_max */ 1276613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config); 1277613038bcSCaesar Wang if (tmp1 > tmp2) 1278613038bcSCaesar Wang tmp = tmp1 - tmp2; 1279613038bcSCaesar Wang else 1280613038bcSCaesar Wang tmp = 0; 1281f9ba21beSCaesar Wang } else if (timing_config->dram_type == DDR3) 1282613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl; 1283f9ba21beSCaesar Wang 1284f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 16, tmp << 16); 1285613038bcSCaesar Wang /*P I_89 PI_RDLAT_ADJ_F1:RW:24:8 */ 1286613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing); 1287f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 24, tmp << 24); 1288613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F1:RW:24:8 */ 1289613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config); 1290f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 24, tmp << 24); 1291613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F1:RW:24:8 */ 1292613038bcSCaesar Wang tmp1 = tmp; 1293613038bcSCaesar Wang if (tmp1 == 0) 1294613038bcSCaesar Wang tmp = 0; 1295f9ba21beSCaesar Wang else if (tmp1 < 5) 1296613038bcSCaesar Wang tmp = tmp1 - 1; 1297f9ba21beSCaesar Wang else 1298613038bcSCaesar Wang tmp = tmp1 - 5; 1299f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 24, tmp << 24); 1300613038bcSCaesar Wang /*PI_96 PI_TDFI_CALVL_CAPTURE_F1:RW:16:10 */ 1301613038bcSCaesar Wang /* tadr=20ns */ 1302613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1; 1303613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0) 1304613038bcSCaesar Wang tmp1++; 1305613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5; 1306f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff << 16, tmp << 16); 1307613038bcSCaesar Wang /* PI_96 PI_TDFI_CALVL_CC_F1:RW:0:10 */ 1308613038bcSCaesar Wang tmp = tmp + 18; 1309f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff, tmp); 1310613038bcSCaesar Wang /*PI_103 PI_TMRZ_F1:RW:0:5 */ 1311f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 103), 0x1f, pdram_timing->tmrz); 1312613038bcSCaesar Wang /*PI_111 PI_TDFI_CALVL_STROBE_F1:RW:16:4 */ 1313613038bcSCaesar Wang /* tds_train=ceil(2/ns) */ 1314613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz); 1315613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0) 1316613038bcSCaesar Wang tmp1++; 1317613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */ 1318613038bcSCaesar Wang tmp = tmp1 + 5; 1319f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 16, 1320613038bcSCaesar Wang tmp << 16); 1321613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F1:RW:24:6 */ 1322613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz); 1323613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0) 1324613038bcSCaesar Wang tmp++; 1325613038bcSCaesar Wang if (pdram_timing->mhz <= 100) 1326613038bcSCaesar Wang tmp = tmp + 1; 1327613038bcSCaesar Wang else 1328613038bcSCaesar Wang tmp = tmp + 8; 1329f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 24, 1330613038bcSCaesar Wang tmp << 24); 1331613038bcSCaesar Wang /* PI_128 PI_MR1_DATA_F1_0:RW+:0:16 */ 1332f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff, pdram_timing->mr[1]); 1333613038bcSCaesar Wang /* PI_135 PI_MR1_DATA_F1_1:RW+:8:16 */ 1334f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 135), 0xffff << 8, 1335613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1336613038bcSCaesar Wang /* PI_143 PI_MR1_DATA_F1_2:RW+:0:16 */ 1337f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff, pdram_timing->mr[1]); 1338613038bcSCaesar Wang /* PI_150 PI_MR1_DATA_F1_3:RW+:8:16 */ 1339f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 150), 0xffff << 8, 1340613038bcSCaesar Wang pdram_timing->mr[1] << 8); 1341613038bcSCaesar Wang /* PI_128 PI_MR2_DATA_F1_0:RW+:16:16 */ 1342f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff << 16, 1343613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1344613038bcSCaesar Wang /* PI_136 PI_MR2_DATA_F1_1:RW+:0:16 */ 1345f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 136), 0xffff, pdram_timing->mr[2]); 1346613038bcSCaesar Wang /* PI_143 PI_MR2_DATA_F1_2:RW+:16:16 */ 1347f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff << 16, 1348613038bcSCaesar Wang pdram_timing->mr[2] << 16); 1349613038bcSCaesar Wang /* PI_151 PI_MR2_DATA_F1_3:RW+:0:16 */ 1350f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 151), 0xffff, pdram_timing->mr[2]); 1351613038bcSCaesar Wang /* PI_156 PI_TFC_F1:RW:16:10 */ 1352f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff << 16, 1353613038bcSCaesar Wang pdram_timing->trfc << 16); 1354613038bcSCaesar Wang /* PI_162 PI_TWR_F1:RW:8:6 */ 1355f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f << 8, 1356613038bcSCaesar Wang pdram_timing->twr << 8); 1357613038bcSCaesar Wang /* PI_162 PI_TWTR_F1:RW:0:6 */ 1358f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f, pdram_timing->twtr); 1359613038bcSCaesar Wang /* PI_161 PI_TRCD_F1:RW:24:8 */ 1360f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 24, 1361613038bcSCaesar Wang pdram_timing->trcd << 24); 1362613038bcSCaesar Wang /* PI_161 PI_TRP_F1:RW:16:8 */ 1363f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 16, 1364613038bcSCaesar Wang pdram_timing->trp << 16); 1365613038bcSCaesar Wang /* PI_161 PI_TRTP_F1:RW:8:8 */ 1366f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 8, 1367613038bcSCaesar Wang pdram_timing->trtp << 8); 1368613038bcSCaesar Wang /* PI_163 PI_TRAS_MIN_F1:RW:24:8 */ 1369f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0xff << 24, 1370613038bcSCaesar Wang pdram_timing->tras_min << 24); 1371613038bcSCaesar Wang /* PI_163 PI_TRAS_MAX_F1:RW:0:17 */ 1372f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0x1ffff, 1373f9ba21beSCaesar Wang pdram_timing->tras_max * 99 / 100); 1374613038bcSCaesar Wang /* PI_164 PI_TMRD_F1:RW:16:6 */ 1375f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0x3f << 16, 1376613038bcSCaesar Wang pdram_timing->tmrd << 16); 1377613038bcSCaesar Wang /* PI_164 PI_TDQSCK_MAX_F1:RW:0:4 */ 1378f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0xf, 1379613038bcSCaesar Wang pdram_timing->tdqsck_max); 1380613038bcSCaesar Wang /* PI_189 PI_TDFI_CTRLUPD_MAX_F1:RW:0:16 */ 1381f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 189), 0xffff, 1382f9ba21beSCaesar Wang 2 * pdram_timing->trefi); 1383613038bcSCaesar Wang /* PI_190 PI_TDFI_CTRLUPD_INTERVAL_F1:RW:0:32 */ 1384f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 190), 0xffffffff, 1385f9ba21beSCaesar Wang 20 * pdram_timing->trefi); 1386613038bcSCaesar Wang } 1387613038bcSCaesar Wang } 1388613038bcSCaesar Wang 1389613038bcSCaesar Wang static void gen_rk3399_pi_params(struct timing_related_config *timing_config, 1390613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1391613038bcSCaesar Wang uint32_t fn) 1392613038bcSCaesar Wang { 1393613038bcSCaesar Wang if (fn == 0) 1394613038bcSCaesar Wang gen_rk3399_pi_params_f0(timing_config, pdram_timing); 1395613038bcSCaesar Wang else 1396613038bcSCaesar Wang gen_rk3399_pi_params_f1(timing_config, pdram_timing); 1397613038bcSCaesar Wang } 1398613038bcSCaesar Wang 1399613038bcSCaesar Wang static void gen_rk3399_set_odt(uint32_t odt_en) 1400613038bcSCaesar Wang { 1401613038bcSCaesar Wang uint32_t drv_odt_val; 1402613038bcSCaesar Wang uint32_t i; 1403613038bcSCaesar Wang 1404613038bcSCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) { 1405613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 16; 1406f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 5), 0x7 << 16, drv_odt_val); 1407f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 133), 0x7 << 16, drv_odt_val); 1408f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 261), 0x7 << 16, drv_odt_val); 1409f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 389), 0x7 << 16, drv_odt_val); 1410613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 24; 1411f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 6), 0x7 << 24, drv_odt_val); 1412f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 134), 0x7 << 24, drv_odt_val); 1413f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 262), 0x7 << 24, drv_odt_val); 1414f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 390), 0x7 << 24, drv_odt_val); 1415613038bcSCaesar Wang } 1416613038bcSCaesar Wang } 1417613038bcSCaesar Wang 14189a6376c8SDerek Basehore static void gen_rk3399_phy_dll_bypass(uint32_t mhz, uint32_t ch, 14199a6376c8SDerek Basehore uint32_t index, uint32_t dram_type) 14209a6376c8SDerek Basehore { 14219a6376c8SDerek Basehore uint32_t sw_master_mode = 0; 14229a6376c8SDerek Basehore uint32_t rddqs_gate_delay, rddqs_latency, total_delay; 14239a6376c8SDerek Basehore uint32_t i; 14249a6376c8SDerek Basehore 14259a6376c8SDerek Basehore if (dram_type == DDR3) 14269a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE; 14279a6376c8SDerek Basehore else if (dram_type == LPDDR3) 14289a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 2500; 14299a6376c8SDerek Basehore else 14309a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 1500; 14319a6376c8SDerek Basehore /* total_delay + 0.55tck */ 14329a6376c8SDerek Basehore total_delay += (55 * 10000)/mhz; 14339a6376c8SDerek Basehore rddqs_latency = total_delay * mhz / 1000000; 14349a6376c8SDerek Basehore total_delay -= rddqs_latency * 1000000 / mhz; 14359a6376c8SDerek Basehore rddqs_gate_delay = total_delay * 0x200 * mhz / 1000000; 14369a6376c8SDerek Basehore if (mhz <= PHY_DLL_BYPASS_FREQ) { 14379a6376c8SDerek Basehore sw_master_mode = 0xc; 14389a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 514), 1); 14399a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 642), 1); 14409a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 770), 1); 14419a6376c8SDerek Basehore 14429a6376c8SDerek Basehore /* setting bypass mode slave delay */ 14439a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 14449a6376c8SDerek Basehore /* wr dq delay = -180deg + (0x60 / 4) * 20ps */ 14459a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 1 + 128 * i), 0x7ff << 8, 14469a6376c8SDerek Basehore 0x4a0 << 8); 14479a6376c8SDerek Basehore /* rd dqs/dq delay = (0x60 / 4) * 20ps */ 14489a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 11 + 128 * i), 0x3ff, 14499a6376c8SDerek Basehore 0xa0); 14509a6376c8SDerek Basehore /* rd rddqs_gate delay */ 14519a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 2 + 128 * i), 0x3ff, 14529a6376c8SDerek Basehore rddqs_gate_delay); 14539a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + 128 * i), 0xf, 14549a6376c8SDerek Basehore rddqs_latency); 14559a6376c8SDerek Basehore } 14569a6376c8SDerek Basehore for (i = 0; i < 3; i++) 14579a6376c8SDerek Basehore /* adr delay */ 14589a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 513 + 128 * i), 14599a6376c8SDerek Basehore 0x7ff << 16, 0x80 << 16); 14609a6376c8SDerek Basehore 14619a6376c8SDerek Basehore if ((mmio_read_32(PHY_REG(ch, 86)) & 0xc00) == 0) { 14629a6376c8SDerek Basehore /* 14639a6376c8SDerek Basehore * old status is normal mode, 14649a6376c8SDerek Basehore * and saving the wrdqs slave delay 14659a6376c8SDerek Basehore */ 14669a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 14679a6376c8SDerek Basehore /* save and clear wr dqs slave delay */ 14689a6376c8SDerek Basehore wrdqs_delay_val[ch][index][i] = 0x3ff & 14699a6376c8SDerek Basehore (mmio_read_32(PHY_REG(ch, 63 + i * 128)) 14709a6376c8SDerek Basehore >> 16); 14719a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128), 14729a6376c8SDerek Basehore 0x03ff << 16, 0 << 16); 14739a6376c8SDerek Basehore /* 14749a6376c8SDerek Basehore * in normal mode the cmd may delay 1cycle by 14759a6376c8SDerek Basehore * wrlvl and in bypass mode making dqs also 14769a6376c8SDerek Basehore * delay 1cycle. 14779a6376c8SDerek Basehore */ 14789a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + i * 128), 14799a6376c8SDerek Basehore 0x07 << 8, 0x1 << 8); 14809a6376c8SDerek Basehore } 14819a6376c8SDerek Basehore } 14829a6376c8SDerek Basehore } else if (mmio_read_32(PHY_REG(ch, 86)) & 0xc00) { 14839a6376c8SDerek Basehore /* old status is bypass mode and restore wrlvl resume */ 14849a6376c8SDerek Basehore for (i = 0; i < 4; i++) { 14859a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128), 14869a6376c8SDerek Basehore 0x03ff << 16, 14879a6376c8SDerek Basehore (wrdqs_delay_val[ch][index][i] & 14889a6376c8SDerek Basehore 0x3ff) << 16); 14899a6376c8SDerek Basehore /* resume phy_write_path_lat_add */ 14909a6376c8SDerek Basehore mmio_clrbits_32(PHY_REG(ch, 78 + i * 128), 0x07 << 8); 14919a6376c8SDerek Basehore } 14929a6376c8SDerek Basehore } 14939a6376c8SDerek Basehore 14949a6376c8SDerek Basehore /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */ 14959a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 86), 0xf << 8, sw_master_mode << 8); 14969a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 214), 0xf << 8, sw_master_mode << 8); 14979a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 342), 0xf << 8, sw_master_mode << 8); 14989a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 470), 0xf << 8, sw_master_mode << 8); 14999a6376c8SDerek Basehore 15009a6376c8SDerek Basehore /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */ 15019a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 547), 0xf << 16, sw_master_mode << 16); 15029a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 675), 0xf << 16, sw_master_mode << 16); 15039a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 803), 0xf << 16, sw_master_mode << 16); 15049a6376c8SDerek Basehore } 15059a6376c8SDerek Basehore 1506613038bcSCaesar Wang static void gen_rk3399_phy_params(struct timing_related_config *timing_config, 1507613038bcSCaesar Wang struct drv_odt_lp_config *drv_config, 1508613038bcSCaesar Wang struct dram_timing_t *pdram_timing, 1509613038bcSCaesar Wang uint32_t fn) 1510613038bcSCaesar Wang { 1511613038bcSCaesar Wang uint32_t tmp, i, div, j; 1512613038bcSCaesar Wang uint32_t mem_delay_ps, pad_delay_ps, total_delay_ps, delay_frac_ps; 1513613038bcSCaesar Wang uint32_t trpre_min_ps, gate_delay_ps, gate_delay_frac_ps; 1514613038bcSCaesar Wang uint32_t ie_enable, tsel_enable, cas_lat, rddata_en_ie_dly, tsel_adder; 1515613038bcSCaesar Wang uint32_t extra_adder, delta, hs_offset; 1516613038bcSCaesar Wang 1517613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) { 1518613038bcSCaesar Wang 1519613038bcSCaesar Wang pad_delay_ps = PI_PAD_DELAY_PS_VALUE; 1520613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE; 1521613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE; 1522613038bcSCaesar Wang 1523f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 896), (0x3 << 8) | 1, fn << 8); 1524613038bcSCaesar Wang 1525613038bcSCaesar Wang /* PHY_LOW_FREQ_SEL */ 1526613038bcSCaesar Wang /* DENALI_PHY_913 1bit offset_0 */ 1527613038bcSCaesar Wang if (timing_config->freq > 400) 1528f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 913), 1); 1529613038bcSCaesar Wang else 1530f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 913), 1); 1531613038bcSCaesar Wang 1532613038bcSCaesar Wang /* PHY_RPTR_UPDATE_x */ 1533613038bcSCaesar Wang /* DENALI_PHY_87/215/343/471 4bit offset_16 */ 1534613038bcSCaesar Wang tmp = 2500 / (1000000 / pdram_timing->mhz) + 3; 1535613038bcSCaesar Wang if ((2500 % (1000000 / pdram_timing->mhz)) != 0) 1536613038bcSCaesar Wang tmp++; 1537f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 87), 0xf << 16, tmp << 16); 1538f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 215), 0xf << 16, tmp << 16); 1539f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 343), 0xf << 16, tmp << 16); 1540f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 471), 0xf << 16, tmp << 16); 1541613038bcSCaesar Wang 1542613038bcSCaesar Wang /* PHY_PLL_CTRL */ 1543613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_0 */ 1544613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL */ 1545613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_0 */ 1546613038bcSCaesar Wang if (pdram_timing->mhz <= 150) 1547613038bcSCaesar Wang tmp = 3; 1548613038bcSCaesar Wang else if (pdram_timing->mhz <= 300) 1549613038bcSCaesar Wang tmp = 2; 1550613038bcSCaesar Wang else if (pdram_timing->mhz <= 600) 1551613038bcSCaesar Wang tmp = 1; 1552613038bcSCaesar Wang else 1553613038bcSCaesar Wang tmp = 0; 1554613038bcSCaesar Wang tmp = (1 << 12) | (tmp << 9) | (2 << 7) | (1 << 1); 1555f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff, tmp); 1556f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff, tmp); 1557613038bcSCaesar Wang 1558613038bcSCaesar Wang /* PHY_PLL_CTRL_CA */ 1559613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_16 */ 1560613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL_CA */ 1561613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_16 */ 1562613038bcSCaesar Wang if (pdram_timing->mhz <= 150) 1563613038bcSCaesar Wang tmp = 3; 1564613038bcSCaesar Wang else if (pdram_timing->mhz <= 300) 1565613038bcSCaesar Wang tmp = 2; 1566613038bcSCaesar Wang else if (pdram_timing->mhz <= 600) 1567613038bcSCaesar Wang tmp = 1; 1568613038bcSCaesar Wang else 1569613038bcSCaesar Wang tmp = 0; 1570613038bcSCaesar Wang tmp = (tmp << 9) | (2 << 7) | (1 << 5) | (1 << 1); 1571f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff << 16, tmp << 16); 1572f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff << 16, tmp << 16); 1573613038bcSCaesar Wang 1574613038bcSCaesar Wang /* PHY_TCKSRE_WAIT */ 1575613038bcSCaesar Wang /* DENALI_PHY_922 4bits offset_24 */ 1576613038bcSCaesar Wang if (pdram_timing->mhz <= 400) 1577613038bcSCaesar Wang tmp = 1; 1578613038bcSCaesar Wang else if (pdram_timing->mhz <= 800) 1579613038bcSCaesar Wang tmp = 3; 1580613038bcSCaesar Wang else if (pdram_timing->mhz <= 1000) 1581613038bcSCaesar Wang tmp = 4; 1582613038bcSCaesar Wang else 1583613038bcSCaesar Wang tmp = 5; 1584f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 922), 0xf << 24, tmp << 24); 1585613038bcSCaesar Wang /* PHY_CAL_CLK_SELECT_0:RW8:3 */ 1586613038bcSCaesar Wang div = pdram_timing->mhz / (2 * 20); 1587613038bcSCaesar Wang for (j = 2, tmp = 1; j <= 128; j <<= 1, tmp++) { 1588613038bcSCaesar Wang if (div < j) 1589613038bcSCaesar Wang break; 1590613038bcSCaesar Wang } 1591f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 947), 0x7 << 8, tmp << 8); 1592f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 927), (1 << 22)); 1593613038bcSCaesar Wang 1594613038bcSCaesar Wang if (timing_config->dram_type == DDR3) { 1595613038bcSCaesar Wang mem_delay_ps = 0; 1596613038bcSCaesar Wang trpre_min_ps = 1000; 1597613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) { 1598613038bcSCaesar Wang mem_delay_ps = 1500; 1599613038bcSCaesar Wang trpre_min_ps = 900; 1600613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) { 1601613038bcSCaesar Wang mem_delay_ps = 2500; 1602613038bcSCaesar Wang trpre_min_ps = 900; 1603613038bcSCaesar Wang } else { 1604613038bcSCaesar Wang ERROR("gen_rk3399_phy_params:dramtype unsupport\n"); 1605613038bcSCaesar Wang return; 1606613038bcSCaesar Wang } 1607613038bcSCaesar Wang total_delay_ps = mem_delay_ps + pad_delay_ps; 1608f9ba21beSCaesar Wang delay_frac_ps = 1000 * total_delay_ps / 1609f9ba21beSCaesar Wang (1000000 / pdram_timing->mhz); 1610613038bcSCaesar Wang gate_delay_ps = delay_frac_ps + 1000 - (trpre_min_ps / 2); 1611f9ba21beSCaesar Wang gate_delay_frac_ps = gate_delay_ps % 1000; 1612613038bcSCaesar Wang tmp = gate_delay_frac_ps * 0x200 / 1000; 1613613038bcSCaesar Wang /* PHY_RDDQS_GATE_SLAVE_DELAY */ 1614613038bcSCaesar Wang /* DENALI_PHY_77/205/333/461 10bits offset_16 */ 1615f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 77), 0x2ff << 16, tmp << 16); 1616f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 205), 0x2ff << 16, tmp << 16); 1617f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 333), 0x2ff << 16, tmp << 16); 1618f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 461), 0x2ff << 16, tmp << 16); 1619613038bcSCaesar Wang 1620613038bcSCaesar Wang tmp = gate_delay_ps / 1000; 1621613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST */ 1622613038bcSCaesar Wang /* DENALI_PHY_10/138/266/394 4bit offset_0 */ 1623f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 10), 0xf, tmp); 1624f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 138), 0xf, tmp); 1625f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 266), 0xf, tmp); 1626f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 394), 0xf, tmp); 1627613038bcSCaesar Wang /* PHY_GTLVL_LAT_ADJ_START */ 1628613038bcSCaesar Wang /* DENALI_PHY_80/208/336/464 4bits offset_16 */ 1629613038bcSCaesar Wang tmp = delay_frac_ps / 1000; 1630f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 80), 0xf << 16, tmp << 16); 1631f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 208), 0xf << 16, tmp << 16); 1632f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 336), 0xf << 16, tmp << 16); 1633f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 464), 0xf << 16, tmp << 16); 1634613038bcSCaesar Wang 1635613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY; 1636613038bcSCaesar Wang rddata_en_ie_dly = ie_enable / (1000000 / pdram_timing->mhz); 1637613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0) 1638613038bcSCaesar Wang rddata_en_ie_dly++; 1639613038bcSCaesar Wang rddata_en_ie_dly = rddata_en_ie_dly - 1; 1640613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz); 1641613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0) 1642613038bcSCaesar Wang tsel_adder++; 1643613038bcSCaesar Wang if (rddata_en_ie_dly > tsel_adder) 1644613038bcSCaesar Wang extra_adder = rddata_en_ie_dly - tsel_adder; 1645613038bcSCaesar Wang else 1646613038bcSCaesar Wang extra_adder = 0; 1647613038bcSCaesar Wang delta = cas_lat - rddata_en_ie_dly; 1648613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK) 1649613038bcSCaesar Wang hs_offset = 2; 1650613038bcSCaesar Wang else 1651613038bcSCaesar Wang hs_offset = 1; 1652f9ba21beSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1653613038bcSCaesar Wang tmp = 0; 1654f9ba21beSCaesar Wang else if ((delta == 2) || (delta == 1)) 1655613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 - extra_adder; 1656613038bcSCaesar Wang else 1657613038bcSCaesar Wang tmp = extra_adder; 1658613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY */ 1659613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_16 */ 1660f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 16, tmp << 16); 1661f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 16, tmp << 16); 1662f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 16, tmp << 16); 1663f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 16, tmp << 16); 1664613038bcSCaesar Wang /* PHY_RDDATA_EN_TSEL_DLY */ 1665613038bcSCaesar Wang /* DENALI_PHY_86/214/342/470 4bit offset_0 */ 1666f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 86), 0xf, tmp); 1667f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 214), 0xf, tmp); 1668f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 342), 0xf, tmp); 1669f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 470), 0xf, tmp); 1670613038bcSCaesar Wang 1671613038bcSCaesar Wang if (tsel_adder > rddata_en_ie_dly) 1672613038bcSCaesar Wang extra_adder = tsel_adder - rddata_en_ie_dly; 1673613038bcSCaesar Wang else 1674613038bcSCaesar Wang extra_adder = 0; 1675613038bcSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset)) 1676613038bcSCaesar Wang tmp = tsel_adder; 1677613038bcSCaesar Wang else 1678613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 + extra_adder; 1679613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_DLY */ 1680613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_8 */ 1681f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 8, tmp << 8); 1682f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 8, tmp << 8); 1683f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 8, tmp << 8); 1684f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 8, tmp << 8); 1685613038bcSCaesar Wang /* PHY_RDDATA_EN_DLY */ 1686613038bcSCaesar Wang /* DENALI_PHY_85/213/341/469 4bit offset_24 */ 1687f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 85), 0xf << 24, tmp << 24); 1688f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 213), 0xf << 24, tmp << 24); 1689f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 341), 0xf << 24, tmp << 24); 1690f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 469), 0xf << 24, tmp << 24); 1691613038bcSCaesar Wang 1692613038bcSCaesar Wang if (pdram_timing->mhz <= ENPER_CS_TRAINING_FREQ) { 1693613038bcSCaesar Wang /* 1694613038bcSCaesar Wang * Note:Per-CS Training is not compatible at speeds 1695613038bcSCaesar Wang * under 533 MHz. If the PHY is running at a speed 1696613038bcSCaesar Wang * less than 533MHz, all phy_per_cs_training_en_X 1697613038bcSCaesar Wang * parameters must be cleared to 0. 1698613038bcSCaesar Wang */ 1699613038bcSCaesar Wang 1700613038bcSCaesar Wang /*DENALI_PHY_84/212/340/468 1bit offset_16 */ 1701f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 84), 0x1 << 16); 1702f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 212), 0x1 << 16); 1703f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 340), 0x1 << 16); 1704f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 468), 0x1 << 16); 1705613038bcSCaesar Wang } else { 1706f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 84), 0x1 << 16); 1707f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 212), 0x1 << 16); 1708f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 340), 0x1 << 16); 1709f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 468), 0x1 << 16); 1710613038bcSCaesar Wang } 17119a6376c8SDerek Basehore gen_rk3399_phy_dll_bypass(pdram_timing->mhz, i, fn, 17129a6376c8SDerek Basehore timing_config->dram_type); 1713613038bcSCaesar Wang } 1714613038bcSCaesar Wang } 1715613038bcSCaesar Wang 1716613038bcSCaesar Wang static int to_get_clk_index(unsigned int mhz) 1717613038bcSCaesar Wang { 1718613038bcSCaesar Wang int pll_cnt, i; 1719613038bcSCaesar Wang 1720613038bcSCaesar Wang pll_cnt = ARRAY_SIZE(dpll_rates_table); 1721613038bcSCaesar Wang 1722613038bcSCaesar Wang /* Assumming rate_table is in descending order */ 1723613038bcSCaesar Wang for (i = 0; i < pll_cnt; i++) { 1724613038bcSCaesar Wang if (mhz >= dpll_rates_table[i].mhz) 1725613038bcSCaesar Wang break; 1726613038bcSCaesar Wang } 1727613038bcSCaesar Wang 1728613038bcSCaesar Wang /* if mhz lower than lowest frequency in table, use lowest frequency */ 1729613038bcSCaesar Wang if (i == pll_cnt) 1730613038bcSCaesar Wang i = pll_cnt - 1; 1731613038bcSCaesar Wang 1732613038bcSCaesar Wang return i; 1733613038bcSCaesar Wang } 1734613038bcSCaesar Wang 1735613038bcSCaesar Wang uint32_t ddr_get_rate(void) 1736613038bcSCaesar Wang { 1737613038bcSCaesar Wang uint32_t refdiv, postdiv1, fbdiv, postdiv2; 1738613038bcSCaesar Wang 1739613038bcSCaesar Wang refdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) & 0x3f; 1740613038bcSCaesar Wang fbdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 0)) & 0xfff; 1741613038bcSCaesar Wang postdiv1 = 1742613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 8) & 0x7; 1743613038bcSCaesar Wang postdiv2 = 1744613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 12) & 0x7; 1745613038bcSCaesar Wang 1746613038bcSCaesar Wang return (24 / refdiv * fbdiv / postdiv1 / postdiv2) * 1000 * 1000; 1747613038bcSCaesar Wang } 1748613038bcSCaesar Wang 1749613038bcSCaesar Wang /* 1750613038bcSCaesar Wang * return: bit12: channel 1, external self-refresh 1751613038bcSCaesar Wang * bit11: channel 1, stdby_mode 1752613038bcSCaesar Wang * bit10: channel 1, self-refresh with controller and memory clock gate 1753613038bcSCaesar Wang * bit9: channel 1, self-refresh 1754613038bcSCaesar Wang * bit8: channel 1, power-down 1755613038bcSCaesar Wang * 1756613038bcSCaesar Wang * bit4: channel 1, external self-refresh 1757613038bcSCaesar Wang * bit3: channel 0, stdby_mode 1758613038bcSCaesar Wang * bit2: channel 0, self-refresh with controller and memory clock gate 1759613038bcSCaesar Wang * bit1: channel 0, self-refresh 1760613038bcSCaesar Wang * bit0: channel 0, power-down 1761613038bcSCaesar Wang */ 1762613038bcSCaesar Wang uint32_t exit_low_power(void) 1763613038bcSCaesar Wang { 1764613038bcSCaesar Wang uint32_t low_power = 0; 1765613038bcSCaesar Wang uint32_t channel_mask; 1766f9ba21beSCaesar Wang uint32_t tmp, i; 1767613038bcSCaesar Wang 1768f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1769f9ba21beSCaesar Wang 0x3; 1770f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1771f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1772613038bcSCaesar Wang continue; 1773613038bcSCaesar Wang 1774613038bcSCaesar Wang /* exit stdby mode */ 1775f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1776f9ba21beSCaesar Wang (1 << (i + 16)) | (0 << i)); 1777613038bcSCaesar Wang /* exit external self-refresh */ 1778f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1779f9ba21beSCaesar Wang low_power |= ((mmio_read_32(PMU_BASE + PMU_SFT_CON) >> tmp) & 1780f9ba21beSCaesar Wang 0x1) << (4 + 8 * i); 1781f9ba21beSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, 1 << tmp); 1782f9ba21beSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_DDR_SREF_ST) & (1 << i))) 1783613038bcSCaesar Wang ; 1784613038bcSCaesar Wang /* exit auto low-power */ 1785f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 101), 0x7); 1786613038bcSCaesar Wang /* lp_cmd to exit */ 1787f9ba21beSCaesar Wang if (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1788f9ba21beSCaesar Wang 0x40) { 1789f9ba21beSCaesar Wang while (mmio_read_32(CTL_REG(i, 200)) & 0x1) 1790613038bcSCaesar Wang ; 1791f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff << 24, 1792f9ba21beSCaesar Wang 0x69 << 24); 1793f9ba21beSCaesar Wang while (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) != 1794f9ba21beSCaesar Wang 0x40) 1795613038bcSCaesar Wang ; 1796613038bcSCaesar Wang } 1797613038bcSCaesar Wang } 1798613038bcSCaesar Wang return low_power; 1799613038bcSCaesar Wang } 1800613038bcSCaesar Wang 1801613038bcSCaesar Wang void resume_low_power(uint32_t low_power) 1802613038bcSCaesar Wang { 1803613038bcSCaesar Wang uint32_t channel_mask; 1804f9ba21beSCaesar Wang uint32_t tmp, i, val; 1805613038bcSCaesar Wang 1806f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) & 1807f9ba21beSCaesar Wang 0x3; 1808f9ba21beSCaesar Wang for (i = 0; i < 2; i++) { 1809f9ba21beSCaesar Wang if (!(channel_mask & (1 << i))) 1810613038bcSCaesar Wang continue; 1811613038bcSCaesar Wang 1812613038bcSCaesar Wang /* resume external self-refresh */ 1813f9ba21beSCaesar Wang tmp = i ? 12 : 8; 1814f9ba21beSCaesar Wang val = (low_power >> (4 + 8 * i)) & 0x1; 1815f9ba21beSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, val << tmp); 1816613038bcSCaesar Wang /* resume auto low-power */ 1817f9ba21beSCaesar Wang val = (low_power >> (8 * i)) & 0x7; 1818f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 101), val); 1819613038bcSCaesar Wang /* resume stdby mode */ 1820f9ba21beSCaesar Wang val = (low_power >> (3 + 8 * i)) & 0x1; 1821f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1, 1822f9ba21beSCaesar Wang (1 << (i + 16)) | (val << i)); 1823613038bcSCaesar Wang } 1824613038bcSCaesar Wang } 1825613038bcSCaesar Wang 1826f91b969cSDerek Basehore static void dram_low_power_config(void) 1827613038bcSCaesar Wang { 1828f91b969cSDerek Basehore uint32_t tmp, i; 1829613038bcSCaesar Wang uint32_t ch_cnt = rk3399_dram_status.timing_config.ch_cnt; 1830613038bcSCaesar Wang uint32_t dram_type = rk3399_dram_status.timing_config.dram_type; 1831613038bcSCaesar Wang 1832613038bcSCaesar Wang if (dram_type == DDR3) 1833f91b969cSDerek Basehore tmp = (2 << 16) | (0x7 << 8); 1834613038bcSCaesar Wang else 1835f91b969cSDerek Basehore tmp = (3 << 16) | (0x7 << 8); 1836613038bcSCaesar Wang 1837f91b969cSDerek Basehore for (i = 0; i < ch_cnt; i++) 1838f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 101), 0x70f0f, tmp); 1839613038bcSCaesar Wang 1840613038bcSCaesar Wang /* standby idle */ 1841f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CG_WAIT_TH, 0x640008); 1842613038bcSCaesar Wang 1843613038bcSCaesar Wang if (ch_cnt == 2) { 1844f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC1_CON1, 1845f9ba21beSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | 1846f9ba21beSCaesar Wang (0x1<<7)) << 16) | 1847613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1848f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x002a0028); 1849613038bcSCaesar Wang } 1850613038bcSCaesar Wang 1851f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC0_CON1, 1852613038bcSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) | 1853613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7))); 1854f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x00150014); 1855613038bcSCaesar Wang } 1856613038bcSCaesar Wang 1857f91b969cSDerek Basehore void dram_dfs_init(void) 1858613038bcSCaesar Wang { 1859*4bd1d3faSDerek Basehore uint32_t trefi0, trefi1, boot_freq; 1860613038bcSCaesar Wang 1861613038bcSCaesar Wang /* get sdram config for os reg */ 1862f91b969cSDerek Basehore get_dram_drv_odt_val(sdram_config.dramtype, 1863613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1864613038bcSCaesar Wang sdram_timing_cfg_init(&rk3399_dram_status.timing_config, 1865613038bcSCaesar Wang &sdram_config, 1866613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg); 1867613038bcSCaesar Wang 1868f9ba21beSCaesar Wang trefi0 = ((mmio_read_32(CTL_REG(0, 48)) >> 16) & 0xffff) + 8; 1869f9ba21beSCaesar Wang trefi1 = ((mmio_read_32(CTL_REG(0, 49)) >> 16) & 0xffff) + 8; 1870613038bcSCaesar Wang 1871613038bcSCaesar Wang rk3399_dram_status.index_freq[0] = trefi0 * 10 / 39; 1872613038bcSCaesar Wang rk3399_dram_status.index_freq[1] = trefi1 * 10 / 39; 1873613038bcSCaesar Wang rk3399_dram_status.current_index = 1874f9ba21beSCaesar Wang (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3; 1875613038bcSCaesar Wang if (rk3399_dram_status.timing_config.dram_type == DDR3) { 1876613038bcSCaesar Wang rk3399_dram_status.index_freq[0] /= 2; 1877613038bcSCaesar Wang rk3399_dram_status.index_freq[1] /= 2; 1878613038bcSCaesar Wang } 1879*4bd1d3faSDerek Basehore boot_freq = 1880*4bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]; 1881*4bd1d3faSDerek Basehore boot_freq = dpll_rates_table[to_get_clk_index(boot_freq)].mhz; 1882*4bd1d3faSDerek Basehore rk3399_dram_status.boot_freq = boot_freq; 1883*4bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index] = 1884*4bd1d3faSDerek Basehore boot_freq; 1885*4bd1d3faSDerek Basehore rk3399_dram_status.index_freq[(rk3399_dram_status.current_index + 1) & 1886*4bd1d3faSDerek Basehore 0x1] = 0; 1887*4bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 0; 1888977001aaSXing Zheng /* 1889977001aaSXing Zheng * following register decide if NOC stall the access request 1890977001aaSXing Zheng * or return error when NOC being idled. when doing ddr frequency 1891977001aaSXing Zheng * scaling in M0 or DCF, we need to make sure noc stall the access 1892977001aaSXing Zheng * request, if return error cpu may data abort when ddr frequency 1893977001aaSXing Zheng * changing. it don't need to set this register every times, 1894977001aaSXing Zheng * so we init this register in function dram_dfs_init(). 1895977001aaSXing Zheng */ 1896977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(0), 0xffffffff); 1897977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(1), 0xffffffff); 1898977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(2), 0xffffffff); 1899977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(3), 0xffffffff); 1900977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(4), 0x70007000); 1901977001aaSXing Zheng 1902*4bd1d3faSDerek Basehore /* Disable multicast */ 1903*4bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(0, 896), 1); 1904*4bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(1, 896), 1); 1905*4bd1d3faSDerek Basehore 1906f91b969cSDerek Basehore dram_low_power_config(); 1907613038bcSCaesar Wang } 1908613038bcSCaesar Wang 1909f91b969cSDerek Basehore /* 1910f91b969cSDerek Basehore * arg0: bit0-7: sr_idle; bit8-15:sr_mc_gate_idle; bit16-31: standby idle 1911f91b969cSDerek Basehore * arg1: bit0-11: pd_idle; bit 16-27: srpd_lite_idle 1912f91b969cSDerek Basehore * arg2: bit0: if odt en 1913f91b969cSDerek Basehore */ 1914f91b969cSDerek Basehore uint32_t dram_set_odt_pd(uint32_t arg0, uint32_t arg1, uint32_t arg2) 1915f91b969cSDerek Basehore { 1916f91b969cSDerek Basehore struct drv_odt_lp_config *lp_cfg = &rk3399_dram_status.drv_odt_lp_cfg; 1917f91b969cSDerek Basehore uint32_t *low_power = &rk3399_dram_status.low_power_stat; 1918f91b969cSDerek Basehore uint32_t dram_type, ch_count, pd_tmp, sr_tmp, i; 1919f91b969cSDerek Basehore 1920f91b969cSDerek Basehore dram_type = rk3399_dram_status.timing_config.dram_type; 1921f91b969cSDerek Basehore ch_count = rk3399_dram_status.timing_config.ch_cnt; 1922f91b969cSDerek Basehore 1923f91b969cSDerek Basehore lp_cfg->sr_idle = arg0 & 0xff; 1924f91b969cSDerek Basehore lp_cfg->sr_mc_gate_idle = (arg0 >> 8) & 0xff; 1925f91b969cSDerek Basehore lp_cfg->standby_idle = (arg0 >> 16) & 0xffff; 1926f91b969cSDerek Basehore lp_cfg->pd_idle = arg1 & 0xfff; 1927f91b969cSDerek Basehore lp_cfg->srpd_lite_idle = (arg1 >> 16) & 0xfff; 1928f91b969cSDerek Basehore 1929f91b969cSDerek Basehore rk3399_dram_status.timing_config.odt = arg2 & 0x1; 1930f91b969cSDerek Basehore 1931f91b969cSDerek Basehore exit_low_power(); 1932f91b969cSDerek Basehore 1933f91b969cSDerek Basehore *low_power = 0; 1934f91b969cSDerek Basehore 1935f91b969cSDerek Basehore /* pd_idle en */ 1936f91b969cSDerek Basehore if (lp_cfg->pd_idle) 1937f91b969cSDerek Basehore *low_power |= ((1 << 0) | (1 << 8)); 1938f91b969cSDerek Basehore /* sr_idle en srpd_lite_idle */ 1939f91b969cSDerek Basehore if (lp_cfg->sr_idle | lp_cfg->srpd_lite_idle) 1940f91b969cSDerek Basehore *low_power |= ((1 << 1) | (1 << 9)); 1941f91b969cSDerek Basehore /* sr_mc_gate_idle */ 1942f91b969cSDerek Basehore if (lp_cfg->sr_mc_gate_idle) 1943f91b969cSDerek Basehore *low_power |= ((1 << 2) | (1 << 10)); 1944f91b969cSDerek Basehore /* standbyidle */ 1945f91b969cSDerek Basehore if (lp_cfg->standby_idle) { 1946f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.ch_cnt == 2) 1947f91b969cSDerek Basehore *low_power |= ((1 << 3) | (1 << 11)); 1948613038bcSCaesar Wang else 1949f91b969cSDerek Basehore *low_power |= (1 << 3); 1950f91b969cSDerek Basehore } 1951f91b969cSDerek Basehore 1952f91b969cSDerek Basehore pd_tmp = arg1; 1953f91b969cSDerek Basehore if (dram_type != LPDDR4) 1954f91b969cSDerek Basehore pd_tmp = arg1 & 0xfff; 1955f91b969cSDerek Basehore sr_tmp = arg0 & 0xffff; 1956f91b969cSDerek Basehore for (i = 0; i < ch_count; i++) { 1957f91b969cSDerek Basehore mmio_write_32(CTL_REG(i, 102), pd_tmp); 1958f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 103), 0xffff, sr_tmp); 1959f91b969cSDerek Basehore } 1960f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_IDLE_TH, (arg0 >> 16) & 0xffff); 1961f91b969cSDerek Basehore 1962f91b969cSDerek Basehore return 0; 1963613038bcSCaesar Wang } 1964613038bcSCaesar Wang 1965977001aaSXing Zheng static void m0_configure_ddr(struct pll_div pll_div, uint32_t ddr_index) 1966977001aaSXing Zheng { 1967977001aaSXing Zheng /* set PARAM to M0_FUNC_DRAM */ 1968977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_M0_FUNC, M0_FUNC_DRAM); 1969977001aaSXing Zheng 1970977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DPLL_CON0, FBDIV(pll_div.fbdiv)); 1971977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DPLL_CON1, 1972977001aaSXing Zheng POSTDIV2(pll_div.postdiv2) | POSTDIV1(pll_div.postdiv1) | 1973977001aaSXing Zheng REFDIV(pll_div.refdiv)); 1974977001aaSXing Zheng 1975977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DRAM_FREQ, pll_div.mhz); 1976977001aaSXing Zheng 1977977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_FREQ_SELECT, ddr_index << 4); 1978977001aaSXing Zheng } 1979977001aaSXing Zheng 1980613038bcSCaesar Wang static uint32_t prepare_ddr_timing(uint32_t mhz) 1981613038bcSCaesar Wang { 1982613038bcSCaesar Wang uint32_t index; 1983613038bcSCaesar Wang struct dram_timing_t dram_timing; 1984613038bcSCaesar Wang 1985613038bcSCaesar Wang rk3399_dram_status.timing_config.freq = mhz; 1986613038bcSCaesar Wang 1987f91b969cSDerek Basehore if (mhz < 300) 1988613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 1; 1989613038bcSCaesar Wang else 1990613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 0; 1991f91b969cSDerek Basehore 1992f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.odt == 1) 1993613038bcSCaesar Wang gen_rk3399_set_odt(1); 1994613038bcSCaesar Wang 1995613038bcSCaesar Wang index = (rk3399_dram_status.current_index + 1) & 0x1; 1996613038bcSCaesar Wang if (rk3399_dram_status.index_freq[index] == mhz) 1997*4bd1d3faSDerek Basehore return index; 1998613038bcSCaesar Wang 1999613038bcSCaesar Wang /* 2000613038bcSCaesar Wang * checking if having available gate traiing timing for 2001613038bcSCaesar Wang * target freq. 2002613038bcSCaesar Wang */ 2003613038bcSCaesar Wang dram_get_parameter(&rk3399_dram_status.timing_config, &dram_timing); 2004613038bcSCaesar Wang gen_rk3399_ctl_params(&rk3399_dram_status.timing_config, 2005613038bcSCaesar Wang &dram_timing, index); 2006613038bcSCaesar Wang gen_rk3399_pi_params(&rk3399_dram_status.timing_config, 2007613038bcSCaesar Wang &dram_timing, index); 2008613038bcSCaesar Wang gen_rk3399_phy_params(&rk3399_dram_status.timing_config, 2009613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg, 2010613038bcSCaesar Wang &dram_timing, index); 2011613038bcSCaesar Wang rk3399_dram_status.index_freq[index] = mhz; 2012613038bcSCaesar Wang 2013613038bcSCaesar Wang return index; 2014613038bcSCaesar Wang } 2015613038bcSCaesar Wang 2016613038bcSCaesar Wang void print_dram_status_info(void) 2017613038bcSCaesar Wang { 2018613038bcSCaesar Wang uint32_t *p; 2019613038bcSCaesar Wang uint32_t i; 2020613038bcSCaesar Wang 2021613038bcSCaesar Wang p = (uint32_t *) &rk3399_dram_status.timing_config; 2022613038bcSCaesar Wang INFO("rk3399_dram_status.timing_config:\n"); 2023613038bcSCaesar Wang for (i = 0; i < sizeof(struct timing_related_config) / 4; i++) 2024613038bcSCaesar Wang tf_printf("%u\n", p[i]); 2025613038bcSCaesar Wang p = (uint32_t *) &rk3399_dram_status.drv_odt_lp_cfg; 2026613038bcSCaesar Wang INFO("rk3399_dram_status.drv_odt_lp_cfg:\n"); 2027613038bcSCaesar Wang for (i = 0; i < sizeof(struct drv_odt_lp_config) / 4; i++) 2028613038bcSCaesar Wang tf_printf("%u\n", p[i]); 2029613038bcSCaesar Wang } 2030613038bcSCaesar Wang 2031613038bcSCaesar Wang uint32_t ddr_set_rate(uint32_t hz) 2032613038bcSCaesar Wang { 2033977001aaSXing Zheng uint32_t low_power, index, ddr_index; 2034613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2035613038bcSCaesar Wang 2036613038bcSCaesar Wang if (mhz == 2037613038bcSCaesar Wang rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) 2038613038bcSCaesar Wang goto out; 2039613038bcSCaesar Wang 2040613038bcSCaesar Wang index = to_get_clk_index(mhz); 2041613038bcSCaesar Wang mhz = dpll_rates_table[index].mhz; 2042613038bcSCaesar Wang 2043977001aaSXing Zheng ddr_index = prepare_ddr_timing(mhz); 2044*4bd1d3faSDerek Basehore gen_rk3399_enable_training(rk3399_dram_status.timing_config.ch_cnt, 2045*4bd1d3faSDerek Basehore mhz); 2046977001aaSXing Zheng if (ddr_index > 1) 2047613038bcSCaesar Wang goto out; 2048613038bcSCaesar Wang 2049977001aaSXing Zheng m0_configure_ddr(dpll_rates_table[index], ddr_index); 2050977001aaSXing Zheng m0_start(); 2051977001aaSXing Zheng m0_wait_done(); 2052977001aaSXing Zheng m0_stop(); 2053977001aaSXing Zheng 2054613038bcSCaesar Wang if (rk3399_dram_status.timing_config.odt == 0) 2055613038bcSCaesar Wang gen_rk3399_set_odt(0); 2056613038bcSCaesar Wang 2057977001aaSXing Zheng rk3399_dram_status.current_index = ddr_index; 2058f91b969cSDerek Basehore low_power = rk3399_dram_status.low_power_stat; 2059613038bcSCaesar Wang resume_low_power(low_power); 2060613038bcSCaesar Wang out: 2061613038bcSCaesar Wang return mhz; 2062613038bcSCaesar Wang } 2063613038bcSCaesar Wang 2064613038bcSCaesar Wang uint32_t ddr_round_rate(uint32_t hz) 2065613038bcSCaesar Wang { 2066613038bcSCaesar Wang int index; 2067613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000); 2068613038bcSCaesar Wang 2069613038bcSCaesar Wang index = to_get_clk_index(mhz); 2070613038bcSCaesar Wang 2071613038bcSCaesar Wang return dpll_rates_table[index].mhz * 1000 * 1000; 2072613038bcSCaesar Wang } 2073*4bd1d3faSDerek Basehore 2074*4bd1d3faSDerek Basehore void ddr_prepare_for_sys_suspend(void) 2075*4bd1d3faSDerek Basehore { 2076*4bd1d3faSDerek Basehore uint32_t mhz = 2077*4bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]; 2078*4bd1d3faSDerek Basehore 2079*4bd1d3faSDerek Basehore /* 2080*4bd1d3faSDerek Basehore * If we're not currently at the boot (assumed highest) frequency, we 2081*4bd1d3faSDerek Basehore * need to change frequencies to configure out current index. 2082*4bd1d3faSDerek Basehore */ 2083*4bd1d3faSDerek Basehore rk3399_suspend_status.freq = mhz; 2084*4bd1d3faSDerek Basehore exit_low_power(); 2085*4bd1d3faSDerek Basehore rk3399_suspend_status.low_power_stat = 2086*4bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat; 2087*4bd1d3faSDerek Basehore rk3399_suspend_status.odt = rk3399_dram_status.timing_config.odt; 2088*4bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 0; 2089*4bd1d3faSDerek Basehore rk3399_dram_status.timing_config.odt = 1; 2090*4bd1d3faSDerek Basehore if (mhz != rk3399_dram_status.boot_freq) 2091*4bd1d3faSDerek Basehore ddr_set_rate(rk3399_dram_status.boot_freq * 1000 * 1000); 2092*4bd1d3faSDerek Basehore 2093*4bd1d3faSDerek Basehore /* 2094*4bd1d3faSDerek Basehore * This will configure the other index to be the same frequency as the 2095*4bd1d3faSDerek Basehore * current one. We retrain both indices on resume, so both have to be 2096*4bd1d3faSDerek Basehore * setup for the same frequency. 2097*4bd1d3faSDerek Basehore */ 2098*4bd1d3faSDerek Basehore prepare_ddr_timing(rk3399_dram_status.boot_freq); 2099*4bd1d3faSDerek Basehore } 2100*4bd1d3faSDerek Basehore 2101*4bd1d3faSDerek Basehore void ddr_prepare_for_sys_resume(void) 2102*4bd1d3faSDerek Basehore { 2103*4bd1d3faSDerek Basehore /* Disable multicast */ 2104*4bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(0, 896), 1); 2105*4bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(1, 896), 1); 2106*4bd1d3faSDerek Basehore 2107*4bd1d3faSDerek Basehore /* The suspend code changes the current index, so reset it now. */ 2108*4bd1d3faSDerek Basehore rk3399_dram_status.current_index = 2109*4bd1d3faSDerek Basehore (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3; 2110*4bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 2111*4bd1d3faSDerek Basehore rk3399_suspend_status.low_power_stat; 2112*4bd1d3faSDerek Basehore rk3399_dram_status.timing_config.odt = rk3399_suspend_status.odt; 2113*4bd1d3faSDerek Basehore 2114*4bd1d3faSDerek Basehore /* 2115*4bd1d3faSDerek Basehore * Set the saved frequency from suspend if it's different than the 2116*4bd1d3faSDerek Basehore * current frequency. 2117*4bd1d3faSDerek Basehore */ 2118*4bd1d3faSDerek Basehore if (rk3399_suspend_status.freq != 2119*4bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) { 2120*4bd1d3faSDerek Basehore ddr_set_rate(rk3399_suspend_status.freq * 1000 * 1000); 2121*4bd1d3faSDerek Basehore return; 2122*4bd1d3faSDerek Basehore } 2123*4bd1d3faSDerek Basehore 2124*4bd1d3faSDerek Basehore gen_rk3399_set_odt(rk3399_dram_status.timing_config.odt); 2125*4bd1d3faSDerek Basehore resume_low_power(rk3399_dram_status.low_power_stat); 2126*4bd1d3faSDerek Basehore } 2127