xref: /rk3399_ARM-atf/plat/rockchip/rk3368/rk3368_def.h (revision 6fba6e0490584036fe1210986d6db439b22cb03e)
1*6fba6e04STony Xie /*
2*6fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3*6fba6e04STony Xie  *
4*6fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
5*6fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
6*6fba6e04STony Xie  *
7*6fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
8*6fba6e04STony Xie  * list of conditions and the following disclaimer.
9*6fba6e04STony Xie  *
10*6fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
11*6fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
12*6fba6e04STony Xie  * and/or other materials provided with the distribution.
13*6fba6e04STony Xie  *
14*6fba6e04STony Xie  * Neither the name of ARM nor the names of its contributors may be used
15*6fba6e04STony Xie  * to endorse or promote products derived from this software without specific
16*6fba6e04STony Xie  * prior written permission.
17*6fba6e04STony Xie  *
18*6fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19*6fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20*6fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21*6fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22*6fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*6fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*6fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*6fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*6fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*6fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*6fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
29*6fba6e04STony Xie  */
30*6fba6e04STony Xie 
31*6fba6e04STony Xie #ifndef __PLAT_DEF_H__
32*6fba6e04STony Xie #define __PLAT_DEF_H__
33*6fba6e04STony Xie 
34*6fba6e04STony Xie /* Special value used to verify platform parameters from BL2 to BL3-1 */
35*6fba6e04STony Xie #define RK_BL31_PLAT_PARAM_VAL	0x0f1e2d3c4b5a6978ULL
36*6fba6e04STony Xie 
37*6fba6e04STony Xie #define CCI400_BASE		0xffb90000
38*6fba6e04STony Xie #define CCI400_SIZE		0x10000
39*6fba6e04STony Xie 
40*6fba6e04STony Xie #define GIC400_BASE		0xffb70000
41*6fba6e04STony Xie #define GIC400_SIZE		0x10000
42*6fba6e04STony Xie 
43*6fba6e04STony Xie #define STIME_BASE		0xff830000
44*6fba6e04STony Xie #define STIME_SIZE		0x10000
45*6fba6e04STony Xie 
46*6fba6e04STony Xie #define CRU_BASE		0xff760000
47*6fba6e04STony Xie #define CRU_SIZE		0x10000
48*6fba6e04STony Xie 
49*6fba6e04STony Xie #define GRF_BASE		0xff770000
50*6fba6e04STony Xie #define GRF_SIZE		0x10000
51*6fba6e04STony Xie 
52*6fba6e04STony Xie #define SGRF_BASE		0xff740000
53*6fba6e04STony Xie #define SGRF_SIZE		0x10000
54*6fba6e04STony Xie 
55*6fba6e04STony Xie #define PMU_BASE		0xff730000
56*6fba6e04STony Xie #define PMU_GRF_BASE		0xff738000
57*6fba6e04STony Xie #define PMU_SIZE		0x10000
58*6fba6e04STony Xie 
59*6fba6e04STony Xie #define RK_INTMEM_BASE		0xff8c0000
60*6fba6e04STony Xie #define RK_INTMEM_SIZE		0x10000
61*6fba6e04STony Xie 
62*6fba6e04STony Xie #define UART_DBG_BASE		0xff690000
63*6fba6e04STony Xie #define UART_DBG_SIZE		0x10000
64*6fba6e04STony Xie 
65*6fba6e04STony Xie #define CRU_BASE		0xff760000
66*6fba6e04STony Xie 
67*6fba6e04STony Xie #define PMUSRAM_BASE            0xff720000
68*6fba6e04STony Xie #define PMUSRAM_SIZE            0x10000
69*6fba6e04STony Xie #define PMUSRAM_RSIZE           0x1000
70*6fba6e04STony Xie 
71*6fba6e04STony Xie #define DDR_PCTL_BASE		0xff610000
72*6fba6e04STony Xie #define DDR_PCTL_SIZE		0x10000
73*6fba6e04STony Xie 
74*6fba6e04STony Xie #define DDR_PHY_BASE		0xff620000
75*6fba6e04STony Xie #define DDR_PHY_SIZE		0x10000
76*6fba6e04STony Xie 
77*6fba6e04STony Xie #define SERVICE_BUS_BASE	0xffac0000
78*6fba6e04STony Xie #define SERVICE_BUS_SISE	0x50000
79*6fba6e04STony Xie 
80*6fba6e04STony Xie #define COLD_BOOT_BASE		0xffff0000
81*6fba6e04STony Xie /**************************************************************************
82*6fba6e04STony Xie  * UART related constants
83*6fba6e04STony Xie  **************************************************************************/
84*6fba6e04STony Xie #define RK3368_UART2_BASE	UART_DBG_BASE
85*6fba6e04STony Xie #define RK3368_BAUDRATE		115200
86*6fba6e04STony Xie #define RK3368_UART_CLOCK	24000000
87*6fba6e04STony Xie 
88*6fba6e04STony Xie /******************************************************************************
89*6fba6e04STony Xie  * System counter frequency related constants
90*6fba6e04STony Xie  ******************************************************************************/
91*6fba6e04STony Xie #define SYS_COUNTER_FREQ_IN_TICKS	24000000
92*6fba6e04STony Xie #define SYS_COUNTER_FREQ_IN_MHZ		24
93*6fba6e04STony Xie 
94*6fba6e04STony Xie /******************************************************************************
95*6fba6e04STony Xie  * GIC-400 & interrupt handling related constants
96*6fba6e04STony Xie  ******************************************************************************/
97*6fba6e04STony Xie 
98*6fba6e04STony Xie /* Base rk_platform compatible GIC memory map */
99*6fba6e04STony Xie #define RK3368_GICD_BASE		(GIC400_BASE + 0x1000)
100*6fba6e04STony Xie #define RK3368_GICC_BASE		(GIC400_BASE + 0x2000)
101*6fba6e04STony Xie #define RK3368_GICR_BASE		0	/* no GICR in GIC-400 */
102*6fba6e04STony Xie 
103*6fba6e04STony Xie /*****************************************************************************
104*6fba6e04STony Xie  * CCI-400 related constants
105*6fba6e04STony Xie  ******************************************************************************/
106*6fba6e04STony Xie #define PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX	3
107*6fba6e04STony Xie #define PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX	4
108*6fba6e04STony Xie 
109*6fba6e04STony Xie /******************************************************************************
110*6fba6e04STony Xie  * cpu up status
111*6fba6e04STony Xie  ******************************************************************************/
112*6fba6e04STony Xie #define PMU_CPU_HOTPLUG		0xdeadbeaf
113*6fba6e04STony Xie #define PMU_CPU_AUTO_PWRDN	0xabcdef12
114*6fba6e04STony Xie 
115*6fba6e04STony Xie /******************************************************************************
116*6fba6e04STony Xie  * sgi, ppi
117*6fba6e04STony Xie  ******************************************************************************/
118*6fba6e04STony Xie #define RK_IRQ_SEC_PHY_TIMER	29
119*6fba6e04STony Xie 
120*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_0	8
121*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_1	9
122*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_2	10
123*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_3	11
124*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_4	12
125*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_5	13
126*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_6	14
127*6fba6e04STony Xie #define RK_IRQ_SEC_SGI_7	15
128*6fba6e04STony Xie 
129*6fba6e04STony Xie /*
130*6fba6e04STony Xie  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
131*6fba6e04STony Xie  * terminology. On a GICv2 system or mode, the lists will be merged and treated
132*6fba6e04STony Xie  * as Group 0 interrupts.
133*6fba6e04STony Xie  */
134*6fba6e04STony Xie #define RK_G1S_IRQS		(RK_IRQ_SEC_PHY_TIMER)
135*6fba6e04STony Xie 
136*6fba6e04STony Xie #endif /* __PLAT_DEF_H__ */
137