xref: /rk3399_ARM-atf/plat/rockchip/rk3368/include/platform_def.h (revision 84597b57f98233989ef44ee0ccdf67b8ecea97b3)
16fba6e04STony Xie /*
26fba6e04STony Xie  * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
76fba6e04STony Xie #ifndef __PLATFORM_DEF_H__
86fba6e04STony Xie #define __PLATFORM_DEF_H__
96fba6e04STony Xie 
106fba6e04STony Xie #include <arch.h>
116fba6e04STony Xie #include <common_def.h>
126fba6e04STony Xie #include <rk3368_def.h>
136fba6e04STony Xie 
146fba6e04STony Xie #define DEBUG_XLAT_TABLE 0
156fba6e04STony Xie 
166fba6e04STony Xie /*******************************************************************************
176fba6e04STony Xie  * Platform binary types for linking
186fba6e04STony Xie  ******************************************************************************/
196fba6e04STony Xie #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
206fba6e04STony Xie #define PLATFORM_LINKER_ARCH		aarch64
216fba6e04STony Xie 
226fba6e04STony Xie /*******************************************************************************
236fba6e04STony Xie  * Generic platform constants
246fba6e04STony Xie  ******************************************************************************/
256fba6e04STony Xie 
266fba6e04STony Xie /* Size of cacheable stacks */
276fba6e04STony Xie #if DEBUG_XLAT_TABLE
286fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
293d8256b2SMasahiro Yamada #elif defined(IMAGE_BL1)
306fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
313d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2)
326fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400
333d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31)
346fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
353d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32)
366fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
376fba6e04STony Xie #endif
386fba6e04STony Xie 
396fba6e04STony Xie #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
406fba6e04STony Xie 
416fba6e04STony Xie #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
426fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT		1
436fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT		2
446fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT	4
456fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT	4
466fba6e04STony Xie #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
476fba6e04STony Xie 					 PLATFORM_CLUSTER0_CORE_COUNT)
486fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
496fba6e04STony Xie #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
506fba6e04STony Xie 					 PLATFORM_CLUSTER_COUNT +	\
516fba6e04STony Xie 					 PLATFORM_CORE_COUNT)
526fba6e04STony Xie 
539ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT	8
549ec78bdfSTony Xie 
556fba6e04STony Xie #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
566fba6e04STony Xie 
576fba6e04STony Xie /*
586fba6e04STony Xie  * This macro defines the deepest retention state possible. A higher state
596fba6e04STony Xie  * id will represent an invalid or a power down state.
606fba6e04STony Xie  */
616fba6e04STony Xie #define PLAT_MAX_RET_STATE		1
626fba6e04STony Xie 
636fba6e04STony Xie /*
646fba6e04STony Xie  * This macro defines the deepest power down states possible. Any state ID
656fba6e04STony Xie  * higher than this is invalid.
666fba6e04STony Xie  */
676fba6e04STony Xie #define PLAT_MAX_OFF_STATE		2
686fba6e04STony Xie 
696fba6e04STony Xie /*******************************************************************************
706fba6e04STony Xie  * Platform memory map related constants
716fba6e04STony Xie  ******************************************************************************/
726fba6e04STony Xie /* TF txet, ro, rw, Size: 512KB */
736fba6e04STony Xie #define TZRAM_BASE		(0x0)
746fba6e04STony Xie #define TZRAM_SIZE		(0x80000)
756fba6e04STony Xie 
766fba6e04STony Xie /*******************************************************************************
776fba6e04STony Xie  * BL31 specific defines.
786fba6e04STony Xie  ******************************************************************************/
796fba6e04STony Xie /*
806fba6e04STony Xie  * Put BL3-1 at the top of the Trusted RAM
816fba6e04STony Xie  */
820c05748bSCaesar Wang #define BL31_BASE		(TZRAM_BASE + 0x10000)
836fba6e04STony Xie #define BL31_LIMIT	(TZRAM_BASE + TZRAM_SIZE)
846fba6e04STony Xie 
856fba6e04STony Xie /*******************************************************************************
866fba6e04STony Xie  * Platform specific page table and MMU setup constants
876fba6e04STony Xie  ******************************************************************************/
886fba6e04STony Xie #define ADDR_SPACE_SIZE		(1ull << 32)
896fba6e04STony Xie #define MAX_XLAT_TABLES		8
906fba6e04STony Xie #define MAX_MMAP_REGIONS	16
916fba6e04STony Xie 
926fba6e04STony Xie /*******************************************************************************
936fba6e04STony Xie  * Declarations and constants to access the mailboxes safely. Each mailbox is
946fba6e04STony Xie  * aligned on the biggest cache line size in the platform. This is known only
956fba6e04STony Xie  * to the platform as it might have a combination of integrated and external
966fba6e04STony Xie  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
976fba6e04STony Xie  * line at any cache level. They could belong to different cpus/clusters &
986fba6e04STony Xie  * get written while being protected by different locks causing corruption of
996fba6e04STony Xie  * a valid mailbox address.
1006fba6e04STony Xie  ******************************************************************************/
1016fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT	6
1026fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
1036fba6e04STony Xie 
1046fba6e04STony Xie /*
1056fba6e04STony Xie  * Define GICD and GICC and GICR base
1066fba6e04STony Xie  */
1076fba6e04STony Xie #define PLAT_RK_GICD_BASE	RK3368_GICD_BASE
1086fba6e04STony Xie #define PLAT_RK_GICC_BASE	RK3368_GICC_BASE
1096fba6e04STony Xie 
1106fba6e04STony Xie /*
1116fba6e04STony Xie  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
1126fba6e04STony Xie  * terminology. On a GICv2 system or mode, the lists will be merged and treated
1136fba6e04STony Xie  * as Group 0 interrupts.
1146fba6e04STony Xie  */
1156fba6e04STony Xie #define PLAT_RK_G1S_IRQS	RK_G1S_IRQS
1166fba6e04STony Xie 
1176fba6e04STony Xie #define PLAT_RK_UART_BASE	RK3368_UART2_BASE
1186fba6e04STony Xie #define PLAT_RK_UART_CLOCK	RK3368_UART_CLOCK
1196fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE	RK3368_BAUDRATE
1206fba6e04STony Xie 
1216fba6e04STony Xie #define PLAT_RK_CCI_BASE	CCI400_BASE
1226fba6e04STony Xie 
1236fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU	0x0
1246fba6e04STony Xie 
125bc5c3007SLin Huang #define PSRAM_DO_DDR_RESUME	0
126*84597b57SLin Huang #define PSRAM_CHECK_WAKEUP_CPU	0
127bc5c3007SLin Huang 
1286fba6e04STony Xie #endif /* __PLATFORM_DEF_H__ */
129