16fba6e04STony Xie /* 21083b2b3SAntonio Nino Diaz * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved. 36fba6e04STony Xie * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 56fba6e04STony Xie */ 66fba6e04STony Xie 71083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H 81083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H 96fba6e04STony Xie 106fba6e04STony Xie #include <arch.h> 116fba6e04STony Xie #include <common_def.h> 126fba6e04STony Xie #include <rk3368_def.h> 131083b2b3SAntonio Nino Diaz #include <utils_def.h> 146fba6e04STony Xie 156fba6e04STony Xie /******************************************************************************* 166fba6e04STony Xie * Platform binary types for linking 176fba6e04STony Xie ******************************************************************************/ 186fba6e04STony Xie #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 196fba6e04STony Xie #define PLATFORM_LINKER_ARCH aarch64 206fba6e04STony Xie 216fba6e04STony Xie /******************************************************************************* 226fba6e04STony Xie * Generic platform constants 236fba6e04STony Xie ******************************************************************************/ 246fba6e04STony Xie 256fba6e04STony Xie /* Size of cacheable stacks */ 26*2d6f1f01SAntonio Nino Diaz #if defined(IMAGE_BL1) 276fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440 283d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2) 296fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400 303d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31) 316fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800 323d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32) 336fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440 346fba6e04STony Xie #endif 356fba6e04STony Xie 366fba6e04STony Xie #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 376fba6e04STony Xie 386fba6e04STony Xie #define PLATFORM_MAX_AFFLVL MPIDR_AFFLVL2 396fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT 1 406fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT 2 416fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT 4 426fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT 4 436fba6e04STony Xie #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 446fba6e04STony Xie PLATFORM_CLUSTER0_CORE_COUNT) 456fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER 4 466fba6e04STony Xie #define PLATFORM_NUM_AFFS (PLATFORM_SYSTEM_COUNT + \ 476fba6e04STony Xie PLATFORM_CLUSTER_COUNT + \ 486fba6e04STony Xie PLATFORM_CORE_COUNT) 496fba6e04STony Xie 509ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT 8 519ec78bdfSTony Xie 526fba6e04STony Xie #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 536fba6e04STony Xie 546fba6e04STony Xie /* 556fba6e04STony Xie * This macro defines the deepest retention state possible. A higher state 566fba6e04STony Xie * id will represent an invalid or a power down state. 576fba6e04STony Xie */ 581083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE U(1) 596fba6e04STony Xie 606fba6e04STony Xie /* 616fba6e04STony Xie * This macro defines the deepest power down states possible. Any state ID 626fba6e04STony Xie * higher than this is invalid. 636fba6e04STony Xie */ 641083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE U(2) 656fba6e04STony Xie 666fba6e04STony Xie /******************************************************************************* 676fba6e04STony Xie * Platform memory map related constants 686fba6e04STony Xie ******************************************************************************/ 696fba6e04STony Xie /* TF txet, ro, rw, Size: 512KB */ 706fba6e04STony Xie #define TZRAM_BASE (0x0) 716fba6e04STony Xie #define TZRAM_SIZE (0x80000) 726fba6e04STony Xie 736fba6e04STony Xie /******************************************************************************* 746fba6e04STony Xie * BL31 specific defines. 756fba6e04STony Xie ******************************************************************************/ 766fba6e04STony Xie /* 776fba6e04STony Xie * Put BL3-1 at the top of the Trusted RAM 786fba6e04STony Xie */ 790c05748bSCaesar Wang #define BL31_BASE (TZRAM_BASE + 0x10000) 806fba6e04STony Xie #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 816fba6e04STony Xie 826fba6e04STony Xie /******************************************************************************* 836fba6e04STony Xie * Platform specific page table and MMU setup constants 846fba6e04STony Xie ******************************************************************************/ 85*2d6f1f01SAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 86*2d6f1f01SAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 876fba6e04STony Xie #define MAX_XLAT_TABLES 8 886fba6e04STony Xie #define MAX_MMAP_REGIONS 16 896fba6e04STony Xie 906fba6e04STony Xie /******************************************************************************* 916fba6e04STony Xie * Declarations and constants to access the mailboxes safely. Each mailbox is 926fba6e04STony Xie * aligned on the biggest cache line size in the platform. This is known only 936fba6e04STony Xie * to the platform as it might have a combination of integrated and external 946fba6e04STony Xie * caches. Such alignment ensures that two maiboxes do not sit on the same cache 956fba6e04STony Xie * line at any cache level. They could belong to different cpus/clusters & 966fba6e04STony Xie * get written while being protected by different locks causing corruption of 976fba6e04STony Xie * a valid mailbox address. 986fba6e04STony Xie ******************************************************************************/ 996fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT 6 1006fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 1016fba6e04STony Xie 1026fba6e04STony Xie /* 1036fba6e04STony Xie * Define GICD and GICC and GICR base 1046fba6e04STony Xie */ 1056fba6e04STony Xie #define PLAT_RK_GICD_BASE RK3368_GICD_BASE 1066fba6e04STony Xie #define PLAT_RK_GICC_BASE RK3368_GICC_BASE 1076fba6e04STony Xie 1086fba6e04STony Xie #define PLAT_RK_UART_BASE RK3368_UART2_BASE 1096fba6e04STony Xie #define PLAT_RK_UART_CLOCK RK3368_UART_CLOCK 1106fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE RK3368_BAUDRATE 1116fba6e04STony Xie 1126fba6e04STony Xie #define PLAT_RK_CCI_BASE CCI400_BASE 1136fba6e04STony Xie 1146fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU 0x0 1156fba6e04STony Xie 116bc5c3007SLin Huang #define PSRAM_DO_DDR_RESUME 0 11784597b57SLin Huang #define PSRAM_CHECK_WAKEUP_CPU 0 118bc5c3007SLin Huang 1191083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */ 120