xref: /rk3399_ARM-atf/plat/rockchip/rk3368/include/platform_def.h (revision 1083b2b315cd71f714eb0d0bca20e54ef7be02ad)
16fba6e04STony Xie /*
2*1083b2b3SAntonio Nino Diaz  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
36fba6e04STony Xie  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
56fba6e04STony Xie  */
66fba6e04STony Xie 
7*1083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H
8*1083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H
96fba6e04STony Xie 
106fba6e04STony Xie #include <arch.h>
116fba6e04STony Xie #include <common_def.h>
126fba6e04STony Xie #include <rk3368_def.h>
13*1083b2b3SAntonio Nino Diaz #include <utils_def.h>
146fba6e04STony Xie 
156fba6e04STony Xie #define DEBUG_XLAT_TABLE 0
166fba6e04STony Xie 
176fba6e04STony Xie /*******************************************************************************
186fba6e04STony Xie  * Platform binary types for linking
196fba6e04STony Xie  ******************************************************************************/
206fba6e04STony Xie #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
216fba6e04STony Xie #define PLATFORM_LINKER_ARCH		aarch64
226fba6e04STony Xie 
236fba6e04STony Xie /*******************************************************************************
246fba6e04STony Xie  * Generic platform constants
256fba6e04STony Xie  ******************************************************************************/
266fba6e04STony Xie 
276fba6e04STony Xie /* Size of cacheable stacks */
286fba6e04STony Xie #if DEBUG_XLAT_TABLE
296fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
303d8256b2SMasahiro Yamada #elif defined(IMAGE_BL1)
316fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
323d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2)
336fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x400
343d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31)
356fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x800
363d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32)
376fba6e04STony Xie #define PLATFORM_STACK_SIZE 0x440
386fba6e04STony Xie #endif
396fba6e04STony Xie 
406fba6e04STony Xie #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
416fba6e04STony Xie 
426fba6e04STony Xie #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
436fba6e04STony Xie #define PLATFORM_SYSTEM_COUNT		1
446fba6e04STony Xie #define PLATFORM_CLUSTER_COUNT		2
456fba6e04STony Xie #define PLATFORM_CLUSTER0_CORE_COUNT	4
466fba6e04STony Xie #define PLATFORM_CLUSTER1_CORE_COUNT	4
476fba6e04STony Xie #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
486fba6e04STony Xie 					 PLATFORM_CLUSTER0_CORE_COUNT)
496fba6e04STony Xie #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
506fba6e04STony Xie #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
516fba6e04STony Xie 					 PLATFORM_CLUSTER_COUNT +	\
526fba6e04STony Xie 					 PLATFORM_CORE_COUNT)
536fba6e04STony Xie 
549ec78bdfSTony Xie #define PLAT_RK_CLST_TO_CPUID_SHIFT	8
559ec78bdfSTony Xie 
566fba6e04STony Xie #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
576fba6e04STony Xie 
586fba6e04STony Xie /*
596fba6e04STony Xie  * This macro defines the deepest retention state possible. A higher state
606fba6e04STony Xie  * id will represent an invalid or a power down state.
616fba6e04STony Xie  */
62*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE		U(1)
636fba6e04STony Xie 
646fba6e04STony Xie /*
656fba6e04STony Xie  * This macro defines the deepest power down states possible. Any state ID
666fba6e04STony Xie  * higher than this is invalid.
676fba6e04STony Xie  */
68*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE		U(2)
696fba6e04STony Xie 
706fba6e04STony Xie /*******************************************************************************
716fba6e04STony Xie  * Platform memory map related constants
726fba6e04STony Xie  ******************************************************************************/
736fba6e04STony Xie /* TF txet, ro, rw, Size: 512KB */
746fba6e04STony Xie #define TZRAM_BASE		(0x0)
756fba6e04STony Xie #define TZRAM_SIZE		(0x80000)
766fba6e04STony Xie 
776fba6e04STony Xie /*******************************************************************************
786fba6e04STony Xie  * BL31 specific defines.
796fba6e04STony Xie  ******************************************************************************/
806fba6e04STony Xie /*
816fba6e04STony Xie  * Put BL3-1 at the top of the Trusted RAM
826fba6e04STony Xie  */
830c05748bSCaesar Wang #define BL31_BASE		(TZRAM_BASE + 0x10000)
846fba6e04STony Xie #define BL31_LIMIT	(TZRAM_BASE + TZRAM_SIZE)
856fba6e04STony Xie 
866fba6e04STony Xie /*******************************************************************************
876fba6e04STony Xie  * Platform specific page table and MMU setup constants
886fba6e04STony Xie  ******************************************************************************/
895724481fSDavid Cunado #define ADDR_SPACE_SIZE		(1ULL << 32)
906fba6e04STony Xie #define MAX_XLAT_TABLES		8
916fba6e04STony Xie #define MAX_MMAP_REGIONS	16
926fba6e04STony Xie 
936fba6e04STony Xie /*******************************************************************************
946fba6e04STony Xie  * Declarations and constants to access the mailboxes safely. Each mailbox is
956fba6e04STony Xie  * aligned on the biggest cache line size in the platform. This is known only
966fba6e04STony Xie  * to the platform as it might have a combination of integrated and external
976fba6e04STony Xie  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
986fba6e04STony Xie  * line at any cache level. They could belong to different cpus/clusters &
996fba6e04STony Xie  * get written while being protected by different locks causing corruption of
1006fba6e04STony Xie  * a valid mailbox address.
1016fba6e04STony Xie  ******************************************************************************/
1026fba6e04STony Xie #define CACHE_WRITEBACK_SHIFT	6
1036fba6e04STony Xie #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
1046fba6e04STony Xie 
1056fba6e04STony Xie /*
1066fba6e04STony Xie  * Define GICD and GICC and GICR base
1076fba6e04STony Xie  */
1086fba6e04STony Xie #define PLAT_RK_GICD_BASE	RK3368_GICD_BASE
1096fba6e04STony Xie #define PLAT_RK_GICC_BASE	RK3368_GICC_BASE
1106fba6e04STony Xie 
1116fba6e04STony Xie /*
1126fba6e04STony Xie  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
1136fba6e04STony Xie  * terminology. On a GICv2 system or mode, the lists will be merged and treated
1146fba6e04STony Xie  * as Group 0 interrupts.
1156fba6e04STony Xie  */
1166fba6e04STony Xie #define PLAT_RK_G1S_IRQS	RK_G1S_IRQS
1176fba6e04STony Xie 
1186fba6e04STony Xie #define PLAT_RK_UART_BASE	RK3368_UART2_BASE
1196fba6e04STony Xie #define PLAT_RK_UART_CLOCK	RK3368_UART_CLOCK
1206fba6e04STony Xie #define PLAT_RK_UART_BAUDRATE	RK3368_BAUDRATE
1216fba6e04STony Xie 
1226fba6e04STony Xie #define PLAT_RK_CCI_BASE	CCI400_BASE
1236fba6e04STony Xie 
1246fba6e04STony Xie #define PLAT_RK_PRIMARY_CPU	0x0
1256fba6e04STony Xie 
126bc5c3007SLin Huang #define PSRAM_DO_DDR_RESUME	0
12784597b57SLin Huang #define PSRAM_CHECK_WAKEUP_CPU	0
128bc5c3007SLin Huang 
129*1083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */
130