xref: /rk3399_ARM-atf/plat/rockchip/rk3368/drivers/soc/soc.c (revision 6fba6e0490584036fe1210986d6db439b22cb03e)
1*6fba6e04STony Xie /*
2*6fba6e04STony Xie  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3*6fba6e04STony Xie  *
4*6fba6e04STony Xie  * Redistribution and use in source and binary forms, with or without
5*6fba6e04STony Xie  * modification, are permitted provided that the following conditions are met:
6*6fba6e04STony Xie  *
7*6fba6e04STony Xie  * Redistributions of source code must retain the above copyright notice, this
8*6fba6e04STony Xie  * list of conditions and the following disclaimer.
9*6fba6e04STony Xie  *
10*6fba6e04STony Xie  * Redistributions in binary form must reproduce the above copyright notice,
11*6fba6e04STony Xie  * this list of conditions and the following disclaimer in the documentation
12*6fba6e04STony Xie  * and/or other materials provided with the distribution.
13*6fba6e04STony Xie  *
14*6fba6e04STony Xie  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15*6fba6e04STony Xie  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16*6fba6e04STony Xie  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17*6fba6e04STony Xie  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18*6fba6e04STony Xie  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19*6fba6e04STony Xie  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20*6fba6e04STony Xie  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21*6fba6e04STony Xie  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22*6fba6e04STony Xie  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23*6fba6e04STony Xie  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
24*6fba6e04STony Xie  * POSSIBILITY OF SUCH DAMAGE.
25*6fba6e04STony Xie  */
26*6fba6e04STony Xie 
27*6fba6e04STony Xie #include <arch_helpers.h>
28*6fba6e04STony Xie #include <debug.h>
29*6fba6e04STony Xie #include <mmio.h>
30*6fba6e04STony Xie #include <platform_def.h>
31*6fba6e04STony Xie #include <plat_private.h>
32*6fba6e04STony Xie #include <rk3368_def.h>
33*6fba6e04STony Xie #include <soc.h>
34*6fba6e04STony Xie 
35*6fba6e04STony Xie static uint32_t plls_con[END_PLL_ID][4];
36*6fba6e04STony Xie 
37*6fba6e04STony Xie /* Table of regions to map using the MMU. */
38*6fba6e04STony Xie const mmap_region_t plat_rk_mmap[] = {
39*6fba6e04STony Xie 	MAP_REGION_FLAT(CCI400_BASE, CCI400_SIZE,
40*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
41*6fba6e04STony Xie 	MAP_REGION_FLAT(GIC400_BASE, GIC400_SIZE,
42*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
43*6fba6e04STony Xie 	MAP_REGION_FLAT(STIME_BASE, STIME_SIZE,
44*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
45*6fba6e04STony Xie 	MAP_REGION_FLAT(SGRF_BASE, SGRF_SIZE,
46*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
47*6fba6e04STony Xie 	MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE,
48*6fba6e04STony Xie 			MT_MEMORY | MT_RW | MT_SECURE),
49*6fba6e04STony Xie 	MAP_REGION_FLAT(PMU_BASE, PMU_SIZE,
50*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
51*6fba6e04STony Xie 	MAP_REGION_FLAT(UART_DBG_BASE, UART_DBG_SIZE,
52*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
53*6fba6e04STony Xie 	MAP_REGION_FLAT(CRU_BASE, CRU_SIZE,
54*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
55*6fba6e04STony Xie 	MAP_REGION_FLAT(DDR_PCTL_BASE, DDR_PCTL_SIZE,
56*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
57*6fba6e04STony Xie 	MAP_REGION_FLAT(DDR_PHY_BASE, DDR_PHY_SIZE,
58*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
59*6fba6e04STony Xie 	MAP_REGION_FLAT(GRF_BASE, GRF_SIZE,
60*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
61*6fba6e04STony Xie 	MAP_REGION_FLAT(SERVICE_BUS_BASE, SERVICE_BUS_SISE,
62*6fba6e04STony Xie 			MT_DEVICE | MT_RW | MT_SECURE),
63*6fba6e04STony Xie 	{ 0 }
64*6fba6e04STony Xie };
65*6fba6e04STony Xie 
66*6fba6e04STony Xie /* The RockChip power domain tree descriptor */
67*6fba6e04STony Xie const unsigned char rockchip_power_domain_tree_desc[] = {
68*6fba6e04STony Xie 	/* No of root nodes */
69*6fba6e04STony Xie 	PLATFORM_SYSTEM_COUNT,
70*6fba6e04STony Xie 	/* No of children for the root node */
71*6fba6e04STony Xie 	PLATFORM_CLUSTER_COUNT,
72*6fba6e04STony Xie 	/* No of children for the first cluster node */
73*6fba6e04STony Xie 	PLATFORM_CLUSTER0_CORE_COUNT,
74*6fba6e04STony Xie 	/* No of children for the second cluster node */
75*6fba6e04STony Xie 	PLATFORM_CLUSTER1_CORE_COUNT
76*6fba6e04STony Xie };
77*6fba6e04STony Xie 
78*6fba6e04STony Xie void secure_timer_init(void)
79*6fba6e04STony Xie {
80*6fba6e04STony Xie 	mmio_write_32(STIMER1_BASE + TIMER_LOADE_COUNT0, 0xffffffff);
81*6fba6e04STony Xie 	mmio_write_32(STIMER1_BASE + TIMER_LOADE_COUNT1, 0xffffffff);
82*6fba6e04STony Xie 
83*6fba6e04STony Xie 	/* auto reload & enable the timer */
84*6fba6e04STony Xie 	mmio_write_32(STIMER1_BASE + TIMER_CONTROL_REG, TIMER_EN);
85*6fba6e04STony Xie }
86*6fba6e04STony Xie 
87*6fba6e04STony Xie void sgrf_init(void)
88*6fba6e04STony Xie {
89*6fba6e04STony Xie 	/* setting all configurable ip into no-secure */
90*6fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(5), SGRF_SOC_CON_NS);
91*6fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(6), SGRF_SOC_CON7_BITS);
92*6fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(7), SGRF_SOC_CON_NS);
93*6fba6e04STony Xie 
94*6fba6e04STony Xie 	/* secure dma to no sesure */
95*6fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_BUSDMAC_CON(0), SGRF_BUSDMAC_CON0_NS);
96*6fba6e04STony Xie 	mmio_write_32(SGRF_BASE + SGRF_BUSDMAC_CON(1), SGRF_BUSDMAC_CON1_NS);
97*6fba6e04STony Xie 	dsb();
98*6fba6e04STony Xie 
99*6fba6e04STony Xie 	/* rst dma1 */
100*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(1),
101*6fba6e04STony Xie 		      RST_DMA1_MSK | (RST_DMA1_MSK << 16));
102*6fba6e04STony Xie 	/* rst dma2 */
103*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(4),
104*6fba6e04STony Xie 		      RST_DMA2_MSK | (RST_DMA2_MSK << 16));
105*6fba6e04STony Xie 
106*6fba6e04STony Xie 	dsb();
107*6fba6e04STony Xie 
108*6fba6e04STony Xie 	/* release dma1 rst*/
109*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(1), (RST_DMA1_MSK << 16));
110*6fba6e04STony Xie 	/* release dma2 rst*/
111*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(4), (RST_DMA2_MSK << 16));
112*6fba6e04STony Xie }
113*6fba6e04STony Xie 
114*6fba6e04STony Xie void plat_rockchip_soc_init(void)
115*6fba6e04STony Xie {
116*6fba6e04STony Xie 	secure_timer_init();
117*6fba6e04STony Xie 	sgrf_init();
118*6fba6e04STony Xie }
119*6fba6e04STony Xie 
120*6fba6e04STony Xie void regs_updata_bits(uintptr_t addr, uint32_t val,
121*6fba6e04STony Xie 		      uint32_t mask, uint32_t shift)
122*6fba6e04STony Xie {
123*6fba6e04STony Xie 	uint32_t tmp, orig;
124*6fba6e04STony Xie 
125*6fba6e04STony Xie 	orig = mmio_read_32(addr);
126*6fba6e04STony Xie 
127*6fba6e04STony Xie 	tmp = orig & ~(mask << shift);
128*6fba6e04STony Xie 	tmp |= (val & mask) << shift;
129*6fba6e04STony Xie 
130*6fba6e04STony Xie 	if (tmp != orig)
131*6fba6e04STony Xie 		mmio_write_32(addr, tmp);
132*6fba6e04STony Xie 	dsb();
133*6fba6e04STony Xie }
134*6fba6e04STony Xie 
135*6fba6e04STony Xie static void plls_suspend(uint32_t pll_id)
136*6fba6e04STony Xie {
137*6fba6e04STony Xie 	plls_con[pll_id][0] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 0));
138*6fba6e04STony Xie 	plls_con[pll_id][1] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 1));
139*6fba6e04STony Xie 	plls_con[pll_id][2] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 2));
140*6fba6e04STony Xie 	plls_con[pll_id][3] = mmio_read_32(CRU_BASE + PLL_CONS((pll_id), 3));
141*6fba6e04STony Xie 
142*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((pll_id), 3), PLL_SLOW_BITS);
143*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((pll_id), 3), PLL_BYPASS);
144*6fba6e04STony Xie }
145*6fba6e04STony Xie 
146*6fba6e04STony Xie static void pm_plls_suspend(void)
147*6fba6e04STony Xie {
148*6fba6e04STony Xie 	plls_suspend(NPLL_ID);
149*6fba6e04STony Xie 	plls_suspend(CPLL_ID);
150*6fba6e04STony Xie 	plls_suspend(GPLL_ID);
151*6fba6e04STony Xie 	plls_suspend(ABPLL_ID);
152*6fba6e04STony Xie 	plls_suspend(ALPLL_ID);
153*6fba6e04STony Xie }
154*6fba6e04STony Xie 
155*6fba6e04STony Xie static inline void plls_resume(void)
156*6fba6e04STony Xie {
157*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(ABPLL_ID, 3),
158*6fba6e04STony Xie 		      plls_con[ABPLL_ID][3] | PLL_BYPASS_W_MSK);
159*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(ALPLL_ID, 3),
160*6fba6e04STony Xie 		      plls_con[ALPLL_ID][3] | PLL_BYPASS_W_MSK);
161*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(GPLL_ID, 3),
162*6fba6e04STony Xie 		      plls_con[GPLL_ID][3] | PLL_BYPASS_W_MSK);
163*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(CPLL_ID, 3),
164*6fba6e04STony Xie 		      plls_con[CPLL_ID][3] | PLL_BYPASS_W_MSK);
165*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(NPLL_ID, 3),
166*6fba6e04STony Xie 		      plls_con[NPLL_ID][3] | PLL_BYPASS_W_MSK);
167*6fba6e04STony Xie }
168*6fba6e04STony Xie 
169*6fba6e04STony Xie void soc_sleep_config(void)
170*6fba6e04STony Xie {
171*6fba6e04STony Xie 	int i = 0;
172*6fba6e04STony Xie 
173*6fba6e04STony Xie 	for (i = 0; i < CRU_CLKGATES_CON_CNT; i++)
174*6fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_CLKGATES_CON(i), 0xffff0000);
175*6fba6e04STony Xie 	pm_plls_suspend();
176*6fba6e04STony Xie 
177*6fba6e04STony Xie 	for (i = 0; i < CRU_CLKGATES_CON_CNT; i++)
178*6fba6e04STony Xie 		mmio_write_32(CRU_BASE + CRU_CLKGATES_CON(i), 0xffff0000);
179*6fba6e04STony Xie }
180*6fba6e04STony Xie 
181*6fba6e04STony Xie void pm_plls_resume(void)
182*6fba6e04STony Xie {
183*6fba6e04STony Xie 	plls_resume();
184*6fba6e04STony Xie 
185*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(ABPLL_ID, 3),
186*6fba6e04STony Xie 		      plls_con[ABPLL_ID][3] | PLLS_MODE_WMASK);
187*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(ALPLL_ID, 3),
188*6fba6e04STony Xie 		      plls_con[ALPLL_ID][3] | PLLS_MODE_WMASK);
189*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(GPLL_ID, 3),
190*6fba6e04STony Xie 		      plls_con[GPLL_ID][3] | PLLS_MODE_WMASK);
191*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(CPLL_ID, 3),
192*6fba6e04STony Xie 		      plls_con[CPLL_ID][3] | PLLS_MODE_WMASK);
193*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS(NPLL_ID, 3),
194*6fba6e04STony Xie 		      plls_con[NPLL_ID][3] | PLLS_MODE_WMASK);
195*6fba6e04STony Xie }
196*6fba6e04STony Xie 
197*6fba6e04STony Xie void __dead2 soc_sys_global_soft_reset(void)
198*6fba6e04STony Xie {
199*6fba6e04STony Xie 	uint32_t temp_val;
200*6fba6e04STony Xie 
201*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((GPLL_ID), 3), PLL_SLOW_BITS);
202*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((CPLL_ID), 3), PLL_SLOW_BITS);
203*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((NPLL_ID), 3), PLL_SLOW_BITS);
204*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((ABPLL_ID), 3), PLL_SLOW_BITS);
205*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + PLL_CONS((ALPLL_ID), 3), PLL_SLOW_BITS);
206*6fba6e04STony Xie 
207*6fba6e04STony Xie 	temp_val = mmio_read_32(CRU_BASE + CRU_GLB_RST_CON) |
208*6fba6e04STony Xie 		   PMU_RST_BY_SECOND_SFT;
209*6fba6e04STony Xie 
210*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_GLB_RST_CON, temp_val);
211*6fba6e04STony Xie 	mmio_write_32(CRU_BASE + CRU_GLB_SRST_SND, 0xeca8);
212*6fba6e04STony Xie 
213*6fba6e04STony Xie 	/*
214*6fba6e04STony Xie 	 * Maybe the HW needs some times to reset the system,
215*6fba6e04STony Xie 	 * so we do not hope the core to excute valid codes.
216*6fba6e04STony Xie 	 */
217*6fba6e04STony Xie 	while (1)
218*6fba6e04STony Xie 	;
219*6fba6e04STony Xie }
220